rtc.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * SPDX-FileCopyrightText: 2020-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #ifndef _ROM_RTC_H_
  7. #define _ROM_RTC_H_
  8. #include "ets_sys.h"
  9. #include <stdbool.h>
  10. #include <stdint.h>
  11. #include "soc/soc.h"
  12. #include "soc/rtc_cntl_reg.h"
  13. #include "soc/reset_reasons.h"
  14. #ifdef __cplusplus
  15. extern "C" {
  16. #endif
  17. /** \defgroup rtc_apis, rtc registers and memory related apis
  18. * @brief rtc apis
  19. */
  20. /** @addtogroup rtc_apis
  21. * @{
  22. */
  23. /**************************************************************************************
  24. * Note: *
  25. * Some Rtc memory and registers are used, in ROM or in internal library. *
  26. * Please do not use reserved or used rtc memory or registers. *
  27. * *
  28. *************************************************************************************
  29. * RTC Memory & Store Register usage
  30. *************************************************************************************
  31. * rtc memory addr type size usage
  32. * 0x3f421000(0x50000000) Slow SIZE_CP Co-Processor code/Reset Entry
  33. * 0x3f421000+SIZE_CP Slow 8192-SIZE_CP
  34. *
  35. * 0x3ff80000(0x40070000) Fast 8192 deep sleep entry code
  36. *
  37. *************************************************************************************
  38. * RTC store registers usage
  39. * RTC_CNTL_STORE0_REG Reserved
  40. * RTC_CNTL_STORE1_REG RTC_SLOW_CLK calibration value
  41. * RTC_CNTL_STORE2_REG Boot time, low word
  42. * RTC_CNTL_STORE3_REG Boot time, high word
  43. * RTC_CNTL_STORE4_REG External XTAL frequency
  44. * RTC_CNTL_STORE5_REG APB bus frequency
  45. * RTC_CNTL_STORE6_REG FAST_RTC_MEMORY_ENTRY
  46. * RTC_CNTL_STORE7_REG FAST_RTC_MEMORY_CRC
  47. *************************************************************************************
  48. */
  49. #define RTC_SLOW_CLK_CAL_REG RTC_CNTL_STORE1_REG
  50. #define RTC_BOOT_TIME_LOW_REG RTC_CNTL_STORE2_REG
  51. #define RTC_BOOT_TIME_HIGH_REG RTC_CNTL_STORE3_REG
  52. #define RTC_XTAL_FREQ_REG RTC_CNTL_STORE4_REG
  53. #define RTC_APB_FREQ_REG RTC_CNTL_STORE5_REG
  54. #define RTC_ENTRY_ADDR_REG RTC_CNTL_STORE6_REG
  55. #define RTC_RESET_CAUSE_REG RTC_CNTL_STORE6_REG
  56. #define RTC_MEMORY_CRC_REG RTC_CNTL_STORE7_REG
  57. #define RTC_DISABLE_ROM_LOG ((1 << 0) | (1 << 16)) //!< Disable logging from the ROM code.
  58. typedef enum {
  59. AWAKE = 0, //<CPU ON
  60. LIGHT_SLEEP = BIT0, //CPU waiti, PLL ON. We don't need explicitly set this mode.
  61. DEEP_SLEEP = BIT1 //CPU OFF, PLL OFF, only specific timer could wake up
  62. } SLEEP_MODE;
  63. typedef enum {
  64. NO_MEAN = 0,
  65. POWERON_RESET = 1, /**<1, Vbat power on reset*/
  66. RTC_SW_SYS_RESET = 3, /**<3, Software reset digital core*/
  67. DEEPSLEEP_RESET = 5, /**<3, Deep Sleep reset digital core*/
  68. TG0WDT_SYS_RESET = 7, /**<7, Timer Group0 Watch dog reset digital core*/
  69. RTCWDT_SYS_RESET = 9, /**<9, RTC Watch dog Reset digital core*/
  70. INTRUSION_RESET = 10, /**<10, Instrusion tested to reset CPU*/
  71. TG0WDT_CPU_RESET = 11, /**<11, Time Group0 reset CPU*/
  72. RTC_SW_CPU_RESET = 12, /**<12, Software reset CPU*/
  73. RTCWDT_CPU_RESET = 13, /**<13, RTC Watch dog Reset CPU*/
  74. RTCWDT_BROWN_OUT_RESET = 15, /**<15, Reset when the vdd voltage is not stable*/
  75. RTCWDT_RTC_RESET = 16, /**<16, RTC Watch dog reset digital core and rtc module*/
  76. SUPER_WDT_RESET = 18, /**<11, super watchdog reset digital core and rtc module*/
  77. GLITCH_RTC_RESET = 19, /**<19, glitch reset digital core and rtc module*/
  78. EFUSE_RESET = 20, /**<20, efuse reset digital core*/
  79. JTAG_RESET = 24, /**<24, jtag reset CPU*/
  80. } RESET_REASON;
  81. // Check if the reset reason defined in ROM is compatible with soc/reset_reasons.h
  82. _Static_assert((soc_reset_reason_t)POWERON_RESET == RESET_REASON_CHIP_POWER_ON, "POWERON_RESET != RESET_REASON_CHIP_POWER_ON");
  83. _Static_assert((soc_reset_reason_t)RTC_SW_SYS_RESET == RESET_REASON_CORE_SW, "RTC_SW_SYS_RESET != RESET_REASON_CORE_SW");
  84. _Static_assert((soc_reset_reason_t)DEEPSLEEP_RESET == RESET_REASON_CORE_DEEP_SLEEP, "DEEPSLEEP_RESET != RESET_REASON_CORE_DEEP_SLEEP");
  85. _Static_assert((soc_reset_reason_t)TG0WDT_SYS_RESET == RESET_REASON_CORE_MWDT0, "TG0WDT_SYS_RESET != RESET_REASON_CORE_MWDT0");
  86. _Static_assert((soc_reset_reason_t)RTCWDT_SYS_RESET == RESET_REASON_CORE_RTC_WDT, "RTCWDT_SYS_RESET != RESET_REASON_CORE_RTC_WDT");
  87. _Static_assert((soc_reset_reason_t)TG0WDT_CPU_RESET == RESET_REASON_CPU0_MWDT0, "TG0WDT_CPU_RESET != RESET_REASON_CPU0_MWDT0");
  88. _Static_assert((soc_reset_reason_t)RTC_SW_CPU_RESET == RESET_REASON_CPU0_SW, "RTC_SW_CPU_RESET != RESET_REASON_CPU0_SW");
  89. _Static_assert((soc_reset_reason_t)RTCWDT_CPU_RESET == RESET_REASON_CPU0_RTC_WDT, "RTCWDT_CPU_RESET != RESET_REASON_CPU0_RTC_WDT");
  90. _Static_assert((soc_reset_reason_t)RTCWDT_BROWN_OUT_RESET == RESET_REASON_SYS_BROWN_OUT, "RTCWDT_BROWN_OUT_RESET != RESET_REASON_SYS_BROWN_OUT");
  91. _Static_assert((soc_reset_reason_t)RTCWDT_RTC_RESET == RESET_REASON_SYS_RTC_WDT, "RTCWDT_RTC_RESET != RESET_REASON_SYS_RTC_WDT");
  92. _Static_assert((soc_reset_reason_t)SUPER_WDT_RESET == RESET_REASON_SYS_SUPER_WDT, "SUPER_WDT_RESET != RESET_REASON_SYS_SUPER_WDT");
  93. _Static_assert((soc_reset_reason_t)GLITCH_RTC_RESET == RESET_REASON_SYS_CLK_GLITCH, "GLITCH_RTC_RESET != RESET_REASON_SYS_CLK_GLITCH");
  94. _Static_assert((soc_reset_reason_t)EFUSE_RESET == RESET_REASON_CORE_EFUSE_CRC, "EFUSE_RESET != RESET_REASON_CORE_EFUSE_CRC");
  95. _Static_assert((soc_reset_reason_t)JTAG_RESET == RESET_REASON_CPU0_JTAG, "JTAG_RESET != RESET_REASON_CPU0_JTAG");
  96. typedef enum {
  97. NO_SLEEP = 0,
  98. EXT_EVENT0_TRIG = BIT0,
  99. EXT_EVENT1_TRIG = BIT1,
  100. GPIO_TRIG = BIT2,
  101. TIMER_EXPIRE = BIT3,
  102. SDIO_TRIG = BIT4,
  103. MAC_TRIG = BIT5,
  104. UART0_TRIG = BIT6,
  105. UART1_TRIG = BIT7,
  106. SAR_TRIG = BIT9,
  107. BT_TRIG = BIT10,
  108. RISCV_TRIG = BIT11,
  109. XTAL_DEAD_TRIG = BIT12,
  110. RISCV_TRAP_TRIG = BIT13
  111. } WAKEUP_REASON;
  112. typedef enum {
  113. DISEN_WAKEUP = NO_SLEEP,
  114. EXT_EVENT0_TRIG_EN = EXT_EVENT0_TRIG,
  115. EXT_EVENT1_TRIG_EN = EXT_EVENT1_TRIG,
  116. GPIO_TRIG_EN = GPIO_TRIG,
  117. TIMER_EXPIRE_EN = TIMER_EXPIRE,
  118. SDIO_TRIG_EN = SDIO_TRIG,
  119. MAC_TRIG_EN = MAC_TRIG,
  120. UART0_TRIG_EN = UART0_TRIG,
  121. UART1_TRIG_EN = UART1_TRIG,
  122. SAR_TRIG_EN = SAR_TRIG,
  123. BT_TRIG_EN = BT_TRIG,
  124. RISCV_TRIG_EN = RISCV_TRIG,
  125. XTAL_DEAD_TRIG_EN = XTAL_DEAD_TRIG,
  126. RISCV_TRAP_TRIG_EN = RISCV_TRAP_TRIG
  127. } WAKEUP_ENABLE;
  128. /**
  129. * @brief Get the reset reason for CPU.
  130. *
  131. * @param int cpu_no : CPU no.
  132. *
  133. * @return RESET_REASON
  134. */
  135. RESET_REASON rtc_get_reset_reason(int cpu_no);
  136. /**
  137. * @brief Get the wakeup cause for CPU.
  138. *
  139. * @param int cpu_no : CPU no.
  140. *
  141. * @return WAKEUP_REASON
  142. */
  143. WAKEUP_REASON rtc_get_wakeup_cause(void);
  144. /**
  145. * @brief Get CRC for Fast RTC Memory.
  146. *
  147. * @param uint32_t start_addr : 0 - 0x7ff for Fast RTC Memory.
  148. *
  149. * @param uint32_t crc_len : 0 - 0x7ff, 0 for 4 byte, 0x7ff for 0x2000 byte.
  150. *
  151. * @return uint32_t : CRC32 result
  152. */
  153. uint32_t calc_rtc_memory_crc(uint32_t start_addr, uint32_t crc_len);
  154. /**
  155. * @brief Suppress ROM log by setting specific RTC control register.
  156. * @note This is not a permanent disable of ROM logging since the RTC register can not retain after chip reset.
  157. *
  158. * @param None
  159. *
  160. * @return None
  161. */
  162. static inline void rtc_suppress_rom_log(void)
  163. {
  164. /* To disable logging in the ROM, only the least significant bit of the register is used,
  165. * but since this register is also used to store the frequency of the main crystal (RTC_XTAL_FREQ_REG),
  166. * you need to write to this register in the same format.
  167. * Namely, the upper 16 bits and lower should be the same.
  168. */
  169. REG_SET_BIT(RTC_CNTL_STORE4_REG, RTC_DISABLE_ROM_LOG);
  170. }
  171. /**
  172. * @brief Set CRC of Fast RTC memory 0-0x7ff into RTC STORE7.
  173. *
  174. * @param None
  175. *
  176. * @return None
  177. */
  178. void set_rtc_memory_crc(void);
  179. /**
  180. * @brief Fetch entry from RTC memory and RTC STORE reg
  181. *
  182. * @param uint32_t * entry_addr : the address to save entry
  183. *
  184. * @param RESET_REASON reset_reason : reset reason this time
  185. *
  186. * @return None
  187. */
  188. void rtc_boot_control(uint32_t *entry_addr, RESET_REASON reset_reason);
  189. /**
  190. * @brief Software Reset digital core.
  191. *
  192. * It is not recommended to use this function in esp-idf, use
  193. * esp_restart() instead.
  194. *
  195. * @param None
  196. *
  197. * @return None
  198. */
  199. void software_reset(void);
  200. /**
  201. * @brief Software Reset digital core.
  202. *
  203. * It is not recommended to use this function in esp-idf, use
  204. * esp_restart() instead.
  205. *
  206. * @param int cpu_no : The CPU to reset, 0 for PRO CPU, 1 for APP CPU.
  207. *
  208. * @return None
  209. */
  210. void software_reset_cpu(int cpu_no);
  211. /**
  212. * @}
  213. */
  214. #ifdef __cplusplus
  215. }
  216. #endif
  217. #endif /* _ROM_RTC_H_ */