crosscore_int.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdint.h>
  7. #include "esp_attr.h"
  8. #include "esp_err.h"
  9. #include "esp_intr_alloc.h"
  10. #include "esp_debug_helpers.h"
  11. #include "soc/periph_defs.h"
  12. #include "hal/cpu_hal.h"
  13. #include "freertos/FreeRTOS.h"
  14. #include "freertos/portmacro.h"
  15. #if CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
  16. #include "esp_gdbstub.h"
  17. #endif
  18. #if CONFIG_IDF_TARGET_ESP32 || CONFIG_IDF_TARGET_ESP32S2
  19. #include "soc/dport_reg.h"
  20. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32S3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP32C2
  21. #include "soc/system_reg.h"
  22. #endif
  23. #define REASON_YIELD BIT(0)
  24. #define REASON_FREQ_SWITCH BIT(1)
  25. #define REASON_GDB_CALL BIT(3)
  26. #if !CONFIG_IDF_TARGET_ESP32C3 && !CONFIG_IDF_TARGET_ESP32H2 && !IDF_TARGET_ESP32C2
  27. #define REASON_PRINT_BACKTRACE BIT(2)
  28. #endif
  29. static portMUX_TYPE reason_spinlock = portMUX_INITIALIZER_UNLOCKED;
  30. static volatile uint32_t reason[portNUM_PROCESSORS];
  31. /*
  32. ToDo: There is a small chance the CPU already has yielded when this ISR is serviced. In that case, it's running the intended task but
  33. the ISR will cause it to switch _away_ from it. portYIELD_FROM_ISR will probably just schedule the task again, but have to check that.
  34. */
  35. static inline void IRAM_ATTR esp_crosscore_isr_handle_yield(void)
  36. {
  37. portYIELD_FROM_ISR();
  38. }
  39. static void IRAM_ATTR esp_crosscore_isr(void *arg) {
  40. uint32_t my_reason_val;
  41. //A pointer to the correct reason array item is passed to this ISR.
  42. volatile uint32_t *my_reason=arg;
  43. //Clear the interrupt first.
  44. #if CONFIG_IDF_TARGET_ESP32
  45. if (cpu_hal_get_core_id()==0) {
  46. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, 0);
  47. } else {
  48. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_1_REG, 0);
  49. }
  50. #elif CONFIG_IDF_TARGET_ESP32S2
  51. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, 0);
  52. #elif CONFIG_IDF_TARGET_ESP32S3
  53. if (cpu_hal_get_core_id()==0) {
  54. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, 0);
  55. } else {
  56. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_1_REG, 0);
  57. }
  58. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP32C2
  59. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, 0);
  60. #endif
  61. //Grab the reason and clear it.
  62. portENTER_CRITICAL_ISR(&reason_spinlock);
  63. my_reason_val=*my_reason;
  64. *my_reason=0;
  65. portEXIT_CRITICAL_ISR(&reason_spinlock);
  66. //Check what we need to do.
  67. if (my_reason_val & REASON_YIELD) {
  68. esp_crosscore_isr_handle_yield();
  69. }
  70. if (my_reason_val & REASON_FREQ_SWITCH) {
  71. /* Nothing to do here; the frequency switch event was already
  72. * handled by a hook in xtensa_vectors.S. Could be used in the future
  73. * to allow DFS features without the extra latency of the ISR hook.
  74. */
  75. }
  76. #if CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
  77. if (my_reason_val & REASON_GDB_CALL) {
  78. update_breakpoints();
  79. }
  80. #endif // !CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
  81. #if !CONFIG_IDF_TARGET_ESP32C3 && !CONFIG_IDF_TARGET_ESP32H2 && !CONFIG_IDF_TARGET_ESP32C2 // IDF-2986
  82. if (my_reason_val & REASON_PRINT_BACKTRACE) {
  83. esp_backtrace_print(100);
  84. }
  85. #endif
  86. }
  87. //Initialize the crosscore interrupt on this core. Call this once
  88. //on each active core.
  89. void esp_crosscore_int_init(void) {
  90. portENTER_CRITICAL(&reason_spinlock);
  91. reason[cpu_hal_get_core_id()]=0;
  92. portEXIT_CRITICAL(&reason_spinlock);
  93. esp_err_t err __attribute__((unused)) = ESP_OK;
  94. #if portNUM_PROCESSORS > 1
  95. if (cpu_hal_get_core_id()==0) {
  96. err = esp_intr_alloc(ETS_FROM_CPU_INTR0_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[0], NULL);
  97. } else {
  98. err = esp_intr_alloc(ETS_FROM_CPU_INTR1_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[1], NULL);
  99. }
  100. #else
  101. err = esp_intr_alloc(ETS_FROM_CPU_INTR0_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[0], NULL);
  102. #endif
  103. ESP_ERROR_CHECK(err);
  104. }
  105. static void IRAM_ATTR esp_crosscore_int_send(int core_id, uint32_t reason_mask) {
  106. assert(core_id<portNUM_PROCESSORS);
  107. //Mark the reason we interrupt the other CPU
  108. portENTER_CRITICAL_ISR(&reason_spinlock);
  109. reason[core_id] |= reason_mask;
  110. portEXIT_CRITICAL_ISR(&reason_spinlock);
  111. //Poke the other CPU.
  112. #if CONFIG_IDF_TARGET_ESP32
  113. if (core_id==0) {
  114. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, DPORT_CPU_INTR_FROM_CPU_0);
  115. } else {
  116. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_1_REG, DPORT_CPU_INTR_FROM_CPU_1);
  117. }
  118. #elif CONFIG_IDF_TARGET_ESP32S2
  119. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, DPORT_CPU_INTR_FROM_CPU_0);
  120. #elif CONFIG_IDF_TARGET_ESP32S3
  121. if (core_id==0) {
  122. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, SYSTEM_CPU_INTR_FROM_CPU_0);
  123. } else {
  124. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_1_REG, SYSTEM_CPU_INTR_FROM_CPU_1);
  125. }
  126. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP32C2
  127. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, SYSTEM_CPU_INTR_FROM_CPU_0);
  128. #endif
  129. }
  130. void IRAM_ATTR esp_crosscore_int_send_yield(int core_id)
  131. {
  132. esp_crosscore_int_send(core_id, REASON_YIELD);
  133. }
  134. void IRAM_ATTR esp_crosscore_int_send_freq_switch(int core_id)
  135. {
  136. esp_crosscore_int_send(core_id, REASON_FREQ_SWITCH);
  137. }
  138. void IRAM_ATTR esp_crosscore_int_send_gdb_call(int core_id)
  139. {
  140. esp_crosscore_int_send(core_id, REASON_GDB_CALL);
  141. }
  142. #if !CONFIG_IDF_TARGET_ESP32C3 && !CONFIG_IDF_TARGET_ESP32H2 && !IDF_TARGET_ESP32C2
  143. void IRAM_ATTR esp_crosscore_int_send_print_backtrace(int core_id)
  144. {
  145. esp_crosscore_int_send(core_id, REASON_PRINT_BACKTRACE);
  146. }
  147. #endif