efuse_hal.c 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * SPDX-FileCopyrightText: 2021-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "sdkconfig.h"
  7. #include <sys/param.h>
  8. #include "soc/soc_caps.h"
  9. #include "hal/assert.h"
  10. #include "hal/efuse_hal.h"
  11. #include "hal/efuse_ll.h"
  12. #define ESP_EFUSE_BLOCK_ERROR_BITS(error_reg, block) ((error_reg) & (0x0F << (4 * (block))))
  13. uint32_t efuse_hal_get_chip_revision(void)
  14. {
  15. return efuse_ll_get_chip_revision();
  16. }
  17. /******************* eFuse control functions *************************/
  18. void efuse_hal_set_timing(uint32_t apb_freq_hz)
  19. {
  20. (void) apb_freq_hz;
  21. efuse_ll_set_pwr_off_num(0x190);
  22. }
  23. void efuse_hal_read(void)
  24. {
  25. efuse_hal_set_timing(0);
  26. efuse_ll_set_conf_read_op_code();
  27. efuse_ll_set_read_cmd();
  28. while (efuse_ll_get_read_cmd() != 0) { }
  29. /*Due to a hardware error, we have to read READ_CMD again to make sure the efuse clock is normal*/
  30. while (efuse_ll_get_read_cmd() != 0) { }
  31. }
  32. void efuse_hal_clear_program_registers(void)
  33. {
  34. ets_efuse_clear_program_registers();
  35. }
  36. void efuse_hal_program(uint32_t block)
  37. {
  38. efuse_hal_set_timing(0);
  39. efuse_ll_set_conf_write_op_code();
  40. efuse_ll_set_pgm_cmd(block);
  41. while (efuse_ll_get_pgm_cmd() != 0) { }
  42. efuse_hal_clear_program_registers();
  43. efuse_hal_read();
  44. }
  45. void efuse_hal_rs_calculate(const void *data, void *rs_values)
  46. {
  47. ets_efuse_rs_calculate(data, rs_values);
  48. }
  49. /******************* eFuse control functions *************************/
  50. bool efuse_hal_is_coding_error_in_block(unsigned block)
  51. {
  52. if (block == 0) {
  53. return REG_READ(EFUSE_RD_REPEAT_ERR_REG) != 0;
  54. } else if (block <= 3) {
  55. // EFUSE_RD_RS_ERR_REG: (hi) ----, ----, ----, ----, ----, BLOCK3, BLOCK2, BLOCK1 (low)
  56. uint32_t error_reg = REG_READ(EFUSE_RD_RS_ERR_REG);
  57. return ESP_EFUSE_BLOCK_ERROR_BITS(error_reg, block - 1) != 0;
  58. }
  59. return false;
  60. }