bootloader_flash_config.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. // Copyright 2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdbool.h>
  15. #include <assert.h>
  16. #include "string.h"
  17. #include "sdkconfig.h"
  18. #include "esp_err.h"
  19. #include "esp_log.h"
  20. #include "esp32/rom/gpio.h"
  21. #include "esp32/rom/spi_flash.h"
  22. #include "esp32/rom/efuse.h"
  23. #include "soc/gpio_periph.h"
  24. #include "soc/efuse_reg.h"
  25. #include "soc/spi_reg.h"
  26. #include "soc/spi_caps.h"
  27. #include "flash_qio_mode.h"
  28. #include "bootloader_flash_config.h"
  29. void bootloader_flash_update_id()
  30. {
  31. g_rom_flashchip.device_id = bootloader_read_flash_id();
  32. }
  33. void IRAM_ATTR bootloader_flash_cs_timing_config()
  34. {
  35. SET_PERI_REG_MASK(SPI_USER_REG(0), SPI_CS_HOLD_M | SPI_CS_SETUP_M);
  36. SET_PERI_REG_BITS(SPI_CTRL2_REG(0), SPI_HOLD_TIME_V, 1, SPI_HOLD_TIME_S);
  37. SET_PERI_REG_BITS(SPI_CTRL2_REG(0), SPI_SETUP_TIME_V, 0, SPI_SETUP_TIME_S);
  38. SET_PERI_REG_MASK(SPI_USER_REG(1), SPI_CS_HOLD_M | SPI_CS_SETUP_M);
  39. SET_PERI_REG_BITS(SPI_CTRL2_REG(1), SPI_HOLD_TIME_V, 1, SPI_HOLD_TIME_S);
  40. SET_PERI_REG_BITS(SPI_CTRL2_REG(1), SPI_SETUP_TIME_V, 0, SPI_SETUP_TIME_S);
  41. }
  42. void IRAM_ATTR bootloader_flash_clock_config(const esp_image_header_t* pfhdr)
  43. {
  44. uint32_t spi_clk_div = 0;
  45. switch (pfhdr->spi_speed) {
  46. case ESP_IMAGE_SPI_SPEED_80M:
  47. spi_clk_div = 1;
  48. break;
  49. case ESP_IMAGE_SPI_SPEED_40M:
  50. spi_clk_div = 2;
  51. break;
  52. case ESP_IMAGE_SPI_SPEED_26M:
  53. spi_clk_div = 3;
  54. break;
  55. case ESP_IMAGE_SPI_SPEED_20M:
  56. spi_clk_div = 4;
  57. break;
  58. default:
  59. break;
  60. }
  61. esp_rom_spiflash_config_clk(spi_clk_div, 0);
  62. esp_rom_spiflash_config_clk(spi_clk_div, 1);
  63. }
  64. void IRAM_ATTR bootloader_flash_gpio_config(const esp_image_header_t* pfhdr)
  65. {
  66. uint32_t drv = 2;
  67. if (pfhdr->spi_speed == ESP_IMAGE_SPI_SPEED_80M) {
  68. drv = 3;
  69. }
  70. uint32_t chip_ver = REG_GET_FIELD(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_PKG);
  71. uint32_t pkg_ver = chip_ver & 0x7;
  72. if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32D2WDQ5) {
  73. // For ESP32D2WD the SPI pins are already configured
  74. // flash clock signal should come from IO MUX.
  75. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  76. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  77. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD2) {
  78. // For ESP32PICOD2 the SPI pins are already configured
  79. // flash clock signal should come from IO MUX.
  80. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  81. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  82. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD4) {
  83. // For ESP32PICOD4 the SPI pins are already configured
  84. // flash clock signal should come from IO MUX.
  85. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  86. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  87. } else {
  88. const uint32_t spiconfig = ets_efuse_get_spiconfig();
  89. if (spiconfig == EFUSE_SPICONFIG_SPI_DEFAULTS) {
  90. gpio_matrix_out(SPI_IOMUX_PIN_NUM_CS, SPICS0_OUT_IDX, 0, 0);
  91. gpio_matrix_out(SPI_IOMUX_PIN_NUM_MISO, SPIQ_OUT_IDX, 0, 0);
  92. gpio_matrix_in(SPI_IOMUX_PIN_NUM_MISO, SPIQ_IN_IDX, 0);
  93. gpio_matrix_out(SPI_IOMUX_PIN_NUM_MOSI, SPID_OUT_IDX, 0, 0);
  94. gpio_matrix_in(SPI_IOMUX_PIN_NUM_MOSI, SPID_IN_IDX, 0);
  95. gpio_matrix_out(SPI_IOMUX_PIN_NUM_WP, SPIWP_OUT_IDX, 0, 0);
  96. gpio_matrix_in(SPI_IOMUX_PIN_NUM_WP, SPIWP_IN_IDX, 0);
  97. gpio_matrix_out(SPI_IOMUX_PIN_NUM_HD, SPIHD_OUT_IDX, 0, 0);
  98. gpio_matrix_in(SPI_IOMUX_PIN_NUM_HD, SPIHD_IN_IDX, 0);
  99. //select pin function gpio
  100. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA0_U, PIN_FUNC_GPIO);
  101. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA1_U, PIN_FUNC_GPIO);
  102. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA2_U, PIN_FUNC_GPIO);
  103. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA3_U, PIN_FUNC_GPIO);
  104. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CMD_U, PIN_FUNC_GPIO);
  105. // flash clock signal should come from IO MUX.
  106. // set drive ability for clock
  107. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  108. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, drv, FUN_DRV_S);
  109. uint32_t flash_id = g_rom_flashchip.device_id;
  110. if (flash_id == FLASH_ID_GD25LQ32C) {
  111. // Set drive ability for 1.8v flash in 80Mhz.
  112. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA0_U, FUN_DRV, 3, FUN_DRV_S);
  113. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA1_U, FUN_DRV, 3, FUN_DRV_S);
  114. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA2_U, FUN_DRV, 3, FUN_DRV_S);
  115. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA3_U, FUN_DRV, 3, FUN_DRV_S);
  116. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CMD_U, FUN_DRV, 3, FUN_DRV_S);
  117. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, 3, FUN_DRV_S);
  118. }
  119. }
  120. }
  121. }
  122. void IRAM_ATTR bootloader_flash_dummy_config(const esp_image_header_t* pfhdr)
  123. {
  124. int spi_cache_dummy = 0;
  125. uint32_t modebit = READ_PERI_REG(SPI_CTRL_REG(0));
  126. if (modebit & SPI_FASTRD_MODE) {
  127. if (modebit & SPI_FREAD_QIO) { //SPI mode is QIO
  128. spi_cache_dummy = SPI0_R_QIO_DUMMY_CYCLELEN;
  129. } else if (modebit & SPI_FREAD_DIO) { //SPI mode is DIO
  130. spi_cache_dummy = SPI0_R_DIO_DUMMY_CYCLELEN;
  131. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_ADDR_BITLEN_V, SPI0_R_DIO_ADDR_BITSLEN, SPI_USR_ADDR_BITLEN_S);
  132. } else if(modebit & (SPI_FREAD_QUAD | SPI_FREAD_DUAL)) { //SPI mode is QOUT or DIO
  133. spi_cache_dummy = SPI0_R_FAST_DUMMY_CYCLELEN;
  134. }
  135. }
  136. extern uint8_t g_rom_spiflash_dummy_len_plus[];
  137. switch (pfhdr->spi_speed) {
  138. case ESP_IMAGE_SPI_SPEED_80M:
  139. g_rom_spiflash_dummy_len_plus[0] = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M;
  140. g_rom_spiflash_dummy_len_plus[1] = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M;
  141. break;
  142. case ESP_IMAGE_SPI_SPEED_40M:
  143. g_rom_spiflash_dummy_len_plus[0] = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M;
  144. g_rom_spiflash_dummy_len_plus[1] = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M;
  145. break;
  146. case ESP_IMAGE_SPI_SPEED_26M:
  147. case ESP_IMAGE_SPI_SPEED_20M:
  148. g_rom_spiflash_dummy_len_plus[0] = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_20M;
  149. g_rom_spiflash_dummy_len_plus[1] = ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_20M;
  150. break;
  151. default:
  152. break;
  153. }
  154. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + g_rom_spiflash_dummy_len_plus[0],
  155. SPI_USR_DUMMY_CYCLELEN_S);
  156. }