cpu_start.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "esp32/rom/rtc.h"
  21. #include "esp32/rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/gpio_periph.h"
  26. #include "soc/timer_periph.h"
  27. #include "soc/efuse_periph.h"
  28. #include "hal/wdt_hal.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "esp_heap_caps_init.h"
  35. #include "sdkconfig.h"
  36. #include "esp_system.h"
  37. #include "esp_spi_flash.h"
  38. #include "esp_flash_internal.h"
  39. #include "nvs_flash.h"
  40. #include "esp_spi_flash.h"
  41. #include "esp_private/crosscore_int.h"
  42. #include "esp_log.h"
  43. #include "esp_vfs_dev.h"
  44. #include "esp_newlib.h"
  45. #include "esp32/brownout.h"
  46. #include "esp_int_wdt.h"
  47. #include "esp_task.h"
  48. #include "esp_task_wdt.h"
  49. #include "esp_phy_init.h"
  50. #include "esp32/cache_err_int.h"
  51. #include "esp_coexist_internal.h"
  52. #include "esp_core_dump.h"
  53. #include "esp_app_trace.h"
  54. #include "esp_private/dbg_stubs.h"
  55. #include "esp_flash_encrypt.h"
  56. #include "esp32/spiram.h"
  57. #include "esp_clk_internal.h"
  58. #include "esp_timer.h"
  59. #include "esp_pm.h"
  60. #include "esp_private/pm_impl.h"
  61. #include "trax.h"
  62. #include "esp_ota_ops.h"
  63. #include "esp_efuse.h"
  64. #include "bootloader_flash_config.h"
  65. #include "bootloader_mem.h"
  66. #ifdef CONFIG_APP_BUILD_TYPE_ELF_RAM
  67. #include "esp32/rom/efuse.h"
  68. #include "esp32/rom/spi_flash.h"
  69. #endif // CONFIG_APP_BUILD_TYPE_ELF_RAM
  70. #define STRINGIFY(s) STRINGIFY2(s)
  71. #define STRINGIFY2(s) #s
  72. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  73. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  74. #if !CONFIG_FREERTOS_UNICORE
  75. static void IRAM_ATTR call_start_cpu1(void) __attribute__((noreturn));
  76. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  77. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  78. static bool app_cpu_started = false;
  79. #endif //!CONFIG_FREERTOS_UNICORE
  80. static void do_global_ctors(void);
  81. static void main_task(void* args);
  82. extern void app_main(void);
  83. extern esp_err_t esp_pthread_init(void);
  84. extern int _bss_start;
  85. extern int _bss_end;
  86. extern int _rtc_bss_start;
  87. extern int _rtc_bss_end;
  88. #ifdef CONFIG_ESP32_IRAM_AS_8BIT_ACCESSIBLE_MEMORY
  89. extern int _iram_bss_start;
  90. extern int _iram_bss_end;
  91. #endif
  92. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  93. extern int _ext_ram_bss_start;
  94. extern int _ext_ram_bss_end;
  95. #endif
  96. extern int _init_start;
  97. extern void (*__init_array_start)(void);
  98. extern void (*__init_array_end)(void);
  99. extern volatile int port_xSchedulerRunning[2];
  100. static const char* TAG = "cpu_start";
  101. struct object { long placeholder[ 10 ]; };
  102. void __register_frame_info (const void *begin, struct object *ob);
  103. extern char __eh_frame[];
  104. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  105. static bool s_spiram_okay=true;
  106. /*
  107. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  108. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  109. */
  110. void IRAM_ATTR call_start_cpu0(void)
  111. {
  112. #if CONFIG_FREERTOS_UNICORE
  113. RESET_REASON rst_reas[1];
  114. #else
  115. RESET_REASON rst_reas[2];
  116. #endif
  117. bootloader_init_mem();
  118. // Move exception vectors to IRAM
  119. cpu_hal_set_vecbase(&_init_start);
  120. rst_reas[0] = rtc_get_reset_reason(0);
  121. #if !CONFIG_FREERTOS_UNICORE
  122. rst_reas[1] = rtc_get_reset_reason(1);
  123. #endif
  124. // from panic handler we can be reset by RWDT or TG0WDT
  125. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  126. #if !CONFIG_FREERTOS_UNICORE
  127. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  128. #endif
  129. ) {
  130. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  131. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  132. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  133. wdt_hal_disable(&rtc_wdt_ctx);
  134. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  135. #endif
  136. }
  137. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  138. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  139. #ifdef CONFIG_ESP32_IRAM_AS_8BIT_ACCESSIBLE_MEMORY
  140. // Clear IRAM BSS
  141. memset(&_iram_bss_start, 0, (&_iram_bss_end - &_iram_bss_start) * sizeof(_iram_bss_start));
  142. #endif
  143. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  144. if (rst_reas[0] != DEEPSLEEP_RESET) {
  145. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  146. }
  147. #if CONFIG_SPIRAM_BOOT_INIT
  148. esp_spiram_init_cache();
  149. if (esp_spiram_init() != ESP_OK) {
  150. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  151. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  152. abort();
  153. #endif
  154. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  155. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  156. s_spiram_okay = false;
  157. #else
  158. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  159. abort();
  160. #endif
  161. }
  162. #endif
  163. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  164. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  165. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  166. ESP_EARLY_LOGI(TAG, "Application information:");
  167. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  168. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  169. #endif
  170. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  171. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  172. #endif
  173. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  174. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  175. #endif
  176. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  177. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  178. #endif
  179. char buf[17];
  180. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  181. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  182. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  183. }
  184. #if !CONFIG_FREERTOS_UNICORE
  185. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  186. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  187. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  188. abort();
  189. }
  190. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  191. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  192. esp_flash_encryption_init_checks();
  193. #endif
  194. //Flush and enable icache for APP CPU
  195. Cache_Flush(1);
  196. Cache_Read_Enable(1);
  197. esp_cpu_unstall(1);
  198. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  199. // enabled clock and taken APP CPU out of reset. In this case don't reset
  200. // APP CPU again, as that will clear the breakpoints which may have already
  201. // been set.
  202. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  203. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  204. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  205. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  206. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  207. }
  208. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  209. while (!app_cpu_started) {
  210. ets_delay_us(100);
  211. }
  212. #else
  213. ESP_EARLY_LOGI(TAG, "Single core mode");
  214. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  215. #endif
  216. #if CONFIG_SPIRAM_MEMTEST
  217. if (s_spiram_okay) {
  218. bool ext_ram_ok=esp_spiram_test();
  219. if (!ext_ram_ok) {
  220. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  221. abort();
  222. }
  223. }
  224. #endif
  225. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  226. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  227. #endif
  228. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  229. If the heap allocator is initialized first, it will put free memory linked list items into
  230. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  231. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  232. works around this problem.
  233. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  234. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  235. fail initializing it properly. */
  236. heap_caps_init();
  237. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  238. start_cpu0();
  239. }
  240. #if !CONFIG_FREERTOS_UNICORE
  241. static void wdt_reset_cpu1_info_enable(void)
  242. {
  243. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  244. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  245. }
  246. void IRAM_ATTR call_start_cpu1(void)
  247. {
  248. // Move exception vectors to IRAM
  249. cpu_hal_set_vecbase(&_init_start);
  250. ets_set_appcpu_boot_addr(0);
  251. bootloader_init_mem();
  252. #if CONFIG_ESP_CONSOLE_UART_NONE
  253. ets_install_putc1(NULL);
  254. ets_install_putc2(NULL);
  255. #else // CONFIG_ESP_CONSOLE_UART_NONE
  256. uartAttach();
  257. ets_install_uart_printf();
  258. uart_tx_switch(CONFIG_ESP_CONSOLE_UART_NUM);
  259. #endif
  260. wdt_reset_cpu1_info_enable();
  261. ESP_EARLY_LOGI(TAG, "App cpu up.");
  262. app_cpu_started = 1;
  263. start_cpu1();
  264. }
  265. #endif //!CONFIG_FREERTOS_UNICORE
  266. static void intr_matrix_clear(void)
  267. {
  268. //Clear all the interrupt matrix register
  269. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  270. intr_matrix_set(0, i, ETS_INVALID_INUM);
  271. #if !CONFIG_FREERTOS_UNICORE
  272. intr_matrix_set(1, i, ETS_INVALID_INUM);
  273. #endif
  274. }
  275. }
  276. void start_cpu0_default(void)
  277. {
  278. esp_err_t err;
  279. esp_setup_syscall_table();
  280. if (s_spiram_okay) {
  281. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  282. esp_err_t r=esp_spiram_add_to_heapalloc();
  283. if (r != ESP_OK) {
  284. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  285. abort();
  286. }
  287. #if CONFIG_SPIRAM_USE_MALLOC
  288. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  289. #endif
  290. #endif
  291. }
  292. //Enable trace memory and immediately start trace.
  293. #if CONFIG_ESP32_TRAX
  294. #if CONFIG_ESP32_TRAX_TWOBANKS
  295. trax_enable(TRAX_ENA_PRO_APP);
  296. #else
  297. trax_enable(TRAX_ENA_PRO);
  298. #endif
  299. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  300. #endif
  301. esp_clk_init();
  302. esp_perip_clk_init();
  303. intr_matrix_clear();
  304. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  305. #ifdef CONFIG_PM_ENABLE
  306. const int uart_clk_freq = REF_CLK_FREQ;
  307. /* When DFS is enabled, use REFTICK as UART clock source */
  308. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  309. #else
  310. const int uart_clk_freq = APB_CLK_FREQ;
  311. #endif // CONFIG_PM_DFS_ENABLE
  312. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  313. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  314. #if CONFIG_ESP32_BROWNOUT_DET
  315. esp_brownout_init();
  316. #endif
  317. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  318. esp_efuse_disable_basic_rom_console();
  319. #endif
  320. #if CONFIG_SECURE_DISABLE_ROM_DL_MODE
  321. esp_efuse_disable_rom_download_mode();
  322. #endif
  323. rtc_gpio_force_hold_dis_all();
  324. #ifdef CONFIG_VFS_SUPPORT_IO
  325. esp_vfs_dev_uart_register();
  326. #endif // CONFIG_VFS_SUPPORT_IO
  327. #if defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_UART_NONE)
  328. esp_reent_init(_GLOBAL_REENT);
  329. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  330. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  331. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  332. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  333. #else // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_UART_NONE)
  334. _REENT_SMALL_CHECK_INIT(_GLOBAL_REENT);
  335. #endif // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_UART_NONE)
  336. esp_timer_init();
  337. esp_set_time_from_rtc();
  338. #if CONFIG_APPTRACE_ENABLE
  339. err = esp_apptrace_init();
  340. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  341. #endif
  342. #if CONFIG_SYSVIEW_ENABLE
  343. SEGGER_SYSVIEW_Conf();
  344. #endif
  345. #if CONFIG_ESP_DEBUG_STUBS_ENABLE
  346. esp_dbg_stubs_init();
  347. #endif
  348. err = esp_pthread_init();
  349. assert(err == ESP_OK && "Failed to init pthread module!");
  350. do_global_ctors();
  351. #if CONFIG_ESP_INT_WDT
  352. esp_int_wdt_init();
  353. //Initialize the interrupt watch dog for CPU0.
  354. esp_int_wdt_cpu_init();
  355. #endif
  356. esp_cache_err_int_init();
  357. esp_crosscore_int_init();
  358. #ifndef CONFIG_FREERTOS_UNICORE
  359. esp_dport_access_int_init();
  360. #endif
  361. bootloader_flash_update_id();
  362. #if !CONFIG_SPIRAM_BOOT_INIT
  363. // Read the application binary image header. This will also decrypt the header if the image is encrypted.
  364. esp_image_header_t fhdr = {0};
  365. #ifdef CONFIG_APP_BUILD_TYPE_ELF_RAM
  366. fhdr.spi_mode = ESP_IMAGE_SPI_MODE_DIO;
  367. fhdr.spi_speed = ESP_IMAGE_SPI_SPEED_40M;
  368. fhdr.spi_size = ESP_IMAGE_FLASH_SIZE_4MB;
  369. extern void esp_rom_spiflash_attach(uint32_t, bool);
  370. esp_rom_spiflash_attach(ets_efuse_get_spiconfig(), false);
  371. esp_rom_spiflash_unlock();
  372. #else
  373. // This assumes that DROM is the first segment in the application binary, i.e. that we can read
  374. // the binary header through cache by accessing SOC_DROM_LOW address.
  375. memcpy(&fhdr, (void*) SOC_DROM_LOW, sizeof(fhdr));
  376. #endif // CONFIG_APP_BUILD_TYPE_ELF_RAM
  377. // If psram is uninitialized, we need to improve some flash configuration.
  378. bootloader_flash_clock_config(&fhdr);
  379. bootloader_flash_gpio_config(&fhdr);
  380. bootloader_flash_dummy_config(&fhdr);
  381. bootloader_flash_cs_timing_config();
  382. #endif //!CONFIG_SPIRAM_BOOT_INIT
  383. spi_flash_init();
  384. /* init default OS-aware flash access critical section */
  385. spi_flash_guard_set(&g_flash_guard_default_ops);
  386. esp_flash_app_init();
  387. esp_err_t flash_ret = esp_flash_init_default_chip();
  388. assert(flash_ret == ESP_OK);
  389. #ifdef CONFIG_PM_ENABLE
  390. esp_pm_impl_init();
  391. #ifdef CONFIG_PM_DFS_INIT_AUTO
  392. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  393. esp_pm_config_esp32_t cfg = {
  394. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  395. .min_freq_mhz = xtal_freq,
  396. };
  397. esp_pm_configure(&cfg);
  398. #endif //CONFIG_PM_DFS_INIT_AUTO
  399. #endif //CONFIG_PM_ENABLE
  400. #if CONFIG_ESP32_ENABLE_COREDUMP
  401. esp_core_dump_init();
  402. #endif
  403. #if CONFIG_ESP32_WIFI_SW_COEXIST_ENABLE
  404. esp_coex_adapter_register(&g_coex_adapter_funcs);
  405. coex_pre_init();
  406. #endif
  407. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  408. ESP_TASK_MAIN_STACK, NULL,
  409. ESP_TASK_MAIN_PRIO, NULL, 0);
  410. assert(res == pdTRUE);
  411. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  412. vTaskStartScheduler();
  413. abort(); /* Only get to here if not enough free heap to start scheduler */
  414. }
  415. #if !CONFIG_FREERTOS_UNICORE
  416. void start_cpu1_default(void)
  417. {
  418. // Wait for FreeRTOS initialization to finish on PRO CPU
  419. while (port_xSchedulerRunning[0] == 0) {
  420. ;
  421. }
  422. #if CONFIG_ESP32_TRAX_TWOBANKS
  423. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  424. #endif
  425. #if CONFIG_APPTRACE_ENABLE
  426. esp_err_t err = esp_apptrace_init();
  427. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  428. #endif
  429. #if CONFIG_ESP_INT_WDT
  430. //Initialize the interrupt watch dog for CPU1.
  431. esp_int_wdt_cpu_init();
  432. #endif
  433. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  434. //has started, but it isn't active *on this CPU* yet.
  435. esp_cache_err_int_init();
  436. esp_crosscore_int_init();
  437. esp_dport_access_int_init();
  438. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  439. xPortStartScheduler();
  440. abort(); /* Only get to here if FreeRTOS somehow very broken */
  441. }
  442. #endif //!CONFIG_FREERTOS_UNICORE
  443. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  444. size_t __cxx_eh_arena_size_get(void)
  445. {
  446. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  447. }
  448. #endif
  449. static void do_global_ctors(void)
  450. {
  451. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  452. static struct object ob;
  453. __register_frame_info( __eh_frame, &ob );
  454. #endif
  455. void (**p)(void);
  456. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  457. (*p)();
  458. }
  459. }
  460. static void main_task(void* args)
  461. {
  462. #if !CONFIG_FREERTOS_UNICORE
  463. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  464. while (port_xSchedulerRunning[1] == 0) {
  465. ;
  466. }
  467. #endif
  468. //Enable allocation in region where the startup stacks were located.
  469. heap_caps_enable_nonos_stack_heaps();
  470. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  471. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  472. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  473. if (r != ESP_OK) {
  474. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  475. abort();
  476. }
  477. #endif
  478. //Initialize task wdt if configured to do so
  479. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  480. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  481. #elif CONFIG_ESP_TASK_WDT
  482. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  483. #endif
  484. //Add IDLE 0 to task wdt
  485. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  486. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  487. if(idle_0 != NULL){
  488. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  489. }
  490. #endif
  491. //Add IDLE 1 to task wdt
  492. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU1
  493. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  494. if(idle_1 != NULL){
  495. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  496. }
  497. #endif
  498. // Now that the application is about to start, disable boot watchdog
  499. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  500. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  501. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  502. wdt_hal_disable(&rtc_wdt_ctx);
  503. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  504. #endif
  505. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  506. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  507. if (efuse_partition) {
  508. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  509. }
  510. #endif
  511. app_main();
  512. vTaskDelete(NULL);
  513. }