flash_ops.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <assert.h>
  8. #include <string.h>
  9. #include <stdio.h>
  10. #include <sys/param.h> // For MIN/MAX(a, b)
  11. #include <freertos/FreeRTOS.h>
  12. #include <freertos/task.h>
  13. #include <freertos/semphr.h>
  14. #include <soc/soc.h>
  15. #include <soc/soc_memory_layout.h>
  16. #include "soc/io_mux_reg.h"
  17. #include "sdkconfig.h"
  18. #include "esp_attr.h"
  19. #include "esp_cpu.h"
  20. #include "spi_flash_mmap.h"
  21. #include "esp_log.h"
  22. #include "esp_private/system_internal.h"
  23. #include "esp_private/spi_flash_os.h"
  24. #include "esp_private/esp_clk.h"
  25. #if CONFIG_IDF_TARGET_ESP32
  26. #include "esp32/rom/cache.h"
  27. #include "esp32/rom/spi_flash.h"
  28. #elif CONFIG_IDF_TARGET_ESP32S2
  29. #include "esp32s2/rom/cache.h"
  30. #elif CONFIG_IDF_TARGET_ESP32S3
  31. #include "soc/spi_mem_reg.h"
  32. #include "esp32s3/rom/opi_flash.h"
  33. #include "esp32s3/rom/cache.h"
  34. #include "esp32s3/opi_flash_private.h"
  35. #elif CONFIG_IDF_TARGET_ESP32C3
  36. #include "esp32c3/rom/cache.h"
  37. #elif CONFIG_IDF_TARGET_ESP32H4
  38. #include "esp32h4/rom/cache.h"
  39. #elif CONFIG_IDF_TARGET_ESP32C2
  40. #include "esp32c2/rom/cache.h"
  41. #elif CONFIG_IDF_TARGET_ESP32C6
  42. #include "esp32c6/rom/cache.h"
  43. #endif
  44. #include "esp_rom_spiflash.h"
  45. #include "esp_flash_partitions.h"
  46. #include "esp_private/mspi_timing_tuning.h"
  47. #include "esp_private/cache_utils.h"
  48. #include "esp_flash.h"
  49. #include "esp_attr.h"
  50. #include "bootloader_flash.h"
  51. #include "bootloader_flash_config.h"
  52. #include "esp_compiler.h"
  53. #include "esp_rom_efuse.h"
  54. #if CONFIG_SPIRAM
  55. #include "esp_private/esp_psram_io.h"
  56. #endif
  57. /* bytes erased by SPIEraseBlock() ROM function */
  58. #define BLOCK_ERASE_SIZE 65536
  59. /* Limit number of bytes written/read in a single SPI operation,
  60. as these operations disable all higher priority tasks from running.
  61. */
  62. #ifdef CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  63. #define MAX_WRITE_CHUNK CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  64. #else
  65. #define MAX_WRITE_CHUNK 8192
  66. #endif // CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  67. #define MAX_READ_CHUNK 16384
  68. static const char *TAG __attribute__((unused)) = "spi_flash";
  69. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  70. static spi_flash_counters_t s_flash_stats;
  71. #define COUNTER_START() uint32_t ts_begin = esp_cpu_get_cycle_count()
  72. #define COUNTER_STOP(counter) \
  73. do{ \
  74. s_flash_stats.counter.count++; \
  75. s_flash_stats.counter.time += (esp_cpu_get_cycle_count() - ts_begin) / (esp_clk_cpu_freq() / 1000000); \
  76. } while(0)
  77. #define COUNTER_ADD_BYTES(counter, size) \
  78. do { \
  79. s_flash_stats.counter.bytes += size; \
  80. } while (0)
  81. #else
  82. #define COUNTER_START()
  83. #define COUNTER_STOP(counter)
  84. #define COUNTER_ADD_BYTES(counter, size)
  85. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  86. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_default_ops = {
  87. .start = spi_flash_disable_interrupts_caches_and_other_cpu,
  88. .end = spi_flash_enable_interrupts_caches_and_other_cpu,
  89. };
  90. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_no_os_ops = {
  91. .start = spi_flash_disable_interrupts_caches_and_other_cpu_no_os,
  92. .end = spi_flash_enable_interrupts_caches_no_os,
  93. };
  94. static const spi_flash_guard_funcs_t *s_flash_guard_ops;
  95. void IRAM_ATTR spi_flash_guard_set(const spi_flash_guard_funcs_t *funcs)
  96. {
  97. s_flash_guard_ops = funcs;
  98. }
  99. const spi_flash_guard_funcs_t *IRAM_ATTR spi_flash_guard_get(void)
  100. {
  101. return s_flash_guard_ops;
  102. }
  103. #ifdef CONFIG_SPI_FLASH_DANGEROUS_WRITE_ABORTS
  104. #define UNSAFE_WRITE_ADDRESS abort()
  105. #else
  106. #define UNSAFE_WRITE_ADDRESS return false
  107. #endif
  108. static __attribute__((unused)) bool is_safe_write_address(size_t addr, size_t size)
  109. {
  110. if (!esp_partition_main_flash_region_safe(addr, size)) {
  111. UNSAFE_WRITE_ADDRESS;
  112. }
  113. return true;
  114. }
  115. #if CONFIG_SPI_FLASH_ROM_IMPL
  116. #include "esp_heap_caps.h"
  117. void IRAM_ATTR *spi_flash_malloc_internal(size_t size)
  118. {
  119. return heap_caps_malloc(size, MALLOC_CAP_8BIT|MALLOC_CAP_INTERNAL);
  120. }
  121. void IRAM_ATTR spi_flash_rom_impl_init(void)
  122. {
  123. spi_flash_guard_set(&g_flash_guard_default_ops);
  124. /* These two functions are in ROM only */
  125. extern void spi_flash_mmap_os_func_set(void *(*func1)(size_t size), void (*func2)(void *p));
  126. spi_flash_mmap_os_func_set(spi_flash_malloc_internal, heap_caps_free);
  127. extern esp_err_t spi_flash_mmap_page_num_init(uint32_t page_num);
  128. spi_flash_mmap_page_num_init(128);
  129. }
  130. #endif
  131. void IRAM_ATTR esp_mspi_pin_init(void)
  132. {
  133. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  134. bool octal_mspi_required = bootloader_flash_is_octal_mode_enabled();
  135. #if CONFIG_SPIRAM_MODE_OCT
  136. octal_mspi_required |= true;
  137. #endif
  138. if (octal_mspi_required) {
  139. esp_rom_opiflash_pin_config();
  140. mspi_timing_set_pin_drive_strength();
  141. }
  142. //Set F4R4 board pin drive strength. TODO: IDF-3663
  143. #endif
  144. }
  145. esp_err_t IRAM_ATTR spi_flash_init_chip_state(void)
  146. {
  147. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  148. if (bootloader_flash_is_octal_mode_enabled()) {
  149. return esp_opiflash_init(rom_spiflash_legacy_data->chip.device_id);
  150. } else
  151. #endif
  152. {
  153. #if CONFIG_IDF_TARGET_ESP32S3
  154. // Currently, only esp32s3 allows high performance mode.
  155. return spi_flash_enable_high_performance_mode();
  156. #else
  157. return ESP_OK;
  158. #endif // CONFIG_IDF_TARGET_ESP32S3
  159. }
  160. }
  161. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  162. static inline void dump_counter(spi_flash_counter_t *counter, const char *name)
  163. {
  164. ESP_LOGI(TAG, "%s count=%8d time=%8dus bytes=%8d\n", name,
  165. counter->count, counter->time, counter->bytes);
  166. }
  167. const spi_flash_counters_t *spi_flash_get_counters(void)
  168. {
  169. return &s_flash_stats;
  170. }
  171. void spi_flash_reset_counters(void)
  172. {
  173. memset(&s_flash_stats, 0, sizeof(s_flash_stats));
  174. }
  175. void spi_flash_dump_counters(void)
  176. {
  177. dump_counter(&s_flash_stats.read, "read ");
  178. dump_counter(&s_flash_stats.write, "write");
  179. dump_counter(&s_flash_stats.erase, "erase");
  180. }
  181. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  182. void IRAM_ATTR spi_flash_set_rom_required_regs(void)
  183. {
  184. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  185. if (bootloader_flash_is_octal_mode_enabled()) {
  186. //Disable the variable dummy mode when doing timing tuning
  187. CLEAR_PERI_REG_MASK(SPI_MEM_DDR_REG(1), SPI_MEM_SPI_FMEM_VAR_DUMMY);
  188. /**
  189. * STR /DTR mode setting is done every time when `esp_rom_opiflash_exec_cmd` is called
  190. *
  191. * Add any registers that are not set in ROM SPI flash functions here in the future
  192. */
  193. }
  194. #endif
  195. }
  196. #if CONFIG_SPIRAM_MODE_OCT
  197. // This function will only be called when Octal PSRAM enabled.
  198. void IRAM_ATTR spi_flash_set_vendor_required_regs(void)
  199. {
  200. if (bootloader_flash_is_octal_mode_enabled()) {
  201. esp_opiflash_set_required_regs();
  202. SET_PERI_REG_BITS(SPI_MEM_CACHE_FCTRL_REG(1), SPI_MEM_CACHE_USR_CMD_4BYTE_V, 1, SPI_MEM_CACHE_USR_CMD_4BYTE_S);
  203. } else {
  204. //Flash chip requires MSPI specifically, call this function to set them
  205. // Set back MSPI registers after Octal PSRAM initialization.
  206. SET_PERI_REG_BITS(SPI_MEM_CACHE_FCTRL_REG(1), SPI_MEM_CACHE_USR_CMD_4BYTE_V, 0, SPI_MEM_CACHE_USR_CMD_4BYTE_S);
  207. }
  208. }
  209. #endif
  210. static const uint8_t s_mspi_io_num_default[] = {
  211. SPI_CLK_GPIO_NUM,
  212. SPI_Q_GPIO_NUM,
  213. SPI_D_GPIO_NUM,
  214. SPI_CS0_GPIO_NUM,
  215. SPI_HD_GPIO_NUM,
  216. SPI_WP_GPIO_NUM,
  217. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  218. SPI_DQS_GPIO_NUM,
  219. SPI_D4_GPIO_NUM,
  220. SPI_D5_GPIO_NUM,
  221. SPI_D6_GPIO_NUM,
  222. SPI_D7_GPIO_NUM
  223. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  224. };
  225. uint8_t esp_mspi_get_io(esp_mspi_io_t io)
  226. {
  227. #if CONFIG_SPIRAM
  228. if (io == ESP_MSPI_IO_CS1) {
  229. return esp_psram_io_get_cs_io();
  230. }
  231. #endif
  232. assert(io >= ESP_MSPI_IO_CLK);
  233. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  234. assert(io <= ESP_MSPI_IO_D7);
  235. #else
  236. assert(io <= ESP_MSPI_IO_WP);
  237. #endif
  238. #if SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  239. uint8_t mspi_io = 0;
  240. uint32_t spiconfig = 0;
  241. if (io == ESP_MSPI_IO_WP) {
  242. /**
  243. * wp pad is a bit special:
  244. * 1. since 32's efuse does not have enough bits for wp pad, so wp pad config put in flash bin header
  245. * 2. rom code take 0x3f as invalid wp pad num, but take 0 as other invalid mspi pads num
  246. */
  247. #if CONFIG_IDF_TARGET_ESP32
  248. return bootloader_flash_get_wp_pin();
  249. #else
  250. spiconfig = esp_rom_efuse_get_flash_wp_gpio();
  251. return (spiconfig == 0x3f) ? s_mspi_io_num_default[io] : spiconfig & 0x3f;
  252. #endif
  253. }
  254. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  255. spiconfig = (io < ESP_MSPI_IO_WP) ? esp_rom_efuse_get_flash_gpio_info() : esp_rom_efuse_get_opiconfig();
  256. #else
  257. spiconfig = esp_rom_efuse_get_flash_gpio_info();
  258. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  259. if (spiconfig == ESP_ROM_EFUSE_FLASH_DEFAULT_SPI) {
  260. mspi_io = s_mspi_io_num_default[io];
  261. } else if (io < ESP_MSPI_IO_WP) {
  262. /**
  263. * [0 : 5] -- CLK
  264. * [6 :11] -- Q(D1)
  265. * [12:17] -- D(D0)
  266. * [18:23] -- CS
  267. * [24:29] -- HD(D3)
  268. */
  269. mspi_io = (spiconfig >> io * 6) & 0x3f;
  270. }
  271. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  272. else {
  273. /**
  274. * [0 : 5] -- DQS
  275. * [6 :11] -- D4
  276. * [12:17] -- D5
  277. * [18:23] -- D6
  278. * [24:29] -- D7
  279. */
  280. mspi_io = (spiconfig >> (io - ESP_MSPI_IO_DQS) * 6) & 0x3f;
  281. }
  282. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  283. return mspi_io;
  284. #else // SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  285. return s_mspi_io_num_default[io];
  286. #endif // SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  287. }