cpu_start.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "rom/ets_sys.h"
  19. #include "rom/uart.h"
  20. #include "rom/rtc.h"
  21. #include "rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/io_mux_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "driver/rtc_io.h"
  29. #include "freertos/FreeRTOS.h"
  30. #include "freertos/task.h"
  31. #include "freertos/semphr.h"
  32. #include "freertos/queue.h"
  33. #include "freertos/portmacro.h"
  34. #include "esp_heap_caps_init.h"
  35. #include "sdkconfig.h"
  36. #include "esp_system.h"
  37. #include "esp_spi_flash.h"
  38. #include "nvs_flash.h"
  39. #include "esp_event.h"
  40. #include "esp_spi_flash.h"
  41. #include "esp_ipc.h"
  42. #include "esp_crosscore_int.h"
  43. #include "esp_dport_access.h"
  44. #include "esp_log.h"
  45. #include "esp_vfs_dev.h"
  46. #include "esp_newlib.h"
  47. #include "esp_brownout.h"
  48. #include "esp_int_wdt.h"
  49. #include "esp_task.h"
  50. #include "esp_task_wdt.h"
  51. #include "esp_phy_init.h"
  52. #include "esp_cache_err_int.h"
  53. #include "esp_coexist.h"
  54. #include "esp_panic.h"
  55. #include "esp_core_dump.h"
  56. #include "esp_app_trace.h"
  57. #include "esp_dbg_stubs.h"
  58. #include "esp_efuse.h"
  59. #include "esp_spiram.h"
  60. #include "esp_clk_internal.h"
  61. #include "esp_timer.h"
  62. #include "esp_pm.h"
  63. #include "pm_impl.h"
  64. #include "trax.h"
  65. #define STRINGIFY(s) STRINGIFY2(s)
  66. #define STRINGIFY2(s) #s
  67. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  68. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  69. #if !CONFIG_FREERTOS_UNICORE
  70. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  71. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  72. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  73. static bool app_cpu_started = false;
  74. #endif //!CONFIG_FREERTOS_UNICORE
  75. static void do_global_ctors(void);
  76. static void main_task(void* args);
  77. extern void app_main(void);
  78. extern esp_err_t esp_pthread_init(void);
  79. extern int _bss_start;
  80. extern int _bss_end;
  81. extern int _rtc_bss_start;
  82. extern int _rtc_bss_end;
  83. extern int _init_start;
  84. extern void (*__init_array_start)(void);
  85. extern void (*__init_array_end)(void);
  86. extern volatile int port_xSchedulerRunning[2];
  87. static const char* TAG = "cpu_start";
  88. struct object { long placeholder[ 10 ]; };
  89. void __register_frame_info (const void *begin, struct object *ob);
  90. extern char __eh_frame[];
  91. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  92. static bool s_spiram_okay=true;
  93. /*
  94. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  95. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  96. */
  97. void IRAM_ATTR call_start_cpu0()
  98. {
  99. #if CONFIG_FREERTOS_UNICORE
  100. RESET_REASON rst_reas[1];
  101. #else
  102. RESET_REASON rst_reas[2];
  103. #endif
  104. cpu_configure_region_protection();
  105. //Move exception vectors to IRAM
  106. asm volatile (\
  107. "wsr %0, vecbase\n" \
  108. ::"r"(&_init_start));
  109. rst_reas[0] = rtc_get_reset_reason(0);
  110. #if !CONFIG_FREERTOS_UNICORE
  111. rst_reas[1] = rtc_get_reset_reason(1);
  112. #endif
  113. // from panic handler we can be reset by RWDT or TG0WDT
  114. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  115. #if !CONFIG_FREERTOS_UNICORE
  116. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  117. #endif
  118. ) {
  119. esp_panic_wdt_stop();
  120. }
  121. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  122. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  123. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  124. if (rst_reas[0] != DEEPSLEEP_RESET) {
  125. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  126. }
  127. #if CONFIG_SPIRAM_BOOT_INIT
  128. esp_spiram_init_cache();
  129. if (esp_spiram_init() != ESP_OK) {
  130. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  131. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  132. s_spiram_okay = false;
  133. #else
  134. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  135. abort();
  136. #endif
  137. }
  138. #endif
  139. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  140. #if !CONFIG_FREERTOS_UNICORE
  141. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  142. //Flush and enable icache for APP CPU
  143. Cache_Flush(1);
  144. Cache_Read_Enable(1);
  145. esp_cpu_unstall(1);
  146. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  147. // enabled clock and taken APP CPU out of reset. In this case don't reset
  148. // APP CPU again, as that will clear the breakpoints which may have already
  149. // been set.
  150. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  151. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  152. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  153. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  154. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  155. }
  156. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  157. while (!app_cpu_started) {
  158. ets_delay_us(100);
  159. }
  160. #else
  161. ESP_EARLY_LOGI(TAG, "Single core mode");
  162. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  163. #endif
  164. #if CONFIG_SPIRAM_MEMTEST
  165. if (s_spiram_okay) {
  166. bool ext_ram_ok=esp_spiram_test();
  167. if (!ext_ram_ok) {
  168. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  169. abort();
  170. }
  171. }
  172. #endif
  173. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  174. If the heap allocator is initialized first, it will put free memory linked list items into
  175. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  176. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  177. works around this problem.
  178. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  179. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  180. fail initializing it properly. */
  181. heap_caps_init();
  182. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  183. start_cpu0();
  184. }
  185. #if !CONFIG_FREERTOS_UNICORE
  186. static void wdt_reset_cpu1_info_enable(void)
  187. {
  188. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  189. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  190. }
  191. void IRAM_ATTR call_start_cpu1()
  192. {
  193. asm volatile (\
  194. "wsr %0, vecbase\n" \
  195. ::"r"(&_init_start));
  196. ets_set_appcpu_boot_addr(0);
  197. cpu_configure_region_protection();
  198. #if CONFIG_CONSOLE_UART_NONE
  199. ets_install_putc1(NULL);
  200. ets_install_putc2(NULL);
  201. #else // CONFIG_CONSOLE_UART_NONE
  202. uartAttach();
  203. ets_install_uart_printf();
  204. uart_tx_switch(CONFIG_CONSOLE_UART_NUM);
  205. #endif
  206. wdt_reset_cpu1_info_enable();
  207. ESP_EARLY_LOGI(TAG, "App cpu up.");
  208. app_cpu_started = 1;
  209. start_cpu1();
  210. }
  211. #endif //!CONFIG_FREERTOS_UNICORE
  212. static void intr_matrix_clear(void)
  213. {
  214. //Clear all the interrupt matrix register
  215. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  216. intr_matrix_set(0, i, ETS_INVALID_INUM);
  217. #if !CONFIG_FREERTOS_UNICORE
  218. intr_matrix_set(1, i, ETS_INVALID_INUM);
  219. #endif
  220. }
  221. }
  222. void start_cpu0_default(void)
  223. {
  224. esp_err_t err;
  225. esp_setup_syscall_table();
  226. if (s_spiram_okay) {
  227. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  228. esp_err_t r=esp_spiram_add_to_heapalloc();
  229. if (r != ESP_OK) {
  230. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  231. abort();
  232. }
  233. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  234. r=esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  235. if (r != ESP_OK) {
  236. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool!");
  237. abort();
  238. }
  239. #endif
  240. #if CONFIG_SPIRAM_USE_MALLOC
  241. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  242. #endif
  243. #endif
  244. }
  245. //Enable trace memory and immediately start trace.
  246. #if CONFIG_ESP32_TRAX
  247. #if CONFIG_ESP32_TRAX_TWOBANKS
  248. trax_enable(TRAX_ENA_PRO_APP);
  249. #else
  250. trax_enable(TRAX_ENA_PRO);
  251. #endif
  252. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  253. #endif
  254. esp_clk_init();
  255. esp_perip_clk_init();
  256. intr_matrix_clear();
  257. #ifndef CONFIG_CONSOLE_UART_NONE
  258. #ifdef CONFIG_PM_ENABLE
  259. const int uart_clk_freq = REF_CLK_FREQ;
  260. /* When DFS is enabled, use REFTICK as UART clock source */
  261. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  262. #else
  263. const int uart_clk_freq = APB_CLK_FREQ;
  264. #endif // CONFIG_PM_DFS_ENABLE
  265. uart_div_modify(CONFIG_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_CONSOLE_UART_BAUDRATE);
  266. #endif // CONFIG_CONSOLE_UART_NONE
  267. #if CONFIG_BROWNOUT_DET
  268. esp_brownout_init();
  269. #endif
  270. #if CONFIG_DISABLE_BASIC_ROM_CONSOLE
  271. esp_efuse_disable_basic_rom_console();
  272. #endif
  273. rtc_gpio_force_hold_dis_all();
  274. esp_vfs_dev_uart_register();
  275. esp_reent_init(_GLOBAL_REENT);
  276. #ifndef CONFIG_CONSOLE_UART_NONE
  277. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_CONSOLE_UART_NUM);
  278. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  279. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  280. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  281. #else
  282. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  283. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  284. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  285. #endif
  286. esp_timer_init();
  287. esp_set_time_from_rtc();
  288. #if CONFIG_ESP32_APPTRACE_ENABLE
  289. err = esp_apptrace_init();
  290. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  291. #endif
  292. #if CONFIG_SYSVIEW_ENABLE
  293. SEGGER_SYSVIEW_Conf();
  294. #endif
  295. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  296. esp_dbg_stubs_init();
  297. #endif
  298. err = esp_pthread_init();
  299. assert(err == ESP_OK && "Failed to init pthread module!");
  300. do_global_ctors();
  301. #if CONFIG_INT_WDT
  302. esp_int_wdt_init();
  303. //Initialize the interrupt watch dog for CPU0.
  304. esp_int_wdt_cpu_init();
  305. #endif
  306. esp_cache_err_int_init();
  307. esp_crosscore_int_init();
  308. esp_ipc_init();
  309. #ifndef CONFIG_FREERTOS_UNICORE
  310. esp_dport_access_int_init();
  311. #endif
  312. spi_flash_init();
  313. /* init default OS-aware flash access critical section */
  314. spi_flash_guard_set(&g_flash_guard_default_ops);
  315. #ifdef CONFIG_PM_ENABLE
  316. esp_pm_impl_init();
  317. #ifdef CONFIG_PM_DFS_INIT_AUTO
  318. rtc_cpu_freq_t max_freq;
  319. rtc_clk_cpu_freq_from_mhz(CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ, &max_freq);
  320. esp_pm_config_esp32_t cfg = {
  321. .max_cpu_freq = max_freq,
  322. .min_cpu_freq = RTC_CPU_FREQ_XTAL
  323. };
  324. esp_pm_configure(&cfg);
  325. #endif //CONFIG_PM_DFS_INIT_AUTO
  326. #endif //CONFIG_PM_ENABLE
  327. #if CONFIG_ESP32_ENABLE_COREDUMP
  328. esp_core_dump_init();
  329. #endif
  330. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  331. ESP_TASK_MAIN_STACK, NULL,
  332. ESP_TASK_MAIN_PRIO, NULL, 0);
  333. assert(res == pdTRUE);
  334. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  335. vTaskStartScheduler();
  336. abort(); /* Only get to here if not enough free heap to start scheduler */
  337. }
  338. #if !CONFIG_FREERTOS_UNICORE
  339. void start_cpu1_default(void)
  340. {
  341. // Wait for FreeRTOS initialization to finish on PRO CPU
  342. while (port_xSchedulerRunning[0] == 0) {
  343. ;
  344. }
  345. #if CONFIG_ESP32_TRAX_TWOBANKS
  346. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  347. #endif
  348. #if CONFIG_ESP32_APPTRACE_ENABLE
  349. esp_err_t err = esp_apptrace_init();
  350. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  351. #endif
  352. #if CONFIG_INT_WDT
  353. //Initialize the interrupt watch dog for CPU1.
  354. esp_int_wdt_cpu_init();
  355. #endif
  356. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  357. //has started, but it isn't active *on this CPU* yet.
  358. esp_cache_err_int_init();
  359. esp_crosscore_int_init();
  360. esp_dport_access_int_init();
  361. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  362. xPortStartScheduler();
  363. abort(); /* Only get to here if FreeRTOS somehow very broken */
  364. }
  365. #endif //!CONFIG_FREERTOS_UNICORE
  366. #ifdef CONFIG_CXX_EXCEPTIONS
  367. size_t __cxx_eh_arena_size_get()
  368. {
  369. return CONFIG_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  370. }
  371. #endif
  372. static void do_global_ctors(void)
  373. {
  374. #ifdef CONFIG_CXX_EXCEPTIONS
  375. static struct object ob;
  376. __register_frame_info( __eh_frame, &ob );
  377. #endif
  378. void (**p)(void);
  379. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  380. (*p)();
  381. }
  382. }
  383. static void main_task(void* args)
  384. {
  385. // Now that the application is about to start, disable boot watchdogs
  386. REG_CLR_BIT(TIMG_WDTCONFIG0_REG(0), TIMG_WDT_FLASHBOOT_MOD_EN_S);
  387. REG_CLR_BIT(RTC_CNTL_WDTCONFIG0_REG, RTC_CNTL_WDT_FLASHBOOT_MOD_EN);
  388. #if !CONFIG_FREERTOS_UNICORE
  389. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  390. while (port_xSchedulerRunning[1] == 0) {
  391. ;
  392. }
  393. #endif
  394. //Enable allocation in region where the startup stacks were located.
  395. heap_caps_enable_nonos_stack_heaps();
  396. //Initialize task wdt if configured to do so
  397. #ifdef CONFIG_TASK_WDT_PANIC
  398. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, true))
  399. #elif CONFIG_TASK_WDT
  400. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, false))
  401. #endif
  402. //Add IDLE 0 to task wdt
  403. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU0
  404. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  405. if(idle_0 != NULL){
  406. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0))
  407. }
  408. #endif
  409. //Add IDLE 1 to task wdt
  410. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU1
  411. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  412. if(idle_1 != NULL){
  413. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1))
  414. }
  415. #endif
  416. app_main();
  417. vTaskDelete(NULL);
  418. }