clk.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <sys/cdefs.h>
  16. #include <sys/time.h>
  17. #include <sys/param.h>
  18. #include "sdkconfig.h"
  19. #include "esp_attr.h"
  20. #include "esp_log.h"
  21. #include "esp32/clk.h"
  22. #include "esp_clk_internal.h"
  23. #include "esp32/rom/ets_sys.h"
  24. #include "esp32/rom/uart.h"
  25. #include "esp32/rom/rtc.h"
  26. #include "soc/soc.h"
  27. #include "soc/dport_reg.h"
  28. #include "soc/rtc.h"
  29. #include "soc/rtc_wdt.h"
  30. #include "soc/rtc_periph.h"
  31. #include "soc/i2s_periph.h"
  32. #include "driver/periph_ctrl.h"
  33. #include "xtensa/core-macros.h"
  34. #include "bootloader_clock.h"
  35. #include "driver/spi_common_internal.h"
  36. /* Number of cycles to wait from the 32k XTAL oscillator to consider it running.
  37. * Larger values increase startup delay. Smaller values may cause false positive
  38. * detection (i.e. oscillator runs for a few cycles and then stops).
  39. */
  40. #define SLOW_CLK_CAL_CYCLES CONFIG_ESP32_RTC_CLK_CAL_CYCLES
  41. #define MHZ (1000000)
  42. /* Indicates that this 32k oscillator gets input from external oscillator, rather
  43. * than a crystal.
  44. */
  45. #define EXT_OSC_FLAG BIT(3)
  46. /* This is almost the same as rtc_slow_freq_t, except that we define
  47. * an extra enum member for the external 32k oscillator.
  48. * For convenience, lower 2 bits should correspond to rtc_slow_freq_t values.
  49. */
  50. typedef enum {
  51. SLOW_CLK_150K = RTC_SLOW_FREQ_RTC, //!< Internal 150 kHz RC oscillator
  52. SLOW_CLK_32K_XTAL = RTC_SLOW_FREQ_32K_XTAL, //!< External 32 kHz XTAL
  53. SLOW_CLK_8MD256 = RTC_SLOW_FREQ_8MD256, //!< Internal 8 MHz RC oscillator, divided by 256
  54. SLOW_CLK_32K_EXT_OSC = RTC_SLOW_FREQ_32K_XTAL | EXT_OSC_FLAG //!< External 32k oscillator connected to 32K_XP pin
  55. } slow_clk_sel_t;
  56. static void select_rtc_slow_clk(slow_clk_sel_t slow_clk);
  57. // g_ticks_us defined in ROMs for PRO and APP CPU
  58. extern uint32_t g_ticks_per_us_pro;
  59. #ifndef CONFIG_FREERTOS_UNICORE
  60. extern uint32_t g_ticks_per_us_app;
  61. #endif
  62. static const char* TAG = "clk";
  63. void esp_clk_init(void)
  64. {
  65. rtc_config_t cfg = RTC_CONFIG_DEFAULT();
  66. rtc_init(cfg);
  67. #ifdef CONFIG_ESP32_COMPATIBLE_PRE_V2_1_BOOTLOADERS
  68. /* Check the bootloader set the XTAL frequency.
  69. Bootloaders pre-v2.1 don't do this.
  70. */
  71. rtc_xtal_freq_t xtal_freq = rtc_clk_xtal_freq_get();
  72. if (xtal_freq == RTC_XTAL_FREQ_AUTO) {
  73. ESP_EARLY_LOGW(TAG, "RTC domain not initialised by bootloader");
  74. bootloader_clock_configure();
  75. }
  76. #else
  77. /* If this assertion fails, either upgrade the bootloader or enable CONFIG_ESP32_COMPATIBLE_PRE_V2_1_BOOTLOADERS */
  78. assert(rtc_clk_xtal_freq_get() != RTC_XTAL_FREQ_AUTO);
  79. #endif
  80. rtc_clk_fast_freq_set(RTC_FAST_FREQ_8M);
  81. #ifdef CONFIG_BOOTLOADER_WDT_ENABLE
  82. // WDT uses a SLOW_CLK clock source. After a function select_rtc_slow_clk a frequency of this source can changed.
  83. // If the frequency changes from 150kHz to 32kHz, then the timeout set for the WDT will increase 4.6 times.
  84. // Therefore, for the time of frequency change, set a new lower timeout value (1.6 sec).
  85. // This prevents excessive delay before resetting in case the supply voltage is drawdown.
  86. // (If frequency is changed from 150kHz to 32kHz then WDT timeout will increased to 1.6sec * 150/32 = 7.5 sec).
  87. rtc_wdt_protect_off();
  88. rtc_wdt_feed();
  89. rtc_wdt_set_time(RTC_WDT_STAGE0, 1600);
  90. rtc_wdt_protect_on();
  91. #endif
  92. #if defined(CONFIG_ESP32_RTC_CLK_SRC_EXT_CRYS)
  93. select_rtc_slow_clk(SLOW_CLK_32K_XTAL);
  94. #elif defined(CONFIG_ESP32_RTC_CLK_SRC_EXT_OSC)
  95. select_rtc_slow_clk(SLOW_CLK_32K_EXT_OSC);
  96. #elif defined(CONFIG_ESP32_RTC_CLK_SRC_INT_8MD256)
  97. select_rtc_slow_clk(SLOW_CLK_8MD256);
  98. #else
  99. select_rtc_slow_clk(RTC_SLOW_FREQ_RTC);
  100. #endif
  101. #ifdef CONFIG_BOOTLOADER_WDT_ENABLE
  102. // After changing a frequency WDT timeout needs to be set for new frequency.
  103. rtc_wdt_protect_off();
  104. rtc_wdt_feed();
  105. rtc_wdt_set_time(RTC_WDT_STAGE0, CONFIG_BOOTLOADER_WDT_TIME_MS);
  106. rtc_wdt_protect_on();
  107. #endif
  108. rtc_cpu_freq_config_t old_config, new_config;
  109. rtc_clk_cpu_freq_get_config(&old_config);
  110. const uint32_t old_freq_mhz = old_config.freq_mhz;
  111. const uint32_t new_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ;
  112. bool res = rtc_clk_cpu_freq_mhz_to_config(new_freq_mhz, &new_config);
  113. assert(res);
  114. // Wait for UART TX to finish, otherwise some UART output will be lost
  115. // when switching APB frequency
  116. uart_tx_wait_idle(CONFIG_ESP_CONSOLE_UART_NUM);
  117. rtc_clk_cpu_freq_set_config(&new_config);
  118. // Re calculate the ccount to make time calculation correct.
  119. XTHAL_SET_CCOUNT( (uint64_t)XTHAL_GET_CCOUNT() * new_freq_mhz / old_freq_mhz );
  120. }
  121. int IRAM_ATTR esp_clk_cpu_freq(void)
  122. {
  123. return g_ticks_per_us_pro * MHZ;
  124. }
  125. int IRAM_ATTR esp_clk_apb_freq(void)
  126. {
  127. return MIN(g_ticks_per_us_pro, 80) * MHZ;
  128. }
  129. int IRAM_ATTR esp_clk_xtal_freq(void)
  130. {
  131. return rtc_clk_xtal_freq_get() * MHZ;
  132. }
  133. void IRAM_ATTR ets_update_cpu_frequency(uint32_t ticks_per_us)
  134. {
  135. /* Update scale factors used by ets_delay_us */
  136. g_ticks_per_us_pro = ticks_per_us;
  137. #ifndef CONFIG_FREERTOS_UNICORE
  138. g_ticks_per_us_app = ticks_per_us;
  139. #endif
  140. }
  141. static void select_rtc_slow_clk(slow_clk_sel_t slow_clk)
  142. {
  143. rtc_slow_freq_t rtc_slow_freq = slow_clk & RTC_CNTL_ANA_CLK_RTC_SEL_V;
  144. uint32_t cal_val = 0;
  145. do {
  146. if (rtc_slow_freq == RTC_SLOW_FREQ_32K_XTAL) {
  147. /* 32k XTAL oscillator needs to be enabled and running before it can
  148. * be used. Hardware doesn't have a direct way of checking if the
  149. * oscillator is running. Here we use rtc_clk_cal function to count
  150. * the number of main XTAL cycles in the given number of 32k XTAL
  151. * oscillator cycles. If the 32k XTAL has not started up, calibration
  152. * will time out, returning 0.
  153. */
  154. ESP_EARLY_LOGD(TAG, "waiting for 32k oscillator to start up");
  155. if (slow_clk == SLOW_CLK_32K_XTAL) {
  156. rtc_clk_32k_enable(true);
  157. } else if (slow_clk == SLOW_CLK_32K_EXT_OSC) {
  158. rtc_clk_32k_enable_external();
  159. }
  160. // When SLOW_CLK_CAL_CYCLES is set to 0, clock calibration will not be performed at startup.
  161. if (SLOW_CLK_CAL_CYCLES > 0) {
  162. cal_val = rtc_clk_cal(RTC_CAL_32K_XTAL, SLOW_CLK_CAL_CYCLES);
  163. if (cal_val == 0 || cal_val < 15000000L) {
  164. ESP_EARLY_LOGW(TAG, "32 kHz XTAL not found, switching to internal 150 kHz oscillator");
  165. rtc_slow_freq = RTC_SLOW_FREQ_RTC;
  166. }
  167. }
  168. } else if (rtc_slow_freq == RTC_SLOW_FREQ_8MD256) {
  169. rtc_clk_8m_enable(true, true);
  170. }
  171. rtc_clk_slow_freq_set(rtc_slow_freq);
  172. if (SLOW_CLK_CAL_CYCLES > 0) {
  173. /* TODO: 32k XTAL oscillator has some frequency drift at startup.
  174. * Improve calibration routine to wait until the frequency is stable.
  175. */
  176. cal_val = rtc_clk_cal(RTC_CAL_RTC_MUX, SLOW_CLK_CAL_CYCLES);
  177. } else {
  178. const uint64_t cal_dividend = (1ULL << RTC_CLK_CAL_FRACT) * 1000000ULL;
  179. cal_val = (uint32_t) (cal_dividend / rtc_clk_slow_freq_get_hz());
  180. }
  181. } while (cal_val == 0);
  182. ESP_EARLY_LOGD(TAG, "RTC_SLOW_CLK calibration value: %d", cal_val);
  183. esp_clk_slowclk_cal_set(cal_val);
  184. }
  185. void rtc_clk_select_rtc_slow_clk()
  186. {
  187. select_rtc_slow_clk(RTC_SLOW_FREQ_32K_XTAL);
  188. }
  189. /* This function is not exposed as an API at this point.
  190. * All peripheral clocks are default enabled after chip is powered on.
  191. * This function disables some peripheral clocks when cpu starts.
  192. * These peripheral clocks are enabled when the peripherals are initialized
  193. * and disabled when they are de-initialized.
  194. */
  195. void esp_perip_clk_init(void)
  196. {
  197. uint32_t common_perip_clk, hwcrypto_perip_clk, wifi_bt_sdio_clk = 0;
  198. #if CONFIG_FREERTOS_UNICORE
  199. RESET_REASON rst_reas[1];
  200. #else
  201. RESET_REASON rst_reas[2];
  202. #endif
  203. rst_reas[0] = rtc_get_reset_reason(0);
  204. #if !CONFIG_FREERTOS_UNICORE
  205. rst_reas[1] = rtc_get_reset_reason(1);
  206. #endif
  207. /* For reason that only reset CPU, do not disable the clocks
  208. * that have been enabled before reset.
  209. */
  210. if ((rst_reas[0] >= TGWDT_CPU_RESET && rst_reas[0] <= RTCWDT_CPU_RESET)
  211. #if !CONFIG_FREERTOS_UNICORE
  212. || (rst_reas[1] >= TGWDT_CPU_RESET && rst_reas[1] <= RTCWDT_CPU_RESET)
  213. #endif
  214. ) {
  215. common_perip_clk = ~DPORT_READ_PERI_REG(DPORT_PERIP_CLK_EN_REG);
  216. hwcrypto_perip_clk = ~DPORT_READ_PERI_REG(DPORT_PERI_CLK_EN_REG);
  217. wifi_bt_sdio_clk = ~DPORT_READ_PERI_REG(DPORT_WIFI_CLK_EN_REG);
  218. }
  219. else {
  220. common_perip_clk = DPORT_WDG_CLK_EN |
  221. DPORT_PCNT_CLK_EN |
  222. DPORT_LEDC_CLK_EN |
  223. DPORT_TIMERGROUP1_CLK_EN |
  224. DPORT_PWM0_CLK_EN |
  225. DPORT_CAN_CLK_EN |
  226. DPORT_PWM1_CLK_EN |
  227. DPORT_PWM2_CLK_EN |
  228. DPORT_PWM3_CLK_EN;
  229. hwcrypto_perip_clk = DPORT_PERI_EN_AES |
  230. DPORT_PERI_EN_SHA |
  231. DPORT_PERI_EN_RSA |
  232. DPORT_PERI_EN_SECUREBOOT;
  233. wifi_bt_sdio_clk = DPORT_WIFI_CLK_WIFI_EN |
  234. DPORT_WIFI_CLK_BT_EN_M |
  235. DPORT_WIFI_CLK_UNUSED_BIT5 |
  236. DPORT_WIFI_CLK_UNUSED_BIT12 |
  237. DPORT_WIFI_CLK_SDIOSLAVE_EN |
  238. DPORT_WIFI_CLK_SDIO_HOST_EN |
  239. DPORT_WIFI_CLK_EMAC_EN;
  240. }
  241. //Reset the communication peripherals like I2C, SPI, UART, I2S and bring them to known state.
  242. common_perip_clk |= DPORT_I2S0_CLK_EN |
  243. #if CONFIG_ESP_CONSOLE_UART_NUM != 0
  244. DPORT_UART_CLK_EN |
  245. #endif
  246. #if CONFIG_ESP_CONSOLE_UART_NUM != 1
  247. DPORT_UART1_CLK_EN |
  248. #endif
  249. #if CONFIG_ESP_CONSOLE_UART_NUM != 2
  250. DPORT_UART2_CLK_EN |
  251. #endif
  252. DPORT_SPI2_CLK_EN |
  253. DPORT_I2C_EXT0_CLK_EN |
  254. DPORT_UHCI0_CLK_EN |
  255. DPORT_RMT_CLK_EN |
  256. DPORT_UHCI1_CLK_EN |
  257. DPORT_SPI3_CLK_EN |
  258. DPORT_I2C_EXT1_CLK_EN |
  259. DPORT_I2S1_CLK_EN |
  260. DPORT_SPI_DMA_CLK_EN;
  261. #if CONFIG_SPIRAM_SPEED_80M
  262. //80MHz SPIRAM uses SPI2/SPI3 as well; it's initialized before this is called. Because it is used in
  263. //a weird mode where clock to the peripheral is disabled but reset is also disabled, it 'hangs'
  264. //in a state where it outputs a continuous 80MHz signal. Mask its bit here because we should
  265. //not modify that state, regardless of what we calculated earlier.
  266. if (spicommon_periph_in_use(HSPI_HOST)) {
  267. common_perip_clk &= ~DPORT_SPI2_CLK_EN;
  268. }
  269. if (spicommon_periph_in_use(VSPI_HOST)) {
  270. common_perip_clk &= ~DPORT_SPI3_CLK_EN;
  271. }
  272. #endif
  273. /* Change I2S clock to audio PLL first. Because if I2S uses 160MHz clock,
  274. * the current is not reduced when disable I2S clock.
  275. */
  276. DPORT_SET_PERI_REG_MASK(I2S_CLKM_CONF_REG(0), I2S_CLKA_ENA);
  277. DPORT_SET_PERI_REG_MASK(I2S_CLKM_CONF_REG(1), I2S_CLKA_ENA);
  278. /* Disable some peripheral clocks. */
  279. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, common_perip_clk);
  280. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, common_perip_clk);
  281. /* Disable hardware crypto clocks. */
  282. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERI_CLK_EN_REG, hwcrypto_perip_clk);
  283. DPORT_SET_PERI_REG_MASK(DPORT_PERI_RST_EN_REG, hwcrypto_perip_clk);
  284. /* Disable WiFi/BT/SDIO clocks. */
  285. DPORT_CLEAR_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG, wifi_bt_sdio_clk);
  286. /* Enable RNG clock. */
  287. periph_module_enable(PERIPH_RNG_MODULE);
  288. }