crosscore_int.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdint.h>
  14. #include <string.h>
  15. #include "esp_attr.h"
  16. #include "esp_err.h"
  17. #include "esp_intr_alloc.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "soc/cpu.h"
  21. #include "soc/dport_reg.h"
  22. #include "soc/gpio_periph.h"
  23. #include "soc/rtc_periph.h"
  24. #include "freertos/FreeRTOS.h"
  25. #include "freertos/task.h"
  26. #include "freertos/semphr.h"
  27. #include "freertos/queue.h"
  28. #include "freertos/portmacro.h"
  29. #define REASON_YIELD BIT(0)
  30. #define REASON_FREQ_SWITCH BIT(1)
  31. static portMUX_TYPE reason_spinlock = portMUX_INITIALIZER_UNLOCKED;
  32. static volatile uint32_t reason[ portNUM_PROCESSORS ];
  33. /*
  34. ToDo: There is a small chance the CPU already has yielded when this ISR is serviced. In that case, it's running the intended task but
  35. the ISR will cause it to switch _away_ from it. portYIELD_FROM_ISR will probably just schedule the task again, but have to check that.
  36. */
  37. static inline void IRAM_ATTR esp_crosscore_isr_handle_yield()
  38. {
  39. portYIELD_FROM_ISR();
  40. }
  41. static void IRAM_ATTR esp_crosscore_isr(void *arg) {
  42. uint32_t my_reason_val;
  43. //A pointer to the correct reason array item is passed to this ISR.
  44. volatile uint32_t *my_reason=arg;
  45. //Clear the interrupt first.
  46. if (xPortGetCoreID()==0) {
  47. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, 0);
  48. } else {
  49. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_1_REG, 0);
  50. }
  51. //Grab the reason and clear it.
  52. portENTER_CRITICAL_ISR(&reason_spinlock);
  53. my_reason_val=*my_reason;
  54. *my_reason=0;
  55. portEXIT_CRITICAL_ISR(&reason_spinlock);
  56. //Check what we need to do.
  57. if (my_reason_val & REASON_YIELD) {
  58. esp_crosscore_isr_handle_yield();
  59. }
  60. if (my_reason_val & REASON_FREQ_SWITCH) {
  61. /* Nothing to do here; the frequency switch event was already
  62. * handled by a hook in xtensa_vectors.S. Could be used in the future
  63. * to allow DFS features without the extra latency of the ISR hook.
  64. */
  65. }
  66. }
  67. //Initialize the crosscore interrupt on this core. Call this once
  68. //on each active core.
  69. void esp_crosscore_int_init() {
  70. portENTER_CRITICAL(&reason_spinlock);
  71. reason[xPortGetCoreID()]=0;
  72. portEXIT_CRITICAL(&reason_spinlock);
  73. esp_err_t err;
  74. if (xPortGetCoreID()==0) {
  75. err = esp_intr_alloc(ETS_FROM_CPU_INTR0_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[0], NULL);
  76. } else {
  77. err = esp_intr_alloc(ETS_FROM_CPU_INTR1_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[1], NULL);
  78. }
  79. assert(err == ESP_OK);
  80. }
  81. static void IRAM_ATTR esp_crosscore_int_send(int core_id, uint32_t reason_mask) {
  82. assert(core_id<portNUM_PROCESSORS);
  83. //Mark the reason we interrupt the other CPU
  84. portENTER_CRITICAL_ISR(&reason_spinlock);
  85. reason[core_id] |= reason_mask;
  86. portEXIT_CRITICAL_ISR(&reason_spinlock);
  87. //Poke the other CPU.
  88. if (core_id==0) {
  89. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, DPORT_CPU_INTR_FROM_CPU_0);
  90. } else {
  91. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_1_REG, DPORT_CPU_INTR_FROM_CPU_1);
  92. }
  93. }
  94. void IRAM_ATTR esp_crosscore_int_send_yield(int core_id)
  95. {
  96. esp_crosscore_int_send(core_id, REASON_YIELD);
  97. }
  98. void IRAM_ATTR esp_crosscore_int_send_freq_switch(int core_id)
  99. {
  100. esp_crosscore_int_send(core_id, REASON_FREQ_SWITCH);
  101. }