spiram_psram.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. Driver bits for PSRAM chips (at the moment only the ESP-PSRAM32 chip).
  3. */
  4. // Copyright 2013-2017 Espressif Systems (Shanghai) PTE LTD
  5. //
  6. // Licensed under the Apache License, Version 2.0 (the "License");
  7. // you may not use this file except in compliance with the License.
  8. // You may obtain a copy of the License at
  9. //
  10. // http://www.apache.org/licenses/LICENSE-2.0
  11. //
  12. // Unless required by applicable law or agreed to in writing, software
  13. // distributed under the License is distributed on an "AS IS" BASIS,
  14. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  15. // See the License for the specific language governing permissions and
  16. // limitations under the License.
  17. #include "sdkconfig.h"
  18. #include "string.h"
  19. #include "esp_attr.h"
  20. #include "esp_err.h"
  21. #include "esp_types.h"
  22. #include "esp_log.h"
  23. #include "spiram_psram.h"
  24. #include "rom/ets_sys.h"
  25. #include "rom/spi_flash.h"
  26. #include "rom/gpio.h"
  27. #include "rom/cache.h"
  28. #include "soc/io_mux_reg.h"
  29. #include "soc/dport_reg.h"
  30. #include "soc/gpio_sig_map.h"
  31. #include "soc/efuse_reg.h"
  32. #include "driver/gpio.h"
  33. #include "driver/spi_common.h"
  34. #include "driver/periph_ctrl.h"
  35. #if CONFIG_SPIRAM_SUPPORT
  36. #include "soc/rtc.h"
  37. //Commands for PSRAM chip
  38. #define PSRAM_READ 0x03
  39. #define PSRAM_FAST_READ 0x0B
  40. #define PSRAM_FAST_READ_DUMMY 0x3
  41. #define PSRAM_FAST_READ_QUAD 0xEB
  42. #define PSRAM_FAST_READ_QUAD_DUMMY 0x5
  43. #define PSRAM_WRITE 0x02
  44. #define PSRAM_QUAD_WRITE 0x38
  45. #define PSRAM_ENTER_QMODE 0x35
  46. #define PSRAM_EXIT_QMODE 0xF5
  47. #define PSRAM_RESET_EN 0x66
  48. #define PSRAM_RESET 0x99
  49. #define PSRAM_SET_BURST_LEN 0xC0
  50. #define PSRAM_DEVICE_ID 0x9F
  51. typedef enum {
  52. PSRAM_CLK_MODE_NORM = 0, /*!< Normal SPI mode */
  53. PSRAM_CLK_MODE_DCLK = 1, /*!< Two extra clock cycles after CS is set high level */
  54. } psram_clk_mode_t;
  55. #define PSRAM_ID_KGD_M 0xff
  56. #define PSRAM_ID_KGD_S 8
  57. #define PSRAM_ID_KGD 0x5d
  58. #define PSRAM_ID_EID_M 0xff
  59. #define PSRAM_ID_EID_S 16
  60. #define PSRAM_KGD(id) (((id) >> PSRAM_ID_KGD_S) & PSRAM_ID_KGD_M)
  61. #define PSRAM_EID(id) (((id) >> PSRAM_ID_EID_S) & PSRAM_ID_EID_M)
  62. #define PSRAM_IS_VALID(id) (PSRAM_KGD(id) == PSRAM_ID_KGD)
  63. // PSRAM_EID = 0x26 or 0x4x ----> 64MBit psram
  64. // PSRAM_EID = 0x20 ------------> 32MBit psram
  65. #define PSRAM_IS_64MBIT(id) ((PSRAM_EID(id) == 0x26) || ((PSRAM_EID(id) & 0xf0) == 0x40))
  66. #define PSRAM_IS_32MBIT_VER0(id) (PSRAM_EID(id) == 0x20)
  67. // IO-pins for PSRAM. These need to be in the VDD_SIO power domain because all chips we
  68. // currently support are 1.8V parts.
  69. // WARNING: PSRAM shares all but the CS and CLK pins with the flash, so these defines
  70. // hardcode the flash pins as well, making this code incompatible with either a setup
  71. // that has the flash on non-standard pins or ESP32s with built-in flash.
  72. #define FLASH_CLK_IO 6 //Psram clock is a delayed version of this in 40MHz mode
  73. #define FLASH_CS_IO 11
  74. #define PSRAM_CLK_IO 17
  75. #define PSRAM_CS_IO 16
  76. #define PSRAM_SPIQ_IO 7
  77. #define PSRAM_SPID_IO 8
  78. #define PSRAM_SPIWP_IO 10
  79. #define PSRAM_SPIHD_IO 9
  80. #define PSRAM_INTERNAL_IO_28 28
  81. #define PSRAM_INTERNAL_IO_29 29
  82. #define PSRAM_IO_MATRIX_DUMMY_40M 1
  83. #define PSRAM_IO_MATRIX_DUMMY_80M 2
  84. #define _SPI_CACHE_PORT 0
  85. #define _SPI_FLASH_PORT 1
  86. #define _SPI_80M_CLK_DIV 1
  87. #define _SPI_40M_CLK_DIV 2
  88. //For 4MB PSRAM, we need one more SPI host, select which one to use by kconfig
  89. #ifdef CONFIG_SPIRAM_OCCUPY_HSPI_HOST
  90. #define PSRAM_SPI_MODULE PERIPH_HSPI_MODULE
  91. #define PSRAM_SPI_HOST HSPI_HOST
  92. #define PSRAM_CLK_SIGNAL HSPICLK_OUT_IDX
  93. #define PSRAM_SPI_NUM PSRAM_SPI_2
  94. #define PSRAM_SPICLKEN DPORT_SPI2_CLK_EN
  95. #elif defined CONFIG_SPIRAM_OCCUPY_VSPI_HOST
  96. #define PSRAM_SPI_MODULE PERIPH_VSPI_MODULE
  97. #define PSRAM_SPI_HOST VSPI_HOST
  98. #define PSRAM_CLK_SIGNAL VSPICLK_OUT_IDX
  99. #define PSRAM_SPI_NUM PSRAM_SPI_3
  100. #define PSRAM_SPICLKEN DPORT_SPI3_CLK_EN
  101. #else //set to SPI avoid HSPI and VSPI being used
  102. #define PSRAM_SPI_MODULE PERIPH_SPI_MODULE
  103. #define PSRAM_SPI_HOST SPI_HOST
  104. #define PSRAM_CLK_SIGNAL SPICLK_OUT_IDX
  105. #define PSRAM_SPI_NUM PSRAM_SPI_1
  106. #define PSRAM_SPICLKEN DPORT_SPI01_CLK_EN
  107. #endif
  108. static const char* TAG = "psram";
  109. typedef enum {
  110. PSRAM_SPI_1 = 0x1,
  111. PSRAM_SPI_2,
  112. PSRAM_SPI_3,
  113. PSRAM_SPI_MAX ,
  114. } psram_spi_num_t;
  115. static psram_cache_mode_t s_psram_mode = PSRAM_CACHE_MAX;
  116. static psram_clk_mode_t s_clk_mode = PSRAM_CLK_MODE_DCLK;
  117. static uint32_t s_psram_id = 0;
  118. /* dummy_len_plus values defined in ROM for SPI flash configuration */
  119. extern uint8_t g_rom_spiflash_dummy_len_plus[];
  120. static int extra_dummy = 0;
  121. typedef enum {
  122. PSRAM_CMD_QPI,
  123. PSRAM_CMD_SPI,
  124. } psram_cmd_mode_t;
  125. typedef struct {
  126. uint16_t cmd; /*!< Command value */
  127. uint16_t cmdBitLen; /*!< Command byte length*/
  128. uint32_t *addr; /*!< Point to address value*/
  129. uint16_t addrBitLen; /*!< Address byte length*/
  130. uint32_t *txData; /*!< Point to send data buffer*/
  131. uint16_t txDataBitLen; /*!< Send data byte length.*/
  132. uint32_t *rxData; /*!< Point to recevie data buffer*/
  133. uint16_t rxDataBitLen; /*!< Recevie Data byte length.*/
  134. uint32_t dummyBitLen;
  135. } psram_cmd_t;
  136. static void IRAM_ATTR psram_cache_init(psram_cache_mode_t psram_cache_mode, psram_vaddr_mode_t vaddrmode);
  137. static void psram_clear_spi_fifo(psram_spi_num_t spi_num)
  138. {
  139. int i;
  140. for (i = 0; i < 16; i++) {
  141. WRITE_PERI_REG(SPI_W0_REG(spi_num)+i*4, 0);
  142. }
  143. }
  144. //set basic SPI write mode
  145. static void psram_set_basic_write_mode(psram_spi_num_t spi_num)
  146. {
  147. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QIO);
  148. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DIO);
  149. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QUAD);
  150. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DUAL);
  151. }
  152. //set QPI write mode
  153. static void psram_set_qio_write_mode(psram_spi_num_t spi_num)
  154. {
  155. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QIO);
  156. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DIO);
  157. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QUAD);
  158. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DUAL);
  159. }
  160. //set QPI read mode
  161. static void psram_set_qio_read_mode(psram_spi_num_t spi_num)
  162. {
  163. SET_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QIO);
  164. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QUAD);
  165. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DUAL);
  166. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DIO);
  167. }
  168. //set SPI read mode
  169. static void psram_set_basic_read_mode(psram_spi_num_t spi_num)
  170. {
  171. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QIO);
  172. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QUAD);
  173. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DUAL);
  174. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DIO);
  175. }
  176. //start sending cmd/addr and optionally, receiving data
  177. static void IRAM_ATTR psram_cmd_recv_start(psram_spi_num_t spi_num, uint32_t* pRxData, uint16_t rxByteLen,
  178. psram_cmd_mode_t cmd_mode)
  179. {
  180. //get cs1
  181. CLEAR_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS1_DIS_M);
  182. SET_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS0_DIS_M);
  183. uint32_t mode_backup = (READ_PERI_REG(SPI_USER_REG(spi_num)) >> SPI_FWRITE_DUAL_S) & 0xf;
  184. uint32_t rd_mode_backup = READ_PERI_REG(SPI_CTRL_REG(spi_num)) & (SPI_FREAD_DIO_M | SPI_FREAD_DUAL_M | SPI_FREAD_QUAD_M | SPI_FREAD_QIO_M);
  185. if (cmd_mode == PSRAM_CMD_SPI) {
  186. psram_set_basic_write_mode(spi_num);
  187. psram_set_basic_read_mode(spi_num);
  188. } else if (cmd_mode == PSRAM_CMD_QPI) {
  189. psram_set_qio_write_mode(spi_num);
  190. psram_set_qio_read_mode(spi_num);
  191. }
  192. //Wait for SPI0 to idle
  193. while ( READ_PERI_REG(SPI_EXT2_REG(0)) != 0);
  194. DPORT_SET_PERI_REG_MASK(DPORT_HOST_INF_SEL_REG, 1 << 14);
  195. // Start send data
  196. SET_PERI_REG_MASK(SPI_CMD_REG(spi_num), SPI_USR);
  197. while ((READ_PERI_REG(SPI_CMD_REG(spi_num)) & SPI_USR));
  198. DPORT_CLEAR_PERI_REG_MASK(DPORT_HOST_INF_SEL_REG, 1 << 14);
  199. //recover spi mode
  200. SET_PERI_REG_BITS(SPI_USER_REG(spi_num), (pRxData?SPI_FWRITE_DUAL_M:0xf), mode_backup, SPI_FWRITE_DUAL_S);
  201. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), (SPI_FREAD_DIO_M|SPI_FREAD_DUAL_M|SPI_FREAD_QUAD_M|SPI_FREAD_QIO_M));
  202. SET_PERI_REG_MASK(SPI_CTRL_REG(spi_num), rd_mode_backup);
  203. //return cs to cs0
  204. SET_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS1_DIS_M);
  205. CLEAR_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS0_DIS_M);
  206. if (pRxData) {
  207. int idx = 0;
  208. // Read data out
  209. do {
  210. *pRxData++ = READ_PERI_REG(SPI_W0_REG(spi_num) + (idx << 2));
  211. } while (++idx < ((rxByteLen / 4) + ((rxByteLen % 4) ? 1 : 0)));
  212. }
  213. }
  214. static uint32_t backup_usr[3];
  215. static uint32_t backup_usr1[3];
  216. static uint32_t backup_usr2[3];
  217. //setup spi command/addr/data/dummy in user mode
  218. static int psram_cmd_config(psram_spi_num_t spi_num, psram_cmd_t* pInData)
  219. {
  220. while (READ_PERI_REG(SPI_CMD_REG(spi_num)) & SPI_USR);
  221. backup_usr[spi_num]=READ_PERI_REG(SPI_USER_REG(spi_num));
  222. backup_usr1[spi_num]=READ_PERI_REG(SPI_USER1_REG(spi_num));
  223. backup_usr2[spi_num]=READ_PERI_REG(SPI_USER2_REG(spi_num));
  224. // Set command by user.
  225. if (pInData->cmdBitLen != 0) {
  226. // Max command length 16 bits.
  227. SET_PERI_REG_BITS(SPI_USER2_REG(spi_num), SPI_USR_COMMAND_BITLEN, pInData->cmdBitLen - 1,
  228. SPI_USR_COMMAND_BITLEN_S);
  229. // Enable command
  230. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_COMMAND);
  231. // Load command,bit15-0 is cmd value.
  232. SET_PERI_REG_BITS(SPI_USER2_REG(spi_num), SPI_USR_COMMAND_VALUE, pInData->cmd, SPI_USR_COMMAND_VALUE_S);
  233. } else {
  234. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_COMMAND);
  235. SET_PERI_REG_BITS(SPI_USER2_REG(spi_num), SPI_USR_COMMAND_BITLEN, 0, SPI_USR_COMMAND_BITLEN_S);
  236. }
  237. // Set Address by user.
  238. if (pInData->addrBitLen != 0) {
  239. SET_PERI_REG_BITS(SPI_USER1_REG(spi_num), SPI_USR_ADDR_BITLEN, (pInData->addrBitLen - 1), SPI_USR_ADDR_BITLEN_S);
  240. // Enable address
  241. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_ADDR);
  242. // Set address
  243. WRITE_PERI_REG(SPI_ADDR_REG(spi_num), *pInData->addr);
  244. } else {
  245. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_ADDR);
  246. SET_PERI_REG_BITS(SPI_USER1_REG(spi_num), SPI_USR_ADDR_BITLEN, 0, SPI_USR_ADDR_BITLEN_S);
  247. }
  248. // Set data by user.
  249. uint32_t* p_tx_val = pInData->txData;
  250. if (pInData->txDataBitLen != 0) {
  251. // Enable MOSI
  252. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MOSI);
  253. // Load send buffer
  254. int len = (pInData->txDataBitLen + 31) / 32;
  255. if (p_tx_val != NULL) {
  256. memcpy((void*)SPI_W0_REG(spi_num), p_tx_val, len * 4);
  257. }
  258. // Set data send buffer length.Max data length 64 bytes.
  259. SET_PERI_REG_BITS(SPI_MOSI_DLEN_REG(spi_num), SPI_USR_MOSI_DBITLEN, (pInData->txDataBitLen - 1),
  260. SPI_USR_MOSI_DBITLEN_S);
  261. } else {
  262. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MOSI);
  263. SET_PERI_REG_BITS(SPI_MOSI_DLEN_REG(spi_num), SPI_USR_MOSI_DBITLEN, 0, SPI_USR_MOSI_DBITLEN_S);
  264. }
  265. // Set rx data by user.
  266. if (pInData->rxDataBitLen != 0) {
  267. // Enable MOSI
  268. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MISO);
  269. // Set data send buffer length.Max data length 64 bytes.
  270. SET_PERI_REG_BITS(SPI_MISO_DLEN_REG(spi_num), SPI_USR_MISO_DBITLEN, (pInData->rxDataBitLen - 1),
  271. SPI_USR_MISO_DBITLEN_S);
  272. } else {
  273. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MISO);
  274. SET_PERI_REG_BITS(SPI_MISO_DLEN_REG(spi_num), SPI_USR_MISO_DBITLEN, 0, SPI_USR_MISO_DBITLEN_S);
  275. }
  276. if (pInData->dummyBitLen != 0) {
  277. SET_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_USR_DUMMY); // dummy en
  278. SET_PERI_REG_BITS(SPI_USER1_REG(PSRAM_SPI_1), SPI_USR_DUMMY_CYCLELEN_V, pInData->dummyBitLen - 1,
  279. SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  280. } else {
  281. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_USR_DUMMY); // dummy en
  282. SET_PERI_REG_BITS(SPI_USER1_REG(PSRAM_SPI_1), SPI_USR_DUMMY_CYCLELEN_V, 0, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  283. }
  284. return 0;
  285. }
  286. static void psram_cmd_end(int spi_num) {
  287. while (READ_PERI_REG(SPI_CMD_REG(spi_num)) & SPI_USR);
  288. WRITE_PERI_REG(SPI_USER_REG(spi_num), backup_usr[spi_num]);
  289. WRITE_PERI_REG(SPI_USER1_REG(spi_num), backup_usr1[spi_num]);
  290. WRITE_PERI_REG(SPI_USER2_REG(spi_num), backup_usr2[spi_num]);
  291. }
  292. //exit QPI mode(set back to SPI mode)
  293. static void psram_disable_qio_mode(psram_spi_num_t spi_num)
  294. {
  295. psram_cmd_t ps_cmd;
  296. uint32_t cmd_exit_qpi;
  297. cmd_exit_qpi = PSRAM_EXIT_QMODE;
  298. ps_cmd.txDataBitLen = 8;
  299. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  300. switch (s_psram_mode) {
  301. case PSRAM_CACHE_F80M_S80M:
  302. break;
  303. case PSRAM_CACHE_F80M_S40M:
  304. case PSRAM_CACHE_F40M_S40M:
  305. default:
  306. cmd_exit_qpi = PSRAM_EXIT_QMODE << 8;
  307. ps_cmd.txDataBitLen = 16;
  308. break;
  309. }
  310. }
  311. ps_cmd.txData = &cmd_exit_qpi;
  312. ps_cmd.cmd = 0;
  313. ps_cmd.cmdBitLen = 0;
  314. ps_cmd.addr = 0;
  315. ps_cmd.addrBitLen = 0;
  316. ps_cmd.rxData = NULL;
  317. ps_cmd.rxDataBitLen = 0;
  318. ps_cmd.dummyBitLen = 0;
  319. psram_cmd_config(spi_num, &ps_cmd);
  320. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_QPI);
  321. psram_cmd_end(spi_num);
  322. }
  323. //read psram id
  324. static void psram_read_id(uint32_t* dev_id)
  325. {
  326. psram_spi_num_t spi_num = PSRAM_SPI_1;
  327. psram_disable_qio_mode(spi_num);
  328. uint32_t dummy_bits = 0 + extra_dummy;
  329. psram_cmd_t ps_cmd;
  330. uint32_t addr = 0;
  331. ps_cmd.addrBitLen = 3 * 8;
  332. ps_cmd.cmd = PSRAM_DEVICE_ID;
  333. ps_cmd.cmdBitLen = 8;
  334. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  335. switch (s_psram_mode) {
  336. case PSRAM_CACHE_F80M_S80M:
  337. break;
  338. case PSRAM_CACHE_F80M_S40M:
  339. case PSRAM_CACHE_F40M_S40M:
  340. default:
  341. ps_cmd.cmdBitLen = 2; //this two bits is used to delay 2 clock cycle
  342. ps_cmd.cmd = 0;
  343. addr = (PSRAM_DEVICE_ID << 24) | 0;
  344. ps_cmd.addrBitLen = 4 * 8;
  345. break;
  346. }
  347. }
  348. ps_cmd.addr = &addr;
  349. ps_cmd.txDataBitLen = 0;
  350. ps_cmd.txData = NULL;
  351. ps_cmd.rxDataBitLen = 4 * 8;
  352. ps_cmd.rxData = dev_id;
  353. ps_cmd.dummyBitLen = dummy_bits;
  354. psram_cmd_config(spi_num, &ps_cmd);
  355. psram_clear_spi_fifo(spi_num);
  356. psram_cmd_recv_start(spi_num, ps_cmd.rxData, ps_cmd.rxDataBitLen / 8, PSRAM_CMD_SPI);
  357. psram_cmd_end(spi_num);
  358. }
  359. //enter QPI mode
  360. static esp_err_t IRAM_ATTR psram_enable_qio_mode(psram_spi_num_t spi_num)
  361. {
  362. psram_cmd_t ps_cmd;
  363. uint32_t addr = (PSRAM_ENTER_QMODE << 24) | 0;
  364. ps_cmd.cmdBitLen = 0;
  365. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  366. switch (s_psram_mode) {
  367. case PSRAM_CACHE_F80M_S80M:
  368. break;
  369. case PSRAM_CACHE_F80M_S40M:
  370. case PSRAM_CACHE_F40M_S40M:
  371. default:
  372. ps_cmd.cmdBitLen = 2;
  373. break;
  374. }
  375. }
  376. ps_cmd.cmd = 0;
  377. ps_cmd.addr = &addr;
  378. ps_cmd.addrBitLen = 8;
  379. ps_cmd.txData = NULL;
  380. ps_cmd.txDataBitLen = 0;
  381. ps_cmd.rxData = NULL;
  382. ps_cmd.rxDataBitLen = 0;
  383. ps_cmd.dummyBitLen = 0;
  384. psram_cmd_config(spi_num, &ps_cmd);
  385. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_SPI);
  386. psram_cmd_end(spi_num);
  387. return ESP_OK;
  388. }
  389. //spi param init for psram
  390. void IRAM_ATTR psram_spi_init(psram_spi_num_t spi_num, psram_cache_mode_t mode)
  391. {
  392. uint8_t i, k;
  393. CLEAR_PERI_REG_MASK(SPI_SLAVE_REG(spi_num), SPI_TRANS_DONE << 5);
  394. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_CS_SETUP);
  395. // SPI_CPOL & SPI_CPHA
  396. CLEAR_PERI_REG_MASK(SPI_PIN_REG(spi_num), SPI_CK_IDLE_EDGE);
  397. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_CK_OUT_EDGE);
  398. // SPI bit order
  399. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_WR_BIT_ORDER);
  400. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_RD_BIT_ORDER);
  401. // SPI bit order
  402. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_DOUTDIN);
  403. // May be not must to do.
  404. WRITE_PERI_REG(SPI_USER1_REG(spi_num), 0);
  405. // SPI mode type
  406. CLEAR_PERI_REG_MASK(SPI_SLAVE_REG(spi_num), SPI_SLAVE_MODE);
  407. // Set SPI speed for non-80M mode. (80M mode uses APB clock directly.)
  408. if (mode!=PSRAM_CACHE_F80M_S80M) {
  409. i = 1; //Pre-divider
  410. k = 2; //Main divider. Divide by 2 so we get 40MHz
  411. //clear bit 31, set SPI clock div
  412. CLEAR_PERI_REG_MASK(SPI_CLOCK_REG(spi_num), SPI_CLK_EQU_SYSCLK);
  413. WRITE_PERI_REG(SPI_CLOCK_REG(spi_num),
  414. (((i - 1) & SPI_CLKDIV_PRE) << SPI_CLKDIV_PRE_S) |
  415. (((k - 1) & SPI_CLKCNT_N) << SPI_CLKCNT_N_S) |
  416. ((((k + 1) / 2 - 1) & SPI_CLKCNT_H) << SPI_CLKCNT_H_S) | //50% duty cycle
  417. (((k - 1) & SPI_CLKCNT_L) << SPI_CLKCNT_L_S));
  418. }
  419. // Enable MOSI
  420. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_CS_SETUP | SPI_CS_HOLD | SPI_USR_MOSI);
  421. memset((void*)SPI_W0_REG(spi_num), 0, 16 * 4);
  422. }
  423. /*
  424. * Psram mode init will overwrite original flash speed mode, so that it is possible to change psram and flash speed after OTA.
  425. * Flash read mode(QIO/QOUT/DIO/DOUT) will not be changed in app bin. It is decided by bootloader, OTA can not change this mode.
  426. */
  427. static void IRAM_ATTR psram_gpio_config(psram_cache_mode_t mode)
  428. {
  429. int spi_cache_dummy = 0;
  430. uint32_t rd_mode_reg = READ_PERI_REG(SPI_CTRL_REG(0));
  431. if (rd_mode_reg & (SPI_FREAD_QIO_M | SPI_FREAD_DIO_M)) {
  432. spi_cache_dummy = SPI0_R_QIO_DUMMY_CYCLELEN;
  433. } else if (rd_mode_reg & (SPI_FREAD_QUAD_M | SPI_FREAD_DUAL_M)) {
  434. spi_cache_dummy = SPI0_R_FAST_DUMMY_CYCLELEN;
  435. } else {
  436. spi_cache_dummy = SPI0_R_FAST_DUMMY_CYCLELEN;
  437. }
  438. // In bootloader, all the signals are already configured,
  439. // We keep the following code in case the bootloader is some older version.
  440. gpio_matrix_out(FLASH_CS_IO, SPICS0_OUT_IDX, 0, 0);
  441. gpio_matrix_out(PSRAM_SPIQ_IO, SPIQ_OUT_IDX, 0, 0);
  442. gpio_matrix_in(PSRAM_SPIQ_IO, SPIQ_IN_IDX, 0);
  443. gpio_matrix_out(PSRAM_SPID_IO, SPID_OUT_IDX, 0, 0);
  444. gpio_matrix_in(PSRAM_SPID_IO, SPID_IN_IDX, 0);
  445. gpio_matrix_out(PSRAM_SPIWP_IO, SPIWP_OUT_IDX, 0, 0);
  446. gpio_matrix_in(PSRAM_SPIWP_IO, SPIWP_IN_IDX, 0);
  447. gpio_matrix_out(PSRAM_SPIHD_IO, SPIHD_OUT_IDX, 0, 0);
  448. gpio_matrix_in(PSRAM_SPIHD_IO, SPIHD_IN_IDX, 0);
  449. switch (mode) {
  450. case PSRAM_CACHE_F80M_S40M:
  451. extra_dummy = PSRAM_IO_MATRIX_DUMMY_40M;
  452. g_rom_spiflash_dummy_len_plus[_SPI_CACHE_PORT] = PSRAM_IO_MATRIX_DUMMY_80M;
  453. g_rom_spiflash_dummy_len_plus[_SPI_FLASH_PORT] = PSRAM_IO_MATRIX_DUMMY_40M;
  454. SET_PERI_REG_BITS(SPI_USER1_REG(_SPI_CACHE_PORT), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + PSRAM_IO_MATRIX_DUMMY_80M, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  455. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, _SPI_CACHE_PORT);
  456. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, _SPI_FLASH_PORT);
  457. //set drive ability for clock
  458. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, 3, FUN_DRV_S);
  459. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[PSRAM_CLK_IO], FUN_DRV, 2, FUN_DRV_S);
  460. break;
  461. case PSRAM_CACHE_F80M_S80M:
  462. extra_dummy = PSRAM_IO_MATRIX_DUMMY_80M;
  463. g_rom_spiflash_dummy_len_plus[_SPI_CACHE_PORT] = PSRAM_IO_MATRIX_DUMMY_80M;
  464. g_rom_spiflash_dummy_len_plus[_SPI_FLASH_PORT] = PSRAM_IO_MATRIX_DUMMY_80M;
  465. SET_PERI_REG_BITS(SPI_USER1_REG(_SPI_CACHE_PORT), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + PSRAM_IO_MATRIX_DUMMY_80M, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  466. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, _SPI_CACHE_PORT);
  467. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, _SPI_FLASH_PORT);
  468. //set drive ability for clock
  469. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, 3, FUN_DRV_S);
  470. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[PSRAM_CLK_IO], FUN_DRV, 3, FUN_DRV_S);
  471. break;
  472. case PSRAM_CACHE_F40M_S40M:
  473. extra_dummy = PSRAM_IO_MATRIX_DUMMY_40M;
  474. g_rom_spiflash_dummy_len_plus[_SPI_CACHE_PORT] = PSRAM_IO_MATRIX_DUMMY_40M;
  475. g_rom_spiflash_dummy_len_plus[_SPI_FLASH_PORT] = PSRAM_IO_MATRIX_DUMMY_40M;
  476. SET_PERI_REG_BITS(SPI_USER1_REG(_SPI_CACHE_PORT), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + PSRAM_IO_MATRIX_DUMMY_40M, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  477. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, _SPI_CACHE_PORT);
  478. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, _SPI_FLASH_PORT);
  479. //set drive ability for clock
  480. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV, 2, FUN_DRV_S);
  481. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[PSRAM_CLK_IO], FUN_DRV, 2, FUN_DRV_S);
  482. break;
  483. default:
  484. break;
  485. }
  486. SET_PERI_REG_MASK(SPI_USER_REG(0), SPI_USR_DUMMY); // dummy en
  487. //select pin function gpio
  488. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA0_U, PIN_FUNC_GPIO);
  489. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA1_U, PIN_FUNC_GPIO);
  490. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA2_U, PIN_FUNC_GPIO);
  491. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_DATA3_U, PIN_FUNC_GPIO);
  492. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CMD_U, PIN_FUNC_GPIO);
  493. //flash clock signal should come from IO MUX.
  494. PIN_FUNC_SELECT(PERIPHS_IO_MUX_SD_CLK_U, FUNC_SD_CLK_SPICLK);
  495. }
  496. psram_size_t psram_get_size()
  497. {
  498. if (PSRAM_IS_32MBIT_VER0(s_psram_id)) {
  499. return PSRAM_SIZE_32MBITS;
  500. } else if (PSRAM_IS_64MBIT(s_psram_id)) {
  501. return PSRAM_SIZE_64MBITS;
  502. } else {
  503. return PSRAM_SIZE_MAX;
  504. }
  505. }
  506. //psram gpio init , different working frequency we have different solutions
  507. esp_err_t IRAM_ATTR psram_enable(psram_cache_mode_t mode, psram_vaddr_mode_t vaddrmode) //psram init
  508. {
  509. uint32_t chip_ver = REG_GET_FIELD(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_PKG);
  510. uint32_t pkg_ver = chip_ver & 0x7;
  511. if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32D2WDQ5) {
  512. ESP_EARLY_LOGE(TAG, "ESP32D2WD do not support psram yet");
  513. return ESP_FAIL;
  514. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD2) {
  515. ESP_EARLY_LOGE(TAG, "ESP32PICOD2 do not support psram yet");
  516. return ESP_FAIL;
  517. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD4) {
  518. ESP_EARLY_LOGE(TAG, "ESP32PICOD4 do not support psram yet");
  519. return ESP_FAIL;
  520. }
  521. WRITE_PERI_REG(GPIO_ENABLE_W1TC_REG, BIT(PSRAM_CLK_IO) | BIT(PSRAM_CS_IO)); //DISABLE OUPUT FOR IO16/17
  522. assert(mode < PSRAM_CACHE_MAX && "we don't support any other mode for now.");
  523. s_psram_mode = mode;
  524. periph_module_enable(PERIPH_SPI_MODULE);
  525. WRITE_PERI_REG(SPI_EXT3_REG(0), 0x1);
  526. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_USR_PREP_HOLD_M);
  527. switch (mode) {
  528. case PSRAM_CACHE_F80M_S80M:
  529. psram_spi_init(PSRAM_SPI_1, mode);
  530. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_CS_HOLD);
  531. gpio_matrix_out(PSRAM_CS_IO, SPICS1_OUT_IDX, 0, 0);
  532. gpio_matrix_out(PSRAM_CLK_IO, SPICLK_OUT_IDX, 0, 0);
  533. break;
  534. case PSRAM_CACHE_F80M_S40M:
  535. case PSRAM_CACHE_F40M_S40M:
  536. default:
  537. psram_spi_init(PSRAM_SPI_1, mode);
  538. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_CS_HOLD);
  539. gpio_matrix_out(PSRAM_CS_IO, SPICS1_OUT_IDX, 0, 0);
  540. /* We need to delay CLK to the PSRAM with respect to the clock signal as output by the SPI peripheral.
  541. We do this by routing it signal to signal 224/225, which are used as a loopback; the extra run through
  542. the GPIO matrix causes the delay. We use GPIO20 (which is not in any package but has pad logic in
  543. silicon) as a temporary pad for this. So the signal path is:
  544. SPI CLK --> GPIO28 --> signal224(in then out) --> internal GPIO29 --> signal225(in then out) --> GPIO17(PSRAM CLK)
  545. */
  546. gpio_matrix_out(PSRAM_INTERNAL_IO_28, SPICLK_OUT_IDX, 0, 0);
  547. gpio_matrix_in(PSRAM_INTERNAL_IO_28, SIG_IN_FUNC224_IDX, 0);
  548. gpio_matrix_out(PSRAM_INTERNAL_IO_29, SIG_IN_FUNC224_IDX, 0, 0);
  549. gpio_matrix_in(PSRAM_INTERNAL_IO_29, SIG_IN_FUNC225_IDX, 0);
  550. gpio_matrix_out(PSRAM_CLK_IO, SIG_IN_FUNC225_IDX, 0, 0);
  551. break;
  552. }
  553. #if CONFIG_BOOTLOADER_VDDSDIO_BOOST_1_9V
  554. // For flash 80Mhz, we must update ldo voltage in case older version of bootloader didn't do this.
  555. rtc_vddsdio_config_t cfg = rtc_vddsdio_get_config();
  556. if (cfg.enable == 1 && cfg.tieh == RTC_VDDSDIO_TIEH_1_8V) { // VDDSDIO regulator is enabled @ 1.8V
  557. cfg.drefh = 3;
  558. cfg.drefm = 3;
  559. cfg.drefl = 3;
  560. cfg.force = 1;
  561. rtc_vddsdio_set_config(cfg);
  562. ets_delay_us(10); // wait for regulator to become stable
  563. }
  564. #endif
  565. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_CS_SETUP_M);
  566. psram_gpio_config(mode);
  567. WRITE_PERI_REG(GPIO_ENABLE_W1TS_REG, BIT(PSRAM_CS_IO)| BIT(PSRAM_CLK_IO));
  568. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[PSRAM_CS_IO], PIN_FUNC_GPIO);
  569. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[PSRAM_CLK_IO], PIN_FUNC_GPIO);
  570. psram_read_id(&s_psram_id);
  571. if (!PSRAM_IS_VALID(s_psram_id)) {
  572. return ESP_FAIL;
  573. }
  574. uint32_t flash_id = g_rom_flashchip.device_id;
  575. if (flash_id == FLASH_ID_GD25LQ32C) {
  576. // Set drive ability for 1.8v flash in 80Mhz.
  577. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA0_U, FUN_DRV_V, 3, FUN_DRV_S);
  578. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA1_U, FUN_DRV_V, 3, FUN_DRV_S);
  579. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA2_U, FUN_DRV_V, 3, FUN_DRV_S);
  580. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_DATA3_U, FUN_DRV_V, 3, FUN_DRV_S);
  581. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CMD_U, FUN_DRV_V, 3, FUN_DRV_S);
  582. SET_PERI_REG_BITS(PERIPHS_IO_MUX_SD_CLK_U, FUN_DRV_V, 3, FUN_DRV_S);
  583. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[PSRAM_CS_IO], FUN_DRV_V, 3, FUN_DRV_S);
  584. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[PSRAM_CLK_IO], FUN_DRV_V, 3, FUN_DRV_S);
  585. }
  586. if (PSRAM_IS_64MBIT(s_psram_id)) {
  587. // For this psram, we don't need any extra clock cycles after cs get back to high level
  588. s_clk_mode = PSRAM_CLK_MODE_NORM;
  589. gpio_matrix_out(PSRAM_INTERNAL_IO_28, SIG_GPIO_OUT_IDX, 0, 0);
  590. gpio_matrix_out(PSRAM_INTERNAL_IO_29, SIG_GPIO_OUT_IDX, 0, 0);
  591. gpio_matrix_out(PSRAM_CLK_IO, SPICLK_OUT_IDX, 0, 0);
  592. } else if (PSRAM_IS_32MBIT_VER0(s_psram_id)) {
  593. s_clk_mode = PSRAM_CLK_MODE_DCLK;
  594. if (mode == PSRAM_CACHE_F80M_S80M) {
  595. /* note: If the third mode(80Mhz+80Mhz) is enabled for 32MBit 1V8 psram, one of HSPI/VSPI port will be
  596. occupied by the system (according to kconfig).
  597. Application code should never touch HSPI/VSPI hardware in this case. We try to stop applications
  598. from doing this using the drivers by claiming the port for ourselves */
  599. periph_module_enable(PSRAM_SPI_MODULE);
  600. bool r=spicommon_periph_claim(PSRAM_SPI_HOST, "psram");
  601. if (!r) {
  602. return ESP_ERR_INVALID_STATE;
  603. }
  604. gpio_matrix_out(PSRAM_CLK_IO, PSRAM_CLK_SIGNAL, 0, 0);
  605. //use spi3 clock,but use spi1 data/cs wires
  606. //We get a solid 80MHz clock from SPI3 by setting it up, starting a transaction, waiting until it
  607. //is in progress, then cutting the clock (but not the reset!) to that peripheral.
  608. WRITE_PERI_REG(SPI_ADDR_REG(PSRAM_SPI_NUM), 32 << 24);
  609. WRITE_PERI_REG(SPI_CLOCK_REG(PSRAM_SPI_NUM), SPI_CLK_EQU_SYSCLK_M); //SET 80M AND CLEAR OTHERS
  610. SET_PERI_REG_MASK(SPI_CMD_REG(PSRAM_SPI_NUM), SPI_FLASH_READ_M);
  611. uint32_t spi_status;
  612. while (1) {
  613. spi_status = READ_PERI_REG(SPI_EXT2_REG(PSRAM_SPI_NUM));
  614. if (spi_status != 0 && spi_status != 1) {
  615. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, PSRAM_SPICLKEN);
  616. break;
  617. }
  618. }
  619. }
  620. }
  621. psram_enable_qio_mode(PSRAM_SPI_1);
  622. psram_cache_init(mode, vaddrmode);
  623. return ESP_OK;
  624. }
  625. //register initialization for sram cache params and r/w commands
  626. static void IRAM_ATTR psram_cache_init(psram_cache_mode_t psram_cache_mode, psram_vaddr_mode_t vaddrmode)
  627. {
  628. CLEAR_PERI_REG_MASK(SPI_CLOCK_REG(0), SPI_CLK_EQU_SYSCLK_M);
  629. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKDIV_PRE_V, 0, SPI_CLKDIV_PRE_S);
  630. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKCNT_N, 1, SPI_CLKCNT_N_S);
  631. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKCNT_H, 0, SPI_CLKCNT_H_S);
  632. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKCNT_L, 1, SPI_CLKCNT_L_S);
  633. switch (psram_cache_mode) {
  634. case PSRAM_CACHE_F80M_S80M:
  635. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(31)); //flash 1 div clk,80+40;
  636. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(30)); //pre clk div , ONLY IF SPI/SRAM@ DIFFERENT SPEED,JUST FOR SPI0. FLASH DIV 2+SRAM DIV4
  637. WRITE_PERI_REG(SPI_CLOCK_REG(0), SPI_CLK_EQU_SYSCLK_M); //SET 1DIV CLOCK AND RESET OTHER PARAMS
  638. break;
  639. case PSRAM_CACHE_F80M_S40M:
  640. SET_PERI_REG_MASK(SPI_DATE_REG(0), BIT(31)); //flash 1 div clk
  641. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(30)); //pre clk div , ONLY IF SPI/SRAM@ DIFFERENT SPEED,JUST FOR SPI0.
  642. break;
  643. case PSRAM_CACHE_F40M_S40M:
  644. default:
  645. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(31)); //flash 1 div clk
  646. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(30)); //pre clk div
  647. break;
  648. }
  649. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_CACHE_SRAM_USR_WCMD_M); // cache write command enable
  650. SET_PERI_REG_BITS(SPI_CACHE_SCTRL_REG(0), SPI_SRAM_ADDR_BITLEN_V, 23, SPI_SRAM_ADDR_BITLEN_S); //write address for cache command.
  651. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_USR_SRAM_QIO_M); //enable qio mode for cache command
  652. CLEAR_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_USR_SRAM_DIO_M); //disable dio mode for cache command
  653. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_USR_RD_SRAM_DUMMY_M); //enable cache read dummy
  654. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_CACHE_SRAM_USR_RCMD_M); //enable user mode for cache read command
  655. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_BITLEN, 7,
  656. SPI_CACHE_SRAM_USR_WR_CMD_BITLEN_S);
  657. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_VALUE, PSRAM_QUAD_WRITE,
  658. SPI_CACHE_SRAM_USR_WR_CMD_VALUE_S); //0x38
  659. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_V, 7,
  660. SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_S);
  661. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_VALUE_V, PSRAM_FAST_READ_QUAD,
  662. SPI_CACHE_SRAM_USR_RD_CMD_VALUE_S); //0x0b
  663. SET_PERI_REG_BITS(SPI_CACHE_SCTRL_REG(0), SPI_SRAM_DUMMY_CYCLELEN_V, PSRAM_FAST_READ_QUAD_DUMMY + extra_dummy,
  664. SPI_SRAM_DUMMY_CYCLELEN_S); //dummy, psram cache : 40m--+1dummy,80m--+2dummy
  665. //config sram cache r/w command
  666. switch (psram_cache_mode) {
  667. case PSRAM_CACHE_F80M_S80M: //in this mode , no delay is needed
  668. break;
  669. case PSRAM_CACHE_F80M_S40M: //is sram is @40M, need 2 cycles of delay
  670. case PSRAM_CACHE_F40M_S40M:
  671. default:
  672. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  673. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_V, 15,
  674. SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_S); //read command length, 2 bytes(1byte for delay),sending in qio mode in cache
  675. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_VALUE_V, ((PSRAM_FAST_READ_QUAD) << 8),
  676. SPI_CACHE_SRAM_USR_RD_CMD_VALUE_S); //0x0b, read command value,(0x00 for delay,0x0b for cmd)
  677. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_BITLEN, 15,
  678. SPI_CACHE_SRAM_USR_WR_CMD_BITLEN_S); //write command length,2 bytes(1byte for delay,send in qio mode in cache)
  679. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_VALUE, ((PSRAM_QUAD_WRITE) << 8),
  680. SPI_CACHE_SRAM_USR_WR_CMD_VALUE_S); //0x38, write command value,(0x00 for delay)
  681. SET_PERI_REG_BITS(SPI_CACHE_SCTRL_REG(0), SPI_SRAM_DUMMY_CYCLELEN_V, PSRAM_FAST_READ_QUAD_DUMMY + extra_dummy,
  682. SPI_SRAM_DUMMY_CYCLELEN_S); //dummy, psram cache : 40m--+1dummy,80m--+2dummy
  683. }
  684. break;
  685. }
  686. DPORT_CLEAR_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL_REG, DPORT_PRO_DRAM_HL|DPORT_PRO_DRAM_SPLIT);
  687. DPORT_CLEAR_PERI_REG_MASK(DPORT_APP_CACHE_CTRL_REG, DPORT_APP_DRAM_HL|DPORT_APP_DRAM_SPLIT);
  688. if (vaddrmode == PSRAM_VADDR_MODE_LOWHIGH) {
  689. DPORT_SET_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL_REG, DPORT_PRO_DRAM_HL);
  690. DPORT_SET_PERI_REG_MASK(DPORT_APP_CACHE_CTRL_REG, DPORT_APP_DRAM_HL);
  691. } else if (vaddrmode == PSRAM_VADDR_MODE_EVENODD) {
  692. DPORT_SET_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL_REG, DPORT_PRO_DRAM_SPLIT);
  693. DPORT_SET_PERI_REG_MASK(DPORT_APP_CACHE_CTRL_REG, DPORT_APP_DRAM_SPLIT);
  694. }
  695. DPORT_CLEAR_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL1_REG, DPORT_PRO_CACHE_MASK_DRAM1|DPORT_PRO_CACHE_MASK_OPSDRAM); //use Dram1 to visit ext sram.
  696. //cache page mode : 1 -->16k 4 -->2k 0-->32k,(accord with the settings in cache_sram_mmu_set)
  697. DPORT_SET_PERI_REG_BITS(DPORT_PRO_CACHE_CTRL1_REG, DPORT_PRO_CMMU_SRAM_PAGE_MODE, 0, DPORT_PRO_CMMU_SRAM_PAGE_MODE_S);
  698. DPORT_CLEAR_PERI_REG_MASK(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CACHE_MASK_DRAM1|DPORT_APP_CACHE_MASK_OPSDRAM); //use Dram1 to visit ext sram.
  699. //cache page mode : 1 -->16k 4 -->2k 0-->32k,(accord with the settings in cache_sram_mmu_set)
  700. DPORT_SET_PERI_REG_BITS(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CMMU_SRAM_PAGE_MODE, 0, DPORT_APP_CMMU_SRAM_PAGE_MODE_S);
  701. CLEAR_PERI_REG_MASK(SPI_PIN_REG(0), SPI_CS1_DIS_M); //ENABLE SPI0 CS1 TO PSRAM(CS0--FLASH; CS1--SRAM)
  702. if (s_clk_mode == PSRAM_CLK_MODE_NORM) { //different
  703. SET_PERI_REG_MASK(SPI_USER_REG(0), SPI_CS_HOLD);
  704. // Set cs time.
  705. SET_PERI_REG_BITS(SPI_CTRL2_REG(0), SPI_HOLD_TIME_V, 1, SPI_HOLD_TIME_S);
  706. }
  707. }
  708. #endif // CONFIG_SPIRAM_SUPPORT