cpu_start.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "sdkconfig.h"
  17. #include "esp_attr.h"
  18. #include "esp_err.h"
  19. #include "esp32s2/rom/ets_sys.h"
  20. #include "esp32s2/rom/uart.h"
  21. #include "esp32s2/rom/rtc.h"
  22. #include "esp32s2/rom/cache.h"
  23. #include "esp32s2/dport_access.h"
  24. #include "esp32s2/brownout.h"
  25. #include "esp32s2/cache_err_int.h"
  26. #include "esp32s2/spiram.h"
  27. #include "soc/cpu.h"
  28. #include "soc/rtc.h"
  29. #include "soc/dport_reg.h"
  30. #include "soc/io_mux_reg.h"
  31. #include "soc/rtc_cntl_reg.h"
  32. #include "soc/timer_group_reg.h"
  33. #include "soc/periph_defs.h"
  34. #include "soc/rtc_wdt.h"
  35. #include "driver/rtc_io.h"
  36. #include "freertos/FreeRTOS.h"
  37. #include "freertos/task.h"
  38. #include "freertos/semphr.h"
  39. #include "freertos/queue.h"
  40. #include "esp_heap_caps_init.h"
  41. #include "esp_system.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_flash_internal.h"
  44. #include "nvs_flash.h"
  45. #include "esp_event.h"
  46. #include "esp_spi_flash.h"
  47. #include "esp_ipc.h"
  48. #include "esp_private/crosscore_int.h"
  49. #include "esp_log.h"
  50. #include "esp_vfs_dev.h"
  51. #include "esp_newlib.h"
  52. #include "esp_int_wdt.h"
  53. #include "esp_task.h"
  54. #include "esp_task_wdt.h"
  55. #include "esp_phy_init.h"
  56. #include "esp_coexist_internal.h"
  57. #include "esp_debug_helpers.h"
  58. #include "esp_core_dump.h"
  59. #include "esp_app_trace.h"
  60. #include "esp_private/dbg_stubs.h"
  61. #include "esp_clk_internal.h"
  62. #include "esp_timer.h"
  63. #include "esp_pm.h"
  64. #include "esp_private/pm_impl.h"
  65. #include "trax.h"
  66. #include "esp_efuse.h"
  67. #include "bootloader_mem.h"
  68. #define STRINGIFY(s) STRINGIFY2(s)
  69. #define STRINGIFY2(s) #s
  70. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  71. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  72. static void do_global_ctors(void);
  73. static void main_task(void *args);
  74. extern void app_main(void);
  75. extern esp_err_t esp_pthread_init(void);
  76. extern int _bss_start;
  77. extern int _bss_end;
  78. extern int _rtc_bss_start;
  79. extern int _rtc_bss_end;
  80. extern int _init_start;
  81. extern void (*__init_array_start)(void);
  82. extern void (*__init_array_end)(void);
  83. extern volatile int port_xSchedulerRunning[2];
  84. static const char *TAG = "cpu_start";
  85. struct object {
  86. long placeholder[ 10 ];
  87. };
  88. void __register_frame_info (const void *begin, struct object *ob);
  89. extern char __eh_frame[];
  90. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  91. static bool s_spiram_okay = true;
  92. /*
  93. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  94. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  95. */
  96. void IRAM_ATTR call_start_cpu0(void)
  97. {
  98. RESET_REASON rst_reas;
  99. bootloader_init_mem();
  100. //Move exception vectors to IRAM
  101. asm volatile (\
  102. "wsr %0, vecbase\n" \
  103. ::"r"(&_init_start));
  104. rst_reas = rtc_get_reset_reason(0);
  105. // from panic handler we can be reset by RWDT or TG0WDT
  106. if (rst_reas == RTCWDT_SYS_RESET || rst_reas == TG0WDT_SYS_RESET) {
  107. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  108. rtc_wdt_disable();
  109. #endif
  110. }
  111. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  112. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  113. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  114. if (rst_reas != DEEPSLEEP_RESET) {
  115. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  116. }
  117. /* Configure the mode of instruction cache : cache size, cache associated ways, cache line size. */
  118. extern void esp_config_instruction_cache_mode(void);
  119. esp_config_instruction_cache_mode();
  120. /* If we need use SPIRAM, we should use data cache, or if we want to access rodata, we also should use data cache.
  121. Configure the mode of data : cache size, cache associated ways, cache line size.
  122. Enable data cache, so if we don't use SPIRAM, it just works. */
  123. #if CONFIG_SPIRAM_BOOT_INIT
  124. extern void esp_config_data_cache_mode(void);
  125. esp_config_data_cache_mode();
  126. Cache_Enable_DCache(0);
  127. #endif
  128. /* In SPIRAM code, we will reconfigure data cache, as well as instruction cache, so that we can:
  129. 1. make data buses works with SPIRAM
  130. 2. make instruction and rodata work with SPIRAM, still through instruction cache */
  131. #if CONFIG_SPIRAM_BOOT_INIT
  132. esp_spiram_init_cache();
  133. if (esp_spiram_init() != ESP_OK) {
  134. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  135. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  136. s_spiram_okay = false;
  137. #else
  138. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  139. abort();
  140. #endif
  141. }
  142. #endif
  143. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  144. ESP_EARLY_LOGI(TAG, "Single core mode");
  145. #if CONFIG_SPIRAM_MEMTEST
  146. if (s_spiram_okay) {
  147. bool ext_ram_ok = esp_spiram_test();
  148. if (!ext_ram_ok) {
  149. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  150. abort();
  151. }
  152. }
  153. #endif
  154. #if CONFIG_SPIRAM_FETCH_INSTRUCTIONS
  155. extern void esp_spiram_enable_instruction_access(void);
  156. esp_spiram_enable_instruction_access();
  157. #endif
  158. #if CONFIG_SPIRAM_RODATA
  159. extern void esp_spiram_enable_rodata_access(void);
  160. esp_spiram_enable_rodata_access();
  161. #endif
  162. #if CONFIG_ESP32S2_INSTRUCTION_CACHE_WRAP || CONFIG_ESP32S2_DATA_CACHE_WRAP
  163. uint32_t icache_wrap_enable = 0, dcache_wrap_enable = 0;
  164. #if CONFIG_ESP32S2_INSTRUCTION_CACHE_WRAP
  165. icache_wrap_enable = 1;
  166. #endif
  167. #if CONFIG_ESP32S2_DATA_CACHE_WRAP
  168. dcache_wrap_enable = 1;
  169. #endif
  170. extern void esp_enable_cache_wrap(uint32_t icache_wrap_enable, uint32_t dcache_wrap_enable);
  171. esp_enable_cache_wrap(icache_wrap_enable, dcache_wrap_enable);
  172. #endif
  173. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  174. If the heap allocator is initialized first, it will put free memory linked list items into
  175. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  176. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  177. works around this problem.
  178. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  179. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  180. fail initializing it properly. */
  181. heap_caps_init();
  182. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  183. start_cpu0();
  184. }
  185. static void intr_matrix_clear(void)
  186. {
  187. //Clear all the interrupt matrix register
  188. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i < ETS_MAX_INTR_SOURCE; i++) {
  189. intr_matrix_set(0, i, ETS_INVALID_INUM);
  190. }
  191. }
  192. void start_cpu0_default(void)
  193. {
  194. esp_err_t err;
  195. esp_setup_syscall_table();
  196. if (s_spiram_okay) {
  197. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  198. esp_err_t r = esp_spiram_add_to_heapalloc();
  199. if (r != ESP_OK) {
  200. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  201. abort();
  202. }
  203. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  204. r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  205. if (r != ESP_OK) {
  206. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool!");
  207. abort();
  208. }
  209. #endif
  210. #if CONFIG_SPIRAM_USE_MALLOC
  211. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  212. #endif
  213. #endif
  214. }
  215. //Enable trace memory and immediately start trace.
  216. #if CONFIG_ESP32S2_TRAX
  217. trax_enable(TRAX_ENA_PRO);
  218. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  219. #endif
  220. esp_clk_init();
  221. esp_perip_clk_init();
  222. intr_matrix_clear();
  223. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  224. #ifdef CONFIG_PM_ENABLE
  225. const int uart_clk_freq = REF_CLK_FREQ;
  226. /* When DFS is enabled, use REFTICK as UART clock source */
  227. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  228. #else
  229. const int uart_clk_freq = APB_CLK_FREQ;
  230. #endif // CONFIG_PM_DFS_ENABLE
  231. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  232. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  233. #if CONFIG_ESP32S2_BROWNOUT_DET
  234. esp_brownout_init();
  235. #endif
  236. #if CONFIG_ESP32S2_DISABLE_BASIC_ROM_CONSOLE
  237. esp_efuse_disable_basic_rom_console();
  238. #endif
  239. rtc_gpio_force_hold_dis_all();
  240. esp_vfs_dev_uart_register();
  241. esp_reent_init(_GLOBAL_REENT);
  242. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  243. const char *default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  244. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  245. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  246. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  247. #else
  248. _GLOBAL_REENT->_stdin = (FILE *) &__sf_fake_stdin;
  249. _GLOBAL_REENT->_stdout = (FILE *) &__sf_fake_stdout;
  250. _GLOBAL_REENT->_stderr = (FILE *) &__sf_fake_stderr;
  251. #endif
  252. esp_timer_init();
  253. esp_set_time_from_rtc();
  254. #if CONFIG_APPTRACE_ENABLE
  255. err = esp_apptrace_init();
  256. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  257. #endif
  258. #if CONFIG_SYSVIEW_ENABLE
  259. SEGGER_SYSVIEW_Conf();
  260. #endif
  261. #if CONFIG_ESP32S2_DEBUG_STUBS_ENABLE
  262. esp_dbg_stubs_init();
  263. #endif
  264. err = esp_pthread_init();
  265. assert(err == ESP_OK && "Failed to init pthread module!");
  266. do_global_ctors();
  267. #if CONFIG_ESP_INT_WDT
  268. esp_int_wdt_init();
  269. //Initialize the interrupt watch dog
  270. esp_int_wdt_cpu_init();
  271. #endif
  272. esp_cache_err_int_init();
  273. esp_crosscore_int_init();
  274. spi_flash_init();
  275. /* init default OS-aware flash access critical section */
  276. spi_flash_guard_set(&g_flash_guard_default_ops);
  277. esp_flash_app_init();
  278. esp_err_t flash_ret = esp_flash_init_default_chip();
  279. assert(flash_ret == ESP_OK);
  280. #ifdef CONFIG_PM_ENABLE
  281. esp_pm_impl_init();
  282. #ifdef CONFIG_PM_DFS_INIT_AUTO
  283. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  284. esp_pm_config_esp32s2_t cfg = {
  285. .max_freq_mhz = CONFIG_ESP32S2_DEFAULT_CPU_FREQ_MHZ,
  286. .min_freq_mhz = xtal_freq,
  287. };
  288. esp_pm_configure(&cfg);
  289. #endif //CONFIG_PM_DFS_INIT_AUTO
  290. #endif //CONFIG_PM_ENABLE
  291. #if CONFIG_ESP32_ENABLE_COREDUMP
  292. esp_core_dump_init();
  293. #endif
  294. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  295. ESP_TASK_MAIN_STACK, NULL,
  296. ESP_TASK_MAIN_PRIO, NULL, 0);
  297. assert(res == pdTRUE);
  298. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  299. vTaskStartScheduler();
  300. abort(); /* Only get to here if not enough free heap to start scheduler */
  301. }
  302. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  303. size_t __cxx_eh_arena_size_get(void)
  304. {
  305. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  306. }
  307. #endif
  308. static void do_global_ctors(void)
  309. {
  310. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  311. static struct object ob;
  312. __register_frame_info( __eh_frame, &ob );
  313. #endif
  314. void (**p)(void);
  315. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  316. (*p)();
  317. }
  318. }
  319. static void main_task(void *args)
  320. {
  321. //Enable allocation in region where the startup stacks were located.
  322. heap_caps_enable_nonos_stack_heaps();
  323. //Initialize task wdt if configured to do so
  324. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  325. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  326. #elif CONFIG_ESP_TASK_WDT
  327. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  328. #endif
  329. //Add IDLE 0 to task wdt
  330. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  331. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  332. if (idle_0 != NULL) {
  333. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  334. }
  335. #endif
  336. // Now that the application is about to start, disable boot watchdog
  337. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  338. rtc_wdt_disable();
  339. #endif
  340. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  341. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  342. if (efuse_partition) {
  343. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  344. }
  345. #endif
  346. app_main();
  347. vTaskDelete(NULL);
  348. }