cpu_start.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "rom/ets_sys.h"
  19. #include "rom/uart.h"
  20. #include "rom/rtc.h"
  21. #include "rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/io_mux_reg.h"
  26. #include "soc/rtc_cntl_reg.h"
  27. #include "soc/timer_group_reg.h"
  28. #include "soc/rtc_wdt.h"
  29. #include "soc/efuse_reg.h"
  30. #include "driver/rtc_io.h"
  31. #include "freertos/FreeRTOS.h"
  32. #include "freertos/task.h"
  33. #include "freertos/semphr.h"
  34. #include "freertos/queue.h"
  35. #include "freertos/portmacro.h"
  36. #include "esp_heap_caps_init.h"
  37. #include "sdkconfig.h"
  38. #include "esp_system.h"
  39. #include "esp_spi_flash.h"
  40. #include "nvs_flash.h"
  41. #include "esp_event.h"
  42. #include "esp_spi_flash.h"
  43. #include "esp_ipc.h"
  44. #include "esp_crosscore_int.h"
  45. #include "esp_dport_access.h"
  46. #include "esp_log.h"
  47. #include "esp_vfs_dev.h"
  48. #include "esp_newlib.h"
  49. #include "esp_brownout.h"
  50. #include "esp_int_wdt.h"
  51. #include "esp_task.h"
  52. #include "esp_task_wdt.h"
  53. #include "esp_phy_init.h"
  54. #include "esp_cache_err_int.h"
  55. #include "esp_coexist.h"
  56. #include "esp_panic.h"
  57. #include "esp_core_dump.h"
  58. #include "esp_app_trace.h"
  59. #include "esp_dbg_stubs.h"
  60. #include "esp_efuse.h"
  61. #include "esp_spiram.h"
  62. #include "esp_clk_internal.h"
  63. #include "esp_timer.h"
  64. #include "esp_pm.h"
  65. #include "pm_impl.h"
  66. #include "trax.h"
  67. #define STRINGIFY(s) STRINGIFY2(s)
  68. #define STRINGIFY2(s) #s
  69. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  70. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  71. #if !CONFIG_FREERTOS_UNICORE
  72. static void IRAM_ATTR call_start_cpu1() __attribute__((noreturn));
  73. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  74. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  75. static bool app_cpu_started = false;
  76. #endif //!CONFIG_FREERTOS_UNICORE
  77. static void do_global_ctors(void);
  78. static void main_task(void* args);
  79. extern void app_main(void);
  80. extern esp_err_t esp_pthread_init(void);
  81. extern int _bss_start;
  82. extern int _bss_end;
  83. extern int _rtc_bss_start;
  84. extern int _rtc_bss_end;
  85. extern int _init_start;
  86. extern void (*__init_array_start)(void);
  87. extern void (*__init_array_end)(void);
  88. extern volatile int port_xSchedulerRunning[2];
  89. static const char* TAG = "cpu_start";
  90. struct object { long placeholder[ 10 ]; };
  91. void __register_frame_info (const void *begin, struct object *ob);
  92. extern char __eh_frame[];
  93. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  94. static bool s_spiram_okay=true;
  95. /*
  96. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  97. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  98. */
  99. void IRAM_ATTR call_start_cpu0()
  100. {
  101. #if CONFIG_FREERTOS_UNICORE
  102. RESET_REASON rst_reas[1];
  103. #else
  104. RESET_REASON rst_reas[2];
  105. #endif
  106. cpu_configure_region_protection();
  107. //Move exception vectors to IRAM
  108. asm volatile (\
  109. "wsr %0, vecbase\n" \
  110. ::"r"(&_init_start));
  111. rst_reas[0] = rtc_get_reset_reason(0);
  112. #if !CONFIG_FREERTOS_UNICORE
  113. rst_reas[1] = rtc_get_reset_reason(1);
  114. #endif
  115. // from panic handler we can be reset by RWDT or TG0WDT
  116. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  117. #if !CONFIG_FREERTOS_UNICORE
  118. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  119. #endif
  120. ) {
  121. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  122. rtc_wdt_disable();
  123. #endif
  124. }
  125. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  126. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  127. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  128. if (rst_reas[0] != DEEPSLEEP_RESET) {
  129. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  130. }
  131. #if CONFIG_SPIRAM_BOOT_INIT
  132. esp_spiram_init_cache();
  133. if (esp_spiram_init() != ESP_OK) {
  134. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  135. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  136. s_spiram_okay = false;
  137. #else
  138. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  139. abort();
  140. #endif
  141. }
  142. #endif
  143. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  144. #if !CONFIG_FREERTOS_UNICORE
  145. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  146. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  147. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  148. abort();
  149. }
  150. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  151. //Flush and enable icache for APP CPU
  152. Cache_Flush(1);
  153. Cache_Read_Enable(1);
  154. esp_cpu_unstall(1);
  155. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  156. // enabled clock and taken APP CPU out of reset. In this case don't reset
  157. // APP CPU again, as that will clear the breakpoints which may have already
  158. // been set.
  159. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  160. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  161. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  162. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  163. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  164. }
  165. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  166. while (!app_cpu_started) {
  167. ets_delay_us(100);
  168. }
  169. #else
  170. ESP_EARLY_LOGI(TAG, "Single core mode");
  171. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  172. #endif
  173. #if CONFIG_SPIRAM_MEMTEST
  174. if (s_spiram_okay) {
  175. bool ext_ram_ok=esp_spiram_test();
  176. if (!ext_ram_ok) {
  177. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  178. abort();
  179. }
  180. }
  181. #endif
  182. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  183. If the heap allocator is initialized first, it will put free memory linked list items into
  184. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  185. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  186. works around this problem.
  187. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  188. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  189. fail initializing it properly. */
  190. heap_caps_init();
  191. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  192. start_cpu0();
  193. }
  194. #if !CONFIG_FREERTOS_UNICORE
  195. static void wdt_reset_cpu1_info_enable(void)
  196. {
  197. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  198. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  199. }
  200. void IRAM_ATTR call_start_cpu1()
  201. {
  202. asm volatile (\
  203. "wsr %0, vecbase\n" \
  204. ::"r"(&_init_start));
  205. ets_set_appcpu_boot_addr(0);
  206. cpu_configure_region_protection();
  207. #if CONFIG_CONSOLE_UART_NONE
  208. ets_install_putc1(NULL);
  209. ets_install_putc2(NULL);
  210. #else // CONFIG_CONSOLE_UART_NONE
  211. uartAttach();
  212. ets_install_uart_printf();
  213. uart_tx_switch(CONFIG_CONSOLE_UART_NUM);
  214. #endif
  215. wdt_reset_cpu1_info_enable();
  216. ESP_EARLY_LOGI(TAG, "App cpu up.");
  217. app_cpu_started = 1;
  218. start_cpu1();
  219. }
  220. #endif //!CONFIG_FREERTOS_UNICORE
  221. static void intr_matrix_clear(void)
  222. {
  223. //Clear all the interrupt matrix register
  224. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  225. intr_matrix_set(0, i, ETS_INVALID_INUM);
  226. #if !CONFIG_FREERTOS_UNICORE
  227. intr_matrix_set(1, i, ETS_INVALID_INUM);
  228. #endif
  229. }
  230. }
  231. void start_cpu0_default(void)
  232. {
  233. esp_err_t err;
  234. esp_setup_syscall_table();
  235. if (s_spiram_okay) {
  236. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  237. esp_err_t r=esp_spiram_add_to_heapalloc();
  238. if (r != ESP_OK) {
  239. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  240. abort();
  241. }
  242. #if CONFIG_SPIRAM_USE_MALLOC
  243. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  244. #endif
  245. #endif
  246. }
  247. //Enable trace memory and immediately start trace.
  248. #if CONFIG_ESP32_TRAX
  249. #if CONFIG_ESP32_TRAX_TWOBANKS
  250. trax_enable(TRAX_ENA_PRO_APP);
  251. #else
  252. trax_enable(TRAX_ENA_PRO);
  253. #endif
  254. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  255. #endif
  256. esp_clk_init();
  257. esp_perip_clk_init();
  258. intr_matrix_clear();
  259. #ifndef CONFIG_CONSOLE_UART_NONE
  260. #ifdef CONFIG_PM_ENABLE
  261. const int uart_clk_freq = REF_CLK_FREQ;
  262. /* When DFS is enabled, use REFTICK as UART clock source */
  263. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  264. #else
  265. const int uart_clk_freq = APB_CLK_FREQ;
  266. #endif // CONFIG_PM_DFS_ENABLE
  267. uart_div_modify(CONFIG_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_CONSOLE_UART_BAUDRATE);
  268. #endif // CONFIG_CONSOLE_UART_NONE
  269. #if CONFIG_BROWNOUT_DET
  270. esp_brownout_init();
  271. #endif
  272. #if CONFIG_DISABLE_BASIC_ROM_CONSOLE
  273. esp_efuse_disable_basic_rom_console();
  274. #endif
  275. rtc_gpio_force_hold_dis_all();
  276. esp_vfs_dev_uart_register();
  277. esp_reent_init(_GLOBAL_REENT);
  278. #ifndef CONFIG_CONSOLE_UART_NONE
  279. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_CONSOLE_UART_NUM);
  280. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  281. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  282. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  283. #else
  284. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  285. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  286. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  287. #endif
  288. esp_timer_init();
  289. esp_set_time_from_rtc();
  290. #if CONFIG_ESP32_APPTRACE_ENABLE
  291. err = esp_apptrace_init();
  292. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  293. #endif
  294. #if CONFIG_SYSVIEW_ENABLE
  295. SEGGER_SYSVIEW_Conf();
  296. #endif
  297. #if CONFIG_ESP32_DEBUG_STUBS_ENABLE
  298. esp_dbg_stubs_init();
  299. #endif
  300. err = esp_pthread_init();
  301. assert(err == ESP_OK && "Failed to init pthread module!");
  302. do_global_ctors();
  303. #if CONFIG_INT_WDT
  304. esp_int_wdt_init();
  305. //Initialize the interrupt watch dog for CPU0.
  306. esp_int_wdt_cpu_init();
  307. #endif
  308. esp_cache_err_int_init();
  309. esp_crosscore_int_init();
  310. esp_ipc_init();
  311. #ifndef CONFIG_FREERTOS_UNICORE
  312. esp_dport_access_int_init();
  313. #endif
  314. spi_flash_init();
  315. /* init default OS-aware flash access critical section */
  316. spi_flash_guard_set(&g_flash_guard_default_ops);
  317. #ifdef CONFIG_PM_ENABLE
  318. esp_pm_impl_init();
  319. #ifdef CONFIG_PM_DFS_INIT_AUTO
  320. rtc_cpu_freq_t max_freq;
  321. rtc_clk_cpu_freq_from_mhz(CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ, &max_freq);
  322. esp_pm_config_esp32_t cfg = {
  323. .max_cpu_freq = max_freq,
  324. .min_cpu_freq = RTC_CPU_FREQ_XTAL
  325. };
  326. esp_pm_configure(&cfg);
  327. #endif //CONFIG_PM_DFS_INIT_AUTO
  328. #endif //CONFIG_PM_ENABLE
  329. #if CONFIG_ESP32_ENABLE_COREDUMP
  330. esp_core_dump_init();
  331. #endif
  332. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  333. ESP_TASK_MAIN_STACK, NULL,
  334. ESP_TASK_MAIN_PRIO, NULL, 0);
  335. assert(res == pdTRUE);
  336. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  337. vTaskStartScheduler();
  338. abort(); /* Only get to here if not enough free heap to start scheduler */
  339. }
  340. #if !CONFIG_FREERTOS_UNICORE
  341. void start_cpu1_default(void)
  342. {
  343. // Wait for FreeRTOS initialization to finish on PRO CPU
  344. while (port_xSchedulerRunning[0] == 0) {
  345. ;
  346. }
  347. #if CONFIG_ESP32_TRAX_TWOBANKS
  348. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  349. #endif
  350. #if CONFIG_ESP32_APPTRACE_ENABLE
  351. esp_err_t err = esp_apptrace_init();
  352. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  353. #endif
  354. #if CONFIG_INT_WDT
  355. //Initialize the interrupt watch dog for CPU1.
  356. esp_int_wdt_cpu_init();
  357. #endif
  358. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  359. //has started, but it isn't active *on this CPU* yet.
  360. esp_cache_err_int_init();
  361. esp_crosscore_int_init();
  362. esp_dport_access_int_init();
  363. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  364. xPortStartScheduler();
  365. abort(); /* Only get to here if FreeRTOS somehow very broken */
  366. }
  367. #endif //!CONFIG_FREERTOS_UNICORE
  368. #ifdef CONFIG_CXX_EXCEPTIONS
  369. size_t __cxx_eh_arena_size_get()
  370. {
  371. return CONFIG_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  372. }
  373. #endif
  374. static void do_global_ctors(void)
  375. {
  376. #ifdef CONFIG_CXX_EXCEPTIONS
  377. static struct object ob;
  378. __register_frame_info( __eh_frame, &ob );
  379. #endif
  380. void (**p)(void);
  381. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  382. (*p)();
  383. }
  384. }
  385. static void main_task(void* args)
  386. {
  387. #if !CONFIG_FREERTOS_UNICORE
  388. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  389. while (port_xSchedulerRunning[1] == 0) {
  390. ;
  391. }
  392. #endif
  393. //Enable allocation in region where the startup stacks were located.
  394. heap_caps_enable_nonos_stack_heaps();
  395. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  396. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  397. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  398. if (r != ESP_OK) {
  399. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  400. abort();
  401. }
  402. #endif
  403. //Initialize task wdt if configured to do so
  404. #ifdef CONFIG_TASK_WDT_PANIC
  405. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, true))
  406. #elif CONFIG_TASK_WDT
  407. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_TASK_WDT_TIMEOUT_S, false))
  408. #endif
  409. //Add IDLE 0 to task wdt
  410. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU0
  411. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  412. if(idle_0 != NULL){
  413. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0))
  414. }
  415. #endif
  416. //Add IDLE 1 to task wdt
  417. #ifdef CONFIG_TASK_WDT_CHECK_IDLE_TASK_CPU1
  418. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  419. if(idle_1 != NULL){
  420. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1))
  421. }
  422. #endif
  423. // Now that the application is about to start, disable boot watchdog
  424. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  425. rtc_wdt_disable();
  426. #endif
  427. app_main();
  428. vTaskDelete(NULL);
  429. }