pm_impl.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * SPDX-FileCopyrightText: 2016-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <stdbool.h>
  8. #include <string.h>
  9. #include <stdint.h>
  10. #include <sys/param.h>
  11. #include "esp_attr.h"
  12. #include "esp_err.h"
  13. #include "esp_pm.h"
  14. #include "esp_log.h"
  15. #include "esp_cpu.h"
  16. #include "esp_private/crosscore_int.h"
  17. #include "soc/rtc.h"
  18. #include "hal/uart_ll.h"
  19. #include "hal/uart_types.h"
  20. #include "driver/uart.h"
  21. #include "driver/gpio.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/task.h"
  24. #if CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  25. #include "freertos/xtensa_timer.h"
  26. #include "xtensa/core-macros.h"
  27. #endif
  28. #include "esp_private/pm_impl.h"
  29. #include "esp_private/pm_trace.h"
  30. #include "esp_private/esp_timer_private.h"
  31. #include "esp_private/esp_clk.h"
  32. #include "esp_private/sleep_cpu.h"
  33. #include "esp_private/sleep_gpio.h"
  34. #include "esp_private/sleep_modem.h"
  35. #include "esp_sleep.h"
  36. #include "sdkconfig.h"
  37. #define MHZ (1000000)
  38. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  39. /* CCOMPARE update timeout, in CPU cycles. Any value above ~600 cycles will work
  40. * for the purpose of detecting a deadlock.
  41. */
  42. #define CCOMPARE_UPDATE_TIMEOUT 1000000
  43. /* When changing CCOMPARE, don't allow changes if the difference is less
  44. * than this. This is to prevent setting CCOMPARE below CCOUNT.
  45. */
  46. #define CCOMPARE_MIN_CYCLES_IN_FUTURE 1000
  47. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  48. /* When light sleep is used, wake this number of microseconds earlier than
  49. * the next tick.
  50. */
  51. #define LIGHT_SLEEP_EARLY_WAKEUP_US 100
  52. #if CONFIG_IDF_TARGET_ESP32
  53. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  54. #define REF_CLK_DIV_MIN 10
  55. #elif CONFIG_IDF_TARGET_ESP32S2
  56. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  57. #define REF_CLK_DIV_MIN 2
  58. #elif CONFIG_IDF_TARGET_ESP32S3
  59. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  60. #define REF_CLK_DIV_MIN 2 // TODO: IDF-5660
  61. #elif CONFIG_IDF_TARGET_ESP32C3
  62. #define REF_CLK_DIV_MIN 2
  63. #elif CONFIG_IDF_TARGET_ESP32C2
  64. #define REF_CLK_DIV_MIN 2
  65. #elif CONFIG_IDF_TARGET_ESP32C6
  66. #define REF_CLK_DIV_MIN 2
  67. #elif CONFIG_IDF_TARGET_ESP32H2
  68. #define REF_CLK_DIV_MIN 2
  69. #endif
  70. #ifdef CONFIG_PM_PROFILING
  71. #define WITH_PROFILING
  72. #endif
  73. static portMUX_TYPE s_switch_lock = portMUX_INITIALIZER_UNLOCKED;
  74. /* The following state variables are protected using s_switch_lock: */
  75. /* Current sleep mode; When switching, contains old mode until switch is complete */
  76. static pm_mode_t s_mode = PM_MODE_CPU_MAX;
  77. /* True when switch is in progress */
  78. static volatile bool s_is_switching;
  79. /* Number of times each mode was locked */
  80. static size_t s_mode_lock_counts[PM_MODE_COUNT];
  81. /* Bit mask of locked modes. BIT(i) is set iff s_mode_lock_counts[i] > 0. */
  82. static uint32_t s_mode_mask;
  83. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  84. #define PERIPH_SKIP_LIGHT_SLEEP_NO 2
  85. /* Indicates if light sleep shoule be skipped by peripherals. */
  86. static skip_light_sleep_cb_t s_periph_skip_light_sleep_cb[PERIPH_SKIP_LIGHT_SLEEP_NO];
  87. /* Indicates if light sleep entry was skipped in vApplicationSleep for given CPU.
  88. * This in turn gets used in IDLE hook to decide if `waiti` needs
  89. * to be invoked or not.
  90. */
  91. static bool s_skipped_light_sleep[portNUM_PROCESSORS];
  92. #if portNUM_PROCESSORS == 2
  93. /* When light sleep is finished on one CPU, it is possible that the other CPU
  94. * will enter light sleep again very soon, before interrupts on the first CPU
  95. * get a chance to run. To avoid such situation, set a flag for the other CPU to
  96. * skip light sleep attempt.
  97. */
  98. static bool s_skip_light_sleep[portNUM_PROCESSORS];
  99. #endif // portNUM_PROCESSORS == 2
  100. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  101. /* A flag indicating that Idle hook has run on a given CPU;
  102. * Next interrupt on the same CPU will take s_rtos_lock_handle.
  103. */
  104. static bool s_core_idle[portNUM_PROCESSORS];
  105. /* When no RTOS tasks are active, these locks are released to allow going into
  106. * a lower power mode. Used by ISR hook and idle hook.
  107. */
  108. static esp_pm_lock_handle_t s_rtos_lock_handle[portNUM_PROCESSORS];
  109. /* Lookup table of CPU frequency configs to be used in each mode.
  110. * Initialized by esp_pm_impl_init and modified by esp_pm_configure.
  111. */
  112. static rtc_cpu_freq_config_t s_cpu_freq_by_mode[PM_MODE_COUNT];
  113. /* Whether automatic light sleep is enabled */
  114. static bool s_light_sleep_en = false;
  115. /* When configuration is changed, current frequency may not match the
  116. * newly configured frequency for the current mode. This is an indicator
  117. * to the mode switch code to get the actual current frequency instead of
  118. * relying on the current mode.
  119. */
  120. static bool s_config_changed = false;
  121. #ifdef WITH_PROFILING
  122. /* Time, in microseconds, spent so far in each mode */
  123. static pm_time_t s_time_in_mode[PM_MODE_COUNT];
  124. /* Timestamp, in microseconds, when the mode switch last happened */
  125. static pm_time_t s_last_mode_change_time;
  126. /* User-readable mode names, used by esp_pm_impl_dump_stats */
  127. static const char* s_mode_names[] = {
  128. "SLEEP",
  129. "APB_MIN",
  130. "APB_MAX",
  131. "CPU_MAX"
  132. };
  133. static uint32_t s_light_sleep_counts, s_light_sleep_reject_counts;
  134. #endif // WITH_PROFILING
  135. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  136. /* Indicates to the ISR hook that CCOMPARE needs to be updated on the given CPU.
  137. * Used in conjunction with cross-core interrupt to update CCOMPARE on the other CPU.
  138. */
  139. static volatile bool s_need_update_ccompare[portNUM_PROCESSORS];
  140. /* Divider and multiplier used to adjust (ccompare - ccount) duration.
  141. * Only set to non-zero values when switch is in progress.
  142. */
  143. static uint32_t s_ccount_div;
  144. static uint32_t s_ccount_mul;
  145. static void update_ccompare(void);
  146. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  147. static const char* TAG = "pm";
  148. static void do_switch(pm_mode_t new_mode);
  149. static void leave_idle(void);
  150. static void on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us);
  151. pm_mode_t esp_pm_impl_get_mode(esp_pm_lock_type_t type, int arg)
  152. {
  153. (void) arg;
  154. if (type == ESP_PM_CPU_FREQ_MAX) {
  155. return PM_MODE_CPU_MAX;
  156. } else if (type == ESP_PM_APB_FREQ_MAX) {
  157. return PM_MODE_APB_MAX;
  158. } else if (type == ESP_PM_NO_LIGHT_SLEEP) {
  159. return PM_MODE_APB_MIN;
  160. } else {
  161. // unsupported mode
  162. abort();
  163. }
  164. }
  165. static esp_err_t esp_pm_sleep_configure(const void *vconfig)
  166. {
  167. esp_err_t err = ESP_OK;
  168. const esp_pm_config_t* config = (const esp_pm_config_t*) vconfig;
  169. #if SOC_PM_SUPPORT_CPU_PD
  170. err = sleep_cpu_configure(config->light_sleep_enable);
  171. if (err != ESP_OK) {
  172. return err;
  173. }
  174. #endif
  175. err = sleep_modem_configure(config->max_freq_mhz, config->min_freq_mhz, config->light_sleep_enable);
  176. return err;
  177. }
  178. esp_err_t esp_pm_configure(const void* vconfig)
  179. {
  180. #ifndef CONFIG_PM_ENABLE
  181. return ESP_ERR_NOT_SUPPORTED;
  182. #endif
  183. const esp_pm_config_t* config = (const esp_pm_config_t*) vconfig;
  184. #ifndef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  185. if (config->light_sleep_enable) {
  186. return ESP_ERR_NOT_SUPPORTED;
  187. }
  188. #endif
  189. int min_freq_mhz = config->min_freq_mhz;
  190. int max_freq_mhz = config->max_freq_mhz;
  191. if (min_freq_mhz > max_freq_mhz) {
  192. return ESP_ERR_INVALID_ARG;
  193. }
  194. rtc_cpu_freq_config_t freq_config;
  195. if (!rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &freq_config)) {
  196. ESP_LOGW(TAG, "invalid min_freq_mhz value (%d)", min_freq_mhz);
  197. return ESP_ERR_INVALID_ARG;
  198. }
  199. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  200. if (min_freq_mhz < xtal_freq_mhz && min_freq_mhz * MHZ / REF_CLK_FREQ < REF_CLK_DIV_MIN) {
  201. ESP_LOGW(TAG, "min_freq_mhz should be >= %d", REF_CLK_FREQ * REF_CLK_DIV_MIN / MHZ);
  202. return ESP_ERR_INVALID_ARG;
  203. }
  204. if (!rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &freq_config)) {
  205. ESP_LOGW(TAG, "invalid max_freq_mhz value (%d)", max_freq_mhz);
  206. return ESP_ERR_INVALID_ARG;
  207. }
  208. #if CONFIG_IDF_TARGET_ESP32
  209. int apb_max_freq = max_freq_mhz; /* CPU frequency in APB_MAX mode */
  210. if (max_freq_mhz == 240) {
  211. /* We can't switch between 240 and 80/160 without disabling PLL,
  212. * so use 240MHz CPU frequency when 80MHz APB frequency is requested.
  213. */
  214. apb_max_freq = 240;
  215. } else if (max_freq_mhz == 160 || max_freq_mhz == 80) {
  216. /* Otherwise, can use 80MHz
  217. * CPU frequency when 80MHz APB frequency is requested.
  218. */
  219. apb_max_freq = 80;
  220. }
  221. #elif CONFIG_IDF_TARGET_ESP32C6
  222. /* Maximum SOC APB clock frequency is 40 MHz, maximum Modem (WiFi,
  223. * Bluetooth, etc..) APB clock frequency is 80 MHz */
  224. const int soc_apb_clk_freq = esp_clk_apb_freq() / MHZ;
  225. const int modem_apb_clk_freq = MODEM_APB_CLK_FREQ / MHZ;
  226. const int apb_clk_freq = MAX(soc_apb_clk_freq, modem_apb_clk_freq);
  227. int apb_max_freq = MIN(max_freq_mhz, apb_clk_freq); /* CPU frequency in APB_MAX mode */
  228. #else
  229. int apb_max_freq = MIN(max_freq_mhz, 80); /* CPU frequency in APB_MAX mode */
  230. #endif
  231. apb_max_freq = MAX(apb_max_freq, min_freq_mhz);
  232. ESP_LOGI(TAG, "Frequency switching config: "
  233. "CPU_MAX: %d, APB_MAX: %d, APB_MIN: %d, Light sleep: %s",
  234. max_freq_mhz,
  235. apb_max_freq,
  236. min_freq_mhz,
  237. config->light_sleep_enable ? "ENABLED" : "DISABLED");
  238. portENTER_CRITICAL(&s_switch_lock);
  239. bool res __attribute__((unused));
  240. res = rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_CPU_MAX]);
  241. assert(res);
  242. res = rtc_clk_cpu_freq_mhz_to_config(apb_max_freq, &s_cpu_freq_by_mode[PM_MODE_APB_MAX]);
  243. assert(res);
  244. res = rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_APB_MIN]);
  245. assert(res);
  246. s_cpu_freq_by_mode[PM_MODE_LIGHT_SLEEP] = s_cpu_freq_by_mode[PM_MODE_APB_MIN];
  247. s_light_sleep_en = config->light_sleep_enable;
  248. s_config_changed = true;
  249. portEXIT_CRITICAL(&s_switch_lock);
  250. esp_pm_sleep_configure(config);
  251. return ESP_OK;
  252. }
  253. esp_err_t esp_pm_get_configuration(void* vconfig)
  254. {
  255. if (vconfig == NULL) {
  256. return ESP_ERR_INVALID_ARG;
  257. }
  258. esp_pm_config_t* config = (esp_pm_config_t*) vconfig;
  259. portENTER_CRITICAL(&s_switch_lock);
  260. config->light_sleep_enable = s_light_sleep_en;
  261. config->max_freq_mhz = s_cpu_freq_by_mode[PM_MODE_CPU_MAX].freq_mhz;
  262. config->min_freq_mhz = s_cpu_freq_by_mode[PM_MODE_APB_MIN].freq_mhz;
  263. portEXIT_CRITICAL(&s_switch_lock);
  264. return ESP_OK;
  265. }
  266. static pm_mode_t IRAM_ATTR get_lowest_allowed_mode(void)
  267. {
  268. /* TODO: optimize using ffs/clz */
  269. if (s_mode_mask >= BIT(PM_MODE_CPU_MAX)) {
  270. return PM_MODE_CPU_MAX;
  271. } else if (s_mode_mask >= BIT(PM_MODE_APB_MAX)) {
  272. return PM_MODE_APB_MAX;
  273. } else if (s_mode_mask >= BIT(PM_MODE_APB_MIN) || !s_light_sleep_en) {
  274. return PM_MODE_APB_MIN;
  275. } else {
  276. return PM_MODE_LIGHT_SLEEP;
  277. }
  278. }
  279. void IRAM_ATTR esp_pm_impl_switch_mode(pm_mode_t mode,
  280. pm_mode_switch_t lock_or_unlock, pm_time_t now)
  281. {
  282. bool need_switch = false;
  283. uint32_t mode_mask = BIT(mode);
  284. portENTER_CRITICAL_SAFE(&s_switch_lock);
  285. uint32_t count;
  286. if (lock_or_unlock == MODE_LOCK) {
  287. count = ++s_mode_lock_counts[mode];
  288. } else {
  289. count = s_mode_lock_counts[mode]--;
  290. }
  291. if (count == 1) {
  292. if (lock_or_unlock == MODE_LOCK) {
  293. s_mode_mask |= mode_mask;
  294. } else {
  295. s_mode_mask &= ~mode_mask;
  296. }
  297. need_switch = true;
  298. }
  299. pm_mode_t new_mode = s_mode;
  300. if (need_switch) {
  301. new_mode = get_lowest_allowed_mode();
  302. #ifdef WITH_PROFILING
  303. if (s_last_mode_change_time != 0) {
  304. pm_time_t diff = now - s_last_mode_change_time;
  305. s_time_in_mode[s_mode] += diff;
  306. }
  307. s_last_mode_change_time = now;
  308. #endif // WITH_PROFILING
  309. }
  310. portEXIT_CRITICAL_SAFE(&s_switch_lock);
  311. if (need_switch) {
  312. do_switch(new_mode);
  313. }
  314. }
  315. /**
  316. * @brief Update clock dividers in esp_timer and FreeRTOS, and adjust CCOMPARE
  317. * values on both CPUs.
  318. * @param old_ticks_per_us old CPU frequency
  319. * @param ticks_per_us new CPU frequency
  320. */
  321. static void IRAM_ATTR on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us)
  322. {
  323. uint32_t old_apb_ticks_per_us = MIN(old_ticks_per_us, 80);
  324. uint32_t apb_ticks_per_us = MIN(ticks_per_us, 80);
  325. /* Update APB frequency value used by the timer */
  326. if (old_apb_ticks_per_us != apb_ticks_per_us) {
  327. esp_timer_private_update_apb_freq(apb_ticks_per_us);
  328. }
  329. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  330. #ifdef XT_RTOS_TIMER_INT
  331. /* Calculate new tick divisor */
  332. _xt_tick_divisor = ticks_per_us * MHZ / XT_TICK_PER_SEC;
  333. #endif
  334. int core_id = xPortGetCoreID();
  335. if (s_rtos_lock_handle[core_id] != NULL) {
  336. ESP_PM_TRACE_ENTER(CCOMPARE_UPDATE, core_id);
  337. /* ccount_div and ccount_mul are used in esp_pm_impl_update_ccompare
  338. * to calculate new CCOMPARE value.
  339. */
  340. s_ccount_div = old_ticks_per_us;
  341. s_ccount_mul = ticks_per_us;
  342. /* Update CCOMPARE value on this CPU */
  343. update_ccompare();
  344. #if portNUM_PROCESSORS == 2
  345. /* Send interrupt to the other CPU to update CCOMPARE value */
  346. int other_core_id = (core_id == 0) ? 1 : 0;
  347. s_need_update_ccompare[other_core_id] = true;
  348. esp_crosscore_int_send_freq_switch(other_core_id);
  349. int timeout = 0;
  350. while (s_need_update_ccompare[other_core_id]) {
  351. if (++timeout == CCOMPARE_UPDATE_TIMEOUT) {
  352. assert(false && "failed to update CCOMPARE, possible deadlock");
  353. }
  354. }
  355. #endif // portNUM_PROCESSORS == 2
  356. s_ccount_mul = 0;
  357. s_ccount_div = 0;
  358. ESP_PM_TRACE_EXIT(CCOMPARE_UPDATE, core_id);
  359. }
  360. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  361. }
  362. /**
  363. * Perform the switch to new power mode.
  364. * Currently only changes the CPU frequency and adjusts clock dividers.
  365. * No light sleep yet.
  366. * @param new_mode mode to switch to
  367. */
  368. static void IRAM_ATTR do_switch(pm_mode_t new_mode)
  369. {
  370. const int core_id = xPortGetCoreID();
  371. do {
  372. portENTER_CRITICAL_ISR(&s_switch_lock);
  373. if (!s_is_switching) {
  374. break;
  375. }
  376. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  377. if (s_need_update_ccompare[core_id]) {
  378. s_need_update_ccompare[core_id] = false;
  379. }
  380. #endif
  381. portEXIT_CRITICAL_ISR(&s_switch_lock);
  382. } while (true);
  383. if (new_mode == s_mode) {
  384. portEXIT_CRITICAL_ISR(&s_switch_lock);
  385. return;
  386. }
  387. s_is_switching = true;
  388. bool config_changed = s_config_changed;
  389. s_config_changed = false;
  390. portEXIT_CRITICAL_ISR(&s_switch_lock);
  391. rtc_cpu_freq_config_t new_config = s_cpu_freq_by_mode[new_mode];
  392. rtc_cpu_freq_config_t old_config;
  393. if (!config_changed) {
  394. old_config = s_cpu_freq_by_mode[s_mode];
  395. } else {
  396. rtc_clk_cpu_freq_get_config(&old_config);
  397. }
  398. if (new_config.freq_mhz != old_config.freq_mhz) {
  399. uint32_t old_ticks_per_us = old_config.freq_mhz;
  400. uint32_t new_ticks_per_us = new_config.freq_mhz;
  401. bool switch_down = new_ticks_per_us < old_ticks_per_us;
  402. ESP_PM_TRACE_ENTER(FREQ_SWITCH, core_id);
  403. if (switch_down) {
  404. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  405. }
  406. rtc_clk_cpu_freq_set_config_fast(&new_config);
  407. if (!switch_down) {
  408. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  409. }
  410. ESP_PM_TRACE_EXIT(FREQ_SWITCH, core_id);
  411. }
  412. portENTER_CRITICAL_ISR(&s_switch_lock);
  413. s_mode = new_mode;
  414. s_is_switching = false;
  415. portEXIT_CRITICAL_ISR(&s_switch_lock);
  416. }
  417. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  418. /**
  419. * @brief Calculate new CCOMPARE value based on s_ccount_{mul,div}
  420. *
  421. * Adjusts CCOMPARE value so that the interrupt happens at the same time as it
  422. * would happen without the frequency change.
  423. * Assumes that the new_frequency = old_frequency * s_ccount_mul / s_ccount_div.
  424. */
  425. static void IRAM_ATTR update_ccompare(void)
  426. {
  427. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  428. /* disable level 4 and below */
  429. uint32_t irq_status = XTOS_SET_INTLEVEL(XCHAL_DEBUGLEVEL - 2);
  430. #endif
  431. uint32_t ccount = esp_cpu_get_cycle_count();
  432. uint32_t ccompare = XTHAL_GET_CCOMPARE(XT_TIMER_INDEX);
  433. if ((ccompare - CCOMPARE_MIN_CYCLES_IN_FUTURE) - ccount < UINT32_MAX / 2) {
  434. uint32_t diff = ccompare - ccount;
  435. uint32_t diff_scaled = (diff * s_ccount_mul + s_ccount_div - 1) / s_ccount_div;
  436. if (diff_scaled < _xt_tick_divisor) {
  437. uint32_t new_ccompare = ccount + diff_scaled;
  438. XTHAL_SET_CCOMPARE(XT_TIMER_INDEX, new_ccompare);
  439. }
  440. }
  441. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  442. XTOS_RESTORE_INTLEVEL(irq_status);
  443. #endif
  444. }
  445. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  446. static void IRAM_ATTR leave_idle(void)
  447. {
  448. int core_id = xPortGetCoreID();
  449. if (s_core_idle[core_id]) {
  450. // TODO: possible optimization: raise frequency here first
  451. esp_pm_lock_acquire(s_rtos_lock_handle[core_id]);
  452. s_core_idle[core_id] = false;
  453. }
  454. }
  455. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  456. esp_err_t esp_pm_register_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  457. {
  458. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  459. if (s_periph_skip_light_sleep_cb[i] == cb) {
  460. return ESP_OK;
  461. } else if (s_periph_skip_light_sleep_cb[i] == NULL) {
  462. s_periph_skip_light_sleep_cb[i] = cb;
  463. return ESP_OK;
  464. }
  465. }
  466. return ESP_ERR_NO_MEM;
  467. }
  468. esp_err_t esp_pm_unregister_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  469. {
  470. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  471. if (s_periph_skip_light_sleep_cb[i] == cb) {
  472. s_periph_skip_light_sleep_cb[i] = NULL;
  473. return ESP_OK;
  474. }
  475. }
  476. return ESP_ERR_INVALID_STATE;
  477. }
  478. static inline bool IRAM_ATTR periph_should_skip_light_sleep(void)
  479. {
  480. if (s_light_sleep_en) {
  481. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  482. if (s_periph_skip_light_sleep_cb[i]) {
  483. if (s_periph_skip_light_sleep_cb[i]() == true) {
  484. return true;
  485. }
  486. }
  487. }
  488. }
  489. return false;
  490. }
  491. static inline bool IRAM_ATTR should_skip_light_sleep(int core_id)
  492. {
  493. #if portNUM_PROCESSORS == 2
  494. if (s_skip_light_sleep[core_id]) {
  495. s_skip_light_sleep[core_id] = false;
  496. s_skipped_light_sleep[core_id] = true;
  497. return true;
  498. }
  499. #endif // portNUM_PROCESSORS == 2
  500. if (s_mode != PM_MODE_LIGHT_SLEEP || s_is_switching || periph_should_skip_light_sleep()) {
  501. s_skipped_light_sleep[core_id] = true;
  502. } else {
  503. s_skipped_light_sleep[core_id] = false;
  504. }
  505. return s_skipped_light_sleep[core_id];
  506. }
  507. static inline void IRAM_ATTR other_core_should_skip_light_sleep(int core_id)
  508. {
  509. #if portNUM_PROCESSORS == 2
  510. s_skip_light_sleep[!core_id] = true;
  511. #endif
  512. }
  513. void IRAM_ATTR vApplicationSleep( TickType_t xExpectedIdleTime )
  514. {
  515. portENTER_CRITICAL(&s_switch_lock);
  516. int core_id = xPortGetCoreID();
  517. if (!should_skip_light_sleep(core_id)) {
  518. /* Calculate how much we can sleep */
  519. int64_t next_esp_timer_alarm = esp_timer_get_next_alarm_for_wake_up();
  520. int64_t now = esp_timer_get_time();
  521. int64_t time_until_next_alarm = next_esp_timer_alarm - now;
  522. int64_t wakeup_delay_us = portTICK_PERIOD_MS * 1000LL * xExpectedIdleTime;
  523. int64_t sleep_time_us = MIN(wakeup_delay_us, time_until_next_alarm);
  524. if (sleep_time_us >= configEXPECTED_IDLE_TIME_BEFORE_SLEEP * portTICK_PERIOD_MS * 1000LL) {
  525. esp_sleep_enable_timer_wakeup(sleep_time_us - LIGHT_SLEEP_EARLY_WAKEUP_US);
  526. #if CONFIG_PM_TRACE && SOC_PM_SUPPORT_RTC_PERIPH_PD
  527. /* to force tracing GPIOs to keep state */
  528. esp_sleep_pd_config(ESP_PD_DOMAIN_RTC_PERIPH, ESP_PD_OPTION_ON);
  529. #endif
  530. /* Enter sleep */
  531. ESP_PM_TRACE_ENTER(SLEEP, core_id);
  532. int64_t sleep_start = esp_timer_get_time();
  533. if (esp_light_sleep_start() != ESP_OK){
  534. #ifdef WITH_PROFILING
  535. s_light_sleep_reject_counts++;
  536. } else {
  537. s_light_sleep_counts++;
  538. #endif
  539. }
  540. int64_t slept_us = esp_timer_get_time() - sleep_start;
  541. ESP_PM_TRACE_EXIT(SLEEP, core_id);
  542. uint32_t slept_ticks = slept_us / (portTICK_PERIOD_MS * 1000LL);
  543. if (slept_ticks > 0) {
  544. /* Adjust RTOS tick count based on the amount of time spent in sleep */
  545. vTaskStepTick(slept_ticks);
  546. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  547. /* Trigger tick interrupt, since sleep time was longer
  548. * than portTICK_PERIOD_MS. Note that setting INTSET does not
  549. * work for timer interrupt, and changing CCOMPARE would clear
  550. * the interrupt flag.
  551. */
  552. esp_cpu_set_cycle_count(XTHAL_GET_CCOMPARE(XT_TIMER_INDEX) - 16);
  553. while (!(XTHAL_GET_INTERRUPT() & BIT(XT_TIMER_INTNUM))) {
  554. ;
  555. }
  556. #else
  557. portYIELD_WITHIN_API();
  558. #endif
  559. }
  560. other_core_should_skip_light_sleep(core_id);
  561. }
  562. }
  563. portEXIT_CRITICAL(&s_switch_lock);
  564. }
  565. #endif //CONFIG_FREERTOS_USE_TICKLESS_IDLE
  566. #ifdef WITH_PROFILING
  567. void esp_pm_impl_dump_stats(FILE* out)
  568. {
  569. pm_time_t time_in_mode[PM_MODE_COUNT];
  570. portENTER_CRITICAL_ISR(&s_switch_lock);
  571. memcpy(time_in_mode, s_time_in_mode, sizeof(time_in_mode));
  572. pm_time_t last_mode_change_time = s_last_mode_change_time;
  573. pm_mode_t cur_mode = s_mode;
  574. pm_time_t now = pm_get_time();
  575. bool light_sleep_en = s_light_sleep_en;
  576. uint32_t light_sleep_counts = s_light_sleep_counts;
  577. uint32_t light_sleep_reject_counts = s_light_sleep_reject_counts;
  578. portEXIT_CRITICAL_ISR(&s_switch_lock);
  579. time_in_mode[cur_mode] += now - last_mode_change_time;
  580. fprintf(out, "\nMode stats:\n");
  581. fprintf(out, "%-8s %-10s %-10s %-10s\n", "Mode", "CPU_freq", "Time(us)", "Time(%)");
  582. for (int i = 0; i < PM_MODE_COUNT; ++i) {
  583. if (i == PM_MODE_LIGHT_SLEEP && !light_sleep_en) {
  584. /* don't display light sleep mode if it's not enabled */
  585. continue;
  586. }
  587. fprintf(out, "%-8s %-3"PRIu32"M%-7s %-10lld %-2d%%\n",
  588. s_mode_names[i],
  589. s_cpu_freq_by_mode[i].freq_mhz,
  590. "", //Empty space to align columns
  591. time_in_mode[i],
  592. (int) (time_in_mode[i] * 100 / now));
  593. }
  594. if (light_sleep_en){
  595. fprintf(out, "\nSleep stats:\n");
  596. fprintf(out, "light_sleep_counts:%ld light_sleep_reject_counts:%ld\n", light_sleep_counts, light_sleep_reject_counts);
  597. }
  598. }
  599. #endif // WITH_PROFILING
  600. int esp_pm_impl_get_cpu_freq(pm_mode_t mode)
  601. {
  602. int freq_mhz;
  603. if (mode >= PM_MODE_LIGHT_SLEEP && mode < PM_MODE_COUNT) {
  604. portENTER_CRITICAL(&s_switch_lock);
  605. freq_mhz = s_cpu_freq_by_mode[mode].freq_mhz;
  606. portEXIT_CRITICAL(&s_switch_lock);
  607. } else {
  608. abort();
  609. }
  610. return freq_mhz;
  611. }
  612. void esp_pm_impl_init(void)
  613. {
  614. #if defined(CONFIG_ESP_CONSOLE_UART)
  615. //This clock source should be a source which won't be affected by DFS
  616. uart_sclk_t clk_source = UART_SCLK_DEFAULT;
  617. #if SOC_UART_SUPPORT_REF_TICK
  618. clk_source = UART_SCLK_REF_TICK;
  619. #elif SOC_UART_SUPPORT_XTAL_CLK
  620. clk_source = UART_SCLK_XTAL;
  621. #else
  622. #error "No UART clock source is aware of DFS"
  623. #endif // SOC_UART_SUPPORT_xxx
  624. while(!uart_ll_is_tx_idle(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM)));
  625. /* When DFS is enabled, override system setting and use REFTICK as UART clock source */
  626. uart_ll_set_sclk(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), clk_source);
  627. uint32_t sclk_freq;
  628. esp_err_t err = uart_get_sclk_freq(clk_source, &sclk_freq);
  629. assert(err == ESP_OK);
  630. uart_ll_set_baudrate(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), CONFIG_ESP_CONSOLE_UART_BAUDRATE, sclk_freq);
  631. #endif // CONFIG_ESP_CONSOLE_UART
  632. #ifdef CONFIG_PM_TRACE
  633. esp_pm_trace_init();
  634. #endif
  635. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos0",
  636. &s_rtos_lock_handle[0]));
  637. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[0]));
  638. #if portNUM_PROCESSORS == 2
  639. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos1",
  640. &s_rtos_lock_handle[1]));
  641. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[1]));
  642. #endif // portNUM_PROCESSORS == 2
  643. /* Configure all modes to use the default CPU frequency.
  644. * This will be modified later by a call to esp_pm_configure.
  645. */
  646. rtc_cpu_freq_config_t default_config;
  647. if (!rtc_clk_cpu_freq_mhz_to_config(CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ, &default_config)) {
  648. assert(false && "unsupported frequency");
  649. }
  650. for (size_t i = 0; i < PM_MODE_COUNT; ++i) {
  651. s_cpu_freq_by_mode[i] = default_config;
  652. }
  653. #ifdef CONFIG_PM_DFS_INIT_AUTO
  654. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  655. esp_pm_config_t cfg = {
  656. .max_freq_mhz = CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ,
  657. .min_freq_mhz = xtal_freq_mhz,
  658. };
  659. esp_pm_configure(&cfg);
  660. #endif //CONFIG_PM_DFS_INIT_AUTO
  661. }
  662. void esp_pm_impl_idle_hook(void)
  663. {
  664. int core_id = xPortGetCoreID();
  665. #if CONFIG_FREERTOS_SMP
  666. uint32_t state = portDISABLE_INTERRUPTS();
  667. #else
  668. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  669. #endif
  670. if (!s_core_idle[core_id]
  671. #ifdef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  672. && !periph_should_skip_light_sleep()
  673. #endif
  674. ) {
  675. esp_pm_lock_release(s_rtos_lock_handle[core_id]);
  676. s_core_idle[core_id] = true;
  677. }
  678. #if CONFIG_FREERTOS_SMP
  679. portRESTORE_INTERRUPTS(state);
  680. #else
  681. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  682. #endif
  683. ESP_PM_TRACE_ENTER(IDLE, core_id);
  684. }
  685. void IRAM_ATTR esp_pm_impl_isr_hook(void)
  686. {
  687. int core_id = xPortGetCoreID();
  688. ESP_PM_TRACE_ENTER(ISR_HOOK, core_id);
  689. /* Prevent higher level interrupts (than the one this function was called from)
  690. * from happening in this section, since they will also call into esp_pm_impl_isr_hook.
  691. */
  692. #if CONFIG_FREERTOS_SMP
  693. uint32_t state = portDISABLE_INTERRUPTS();
  694. #else
  695. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  696. #endif
  697. #if defined(CONFIG_FREERTOS_SYSTICK_USES_CCOUNT) && (portNUM_PROCESSORS == 2)
  698. if (s_need_update_ccompare[core_id]) {
  699. update_ccompare();
  700. s_need_update_ccompare[core_id] = false;
  701. } else {
  702. leave_idle();
  703. }
  704. #else
  705. leave_idle();
  706. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT && portNUM_PROCESSORS == 2
  707. #if CONFIG_FREERTOS_SMP
  708. portRESTORE_INTERRUPTS(state);
  709. #else
  710. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  711. #endif
  712. ESP_PM_TRACE_EXIT(ISR_HOOK, core_id);
  713. }
  714. void esp_pm_impl_waiti(void)
  715. {
  716. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  717. int core_id = xPortGetCoreID();
  718. if (s_skipped_light_sleep[core_id]) {
  719. esp_cpu_wait_for_intr();
  720. /* Interrupt took the CPU out of waiti and s_rtos_lock_handle[core_id]
  721. * is now taken. However since we are back to idle task, we can release
  722. * the lock so that vApplicationSleep can attempt to enter light sleep.
  723. */
  724. esp_pm_impl_idle_hook();
  725. }
  726. s_skipped_light_sleep[core_id] = true;
  727. #else
  728. esp_cpu_wait_for_intr();
  729. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  730. }