startup.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp_system.h"
  19. #include "esp_log.h"
  20. #include "esp_ota_ops.h"
  21. #include "sdkconfig.h"
  22. #include "soc/soc_caps.h"
  23. #include "hal/wdt_hal.h"
  24. #include "hal/uart_types.h"
  25. #include "hal/uart_ll.h"
  26. #include "esp_system.h"
  27. #include "esp_log.h"
  28. #include "esp_heap_caps_init.h"
  29. #include "esp_spi_flash.h"
  30. #include "esp_flash_internal.h"
  31. #include "esp_newlib.h"
  32. #include "esp_vfs_dev.h"
  33. #include "esp_timer.h"
  34. #include "esp_efuse.h"
  35. #include "esp_flash_encrypt.h"
  36. #include "esp_secure_boot.h"
  37. #include "esp_sleep.h"
  38. /***********************************************/
  39. // Headers for other components init functions
  40. #include "nvs_flash.h"
  41. #include "esp_phy_init.h"
  42. #include "esp_coexist_internal.h"
  43. #if CONFIG_ESP_COREDUMP_ENABLE
  44. #include "esp_core_dump.h"
  45. #endif
  46. #include "esp_app_trace.h"
  47. #include "esp_private/dbg_stubs.h"
  48. #include "esp_pm.h"
  49. #include "esp_private/pm_impl.h"
  50. #include "esp_pthread.h"
  51. #include "esp_private/usb_console.h"
  52. #include "esp_vfs_cdcacm.h"
  53. #include "esp_rom_sys.h"
  54. // [refactor-todo] make this file completely target-independent
  55. #if CONFIG_IDF_TARGET_ESP32
  56. #include "esp32/clk.h"
  57. #include "esp32/spiram.h"
  58. #include "esp32/brownout.h"
  59. #elif CONFIG_IDF_TARGET_ESP32S2
  60. #include "esp32s2/clk.h"
  61. #include "esp32s2/spiram.h"
  62. #include "esp32s2/brownout.h"
  63. #elif CONFIG_IDF_TARGET_ESP32S3
  64. #include "esp32s3/clk.h"
  65. #include "esp32s3/spiram.h"
  66. #include "esp32s3/brownout.h"
  67. #elif CONFIG_IDF_TARGET_ESP32C3
  68. #include "esp32c3/clk.h"
  69. #include "esp32c3/brownout.h"
  70. #endif
  71. /***********************************************/
  72. #include "esp_private/startup_internal.h"
  73. // Ensure that system configuration matches the underlying number of cores.
  74. // This should enable us to avoid checking for both everytime.
  75. #if !(SOC_CPU_CORES_NUM > 1) && !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  76. #error "System has been configured to run on multiple cores, but target SoC only has a single core."
  77. #endif
  78. #define STRINGIFY(s) STRINGIFY2(s)
  79. #define STRINGIFY2(s) #s
  80. uint64_t g_startup_time = 0;
  81. #if SOC_APB_BACKUP_DMA
  82. // APB DMA lock initialising API
  83. extern void esp_apb_backup_dma_lock_init(void);
  84. #endif
  85. // App entry point for core 0
  86. extern void esp_startup_start_app(void);
  87. // Entry point for core 0 from hardware init (port layer)
  88. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  89. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  90. // Entry point for core [1..X] from hardware init (port layer)
  91. void start_cpu_other_cores(void) __attribute__((weak, alias("start_cpu_other_cores_default"))) __attribute__((noreturn));
  92. // App entry point for core [1..X]
  93. void esp_startup_start_app_other_cores(void) __attribute__((weak, alias("esp_startup_start_app_other_cores_default"))) __attribute__((noreturn));
  94. static volatile bool s_system_inited[SOC_CPU_CORES_NUM] = { false };
  95. sys_startup_fn_t g_startup_fn[SOC_CPU_CORES_NUM] = { [0] = start_cpu0,
  96. #if SOC_CPU_CORES_NUM > 1
  97. [1 ... SOC_CPU_CORES_NUM - 1] = start_cpu_other_cores
  98. #endif
  99. };
  100. static volatile bool s_system_full_inited = false;
  101. #else
  102. sys_startup_fn_t g_startup_fn[1] = { start_cpu0 };
  103. #endif
  104. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  105. // workaround for C++ exception crashes
  106. void _Unwind_SetNoFunctionContextInstall(unsigned char enable) __attribute__((weak, alias("_Unwind_SetNoFunctionContextInstall_Default")));
  107. // workaround for C++ exception large memory allocation
  108. void _Unwind_SetEnableExceptionFdeSorting(unsigned char enable);
  109. static IRAM_ATTR void _Unwind_SetNoFunctionContextInstall_Default(unsigned char enable __attribute__((unused)))
  110. {
  111. (void)0;
  112. }
  113. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  114. static const char* TAG = "cpu_start";
  115. /**
  116. * Xtensa gcc is configured to emit a .ctors section, RISC-V gcc is configured with --enable-initfini-array
  117. * so it emits an .init_array section instead.
  118. * But the init_priority sections will be sorted for iteration in ascending order during startup.
  119. * The rest of the init_array sections is sorted for iteration in descending order during startup, however.
  120. * Hence a different section is generated for the init_priority functions which is looped
  121. * over in ascending direction instead of descending direction.
  122. * The RISC-V-specific behavior is dependent on the linker script esp32c3.project.ld.in.
  123. */
  124. static void do_global_ctors(void)
  125. {
  126. #if __riscv
  127. extern void (*__init_priority_array_start)(void);
  128. extern void (*__init_priority_array_end)(void);
  129. #endif
  130. extern void (*__init_array_start)(void);
  131. extern void (*__init_array_end)(void);
  132. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  133. struct object { long placeholder[ 10 ]; };
  134. void __register_frame_info (const void *begin, struct object *ob);
  135. extern char __eh_frame[];
  136. static struct object ob;
  137. __register_frame_info( __eh_frame, &ob );
  138. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  139. void (**p)(void);
  140. #if __riscv
  141. for (p = &__init_priority_array_start; p < &__init_priority_array_end; ++p) {
  142. ESP_EARLY_LOGD(TAG, "calling init function: %p", *p);
  143. (*p)();
  144. }
  145. #endif
  146. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  147. ESP_EARLY_LOGD(TAG, "calling init function: %p", *p);
  148. (*p)();
  149. }
  150. }
  151. static void do_system_init_fn(void)
  152. {
  153. extern esp_system_init_fn_t _esp_system_init_fn_array_start;
  154. extern esp_system_init_fn_t _esp_system_init_fn_array_end;
  155. esp_system_init_fn_t *p;
  156. for (p = &_esp_system_init_fn_array_end - 1; p >= &_esp_system_init_fn_array_start; --p) {
  157. if (p->cores & BIT(cpu_hal_get_core_id())) {
  158. (*(p->fn))();
  159. }
  160. }
  161. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  162. s_system_inited[cpu_hal_get_core_id()] = true;
  163. #endif
  164. }
  165. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  166. static void esp_startup_start_app_other_cores_default(void)
  167. {
  168. while (1) {
  169. esp_rom_delay_us(UINT32_MAX);
  170. }
  171. }
  172. static void IRAM_ATTR start_cpu_other_cores_default(void)
  173. {
  174. do_system_init_fn();
  175. while (!s_system_full_inited) {
  176. esp_rom_delay_us(100);
  177. }
  178. esp_startup_start_app_other_cores();
  179. }
  180. #endif
  181. static void do_core_init(void)
  182. {
  183. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  184. If the heap allocator is initialized first, it will put free memory linked list items into
  185. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  186. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  187. works around this problem.
  188. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  189. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  190. fail initializing it properly. */
  191. heap_caps_init();
  192. esp_newlib_init();
  193. esp_newlib_time_init();
  194. if (g_spiram_ok) {
  195. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  196. esp_err_t r=esp_spiram_add_to_heapalloc();
  197. if (r != ESP_OK) {
  198. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  199. abort();
  200. }
  201. #if CONFIG_SPIRAM_USE_MALLOC
  202. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  203. #endif
  204. #endif
  205. }
  206. #if CONFIG_ESP32_BROWNOUT_DET || \
  207. CONFIG_ESP32S2_BROWNOUT_DET || \
  208. CONFIG_ESP32S3_BROWNOUT_DET || \
  209. CONFIG_ESP32C3_BROWNOUT_DET
  210. // [refactor-todo] leads to call chain rtc_is_register (driver) -> esp_intr_alloc (esp32/esp32s2) ->
  211. // malloc (newlib) -> heap_caps_malloc (heap), so heap must be at least initialized
  212. esp_brownout_init();
  213. #endif
  214. #ifdef CONFIG_VFS_SUPPORT_IO
  215. #ifdef CONFIG_ESP_CONSOLE_UART
  216. esp_vfs_dev_uart_register();
  217. const char *default_stdio_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  218. #endif // CONFIG_ESP_CONSOLE_UART
  219. #ifdef CONFIG_ESP_CONSOLE_USB_CDC
  220. ESP_ERROR_CHECK(esp_usb_console_init());
  221. ESP_ERROR_CHECK(esp_vfs_dev_cdcacm_register());
  222. const char *default_stdio_dev = "/dev/cdcacm";
  223. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  224. #endif // CONFIG_VFS_SUPPORT_IO
  225. #if defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  226. esp_reent_init(_GLOBAL_REENT);
  227. _GLOBAL_REENT->_stdin = fopen(default_stdio_dev, "r");
  228. _GLOBAL_REENT->_stdout = fopen(default_stdio_dev, "w");
  229. _GLOBAL_REENT->_stderr = fopen(default_stdio_dev, "w");
  230. #else // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  231. _REENT_SMALL_CHECK_INIT(_GLOBAL_REENT);
  232. #endif // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  233. esp_err_t err __attribute__((unused));
  234. #if CONFIG_SECURE_DISABLE_ROM_DL_MODE
  235. err = esp_efuse_disable_rom_download_mode();
  236. assert(err == ESP_OK && "Failed to disable ROM download mode");
  237. #endif
  238. #if CONFIG_SECURE_ENABLE_SECURE_ROM_DL_MODE
  239. err = esp_efuse_enable_rom_secure_download_mode();
  240. assert(err == ESP_OK && "Failed to enable Secure Download mode");
  241. #endif
  242. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  243. esp_efuse_disable_basic_rom_console();
  244. #endif
  245. // [refactor-todo] move this to secondary init
  246. #if CONFIG_APPTRACE_ENABLE
  247. err = esp_apptrace_init();
  248. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  249. #endif
  250. #if CONFIG_SYSVIEW_ENABLE
  251. SEGGER_SYSVIEW_Conf();
  252. #endif
  253. #if CONFIG_ESP_DEBUG_STUBS_ENABLE
  254. esp_dbg_stubs_init();
  255. #endif
  256. err = esp_pthread_init();
  257. assert(err == ESP_OK && "Failed to init pthread module!");
  258. spi_flash_init();
  259. /* init default OS-aware flash access critical section */
  260. spi_flash_guard_set(&g_flash_guard_default_ops);
  261. esp_flash_app_init();
  262. esp_err_t flash_ret = esp_flash_init_default_chip();
  263. assert(flash_ret == ESP_OK);
  264. (void)flash_ret;
  265. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  266. esp_flash_encryption_init_checks();
  267. #endif
  268. #if defined(CONFIG_SECURE_BOOT) || defined(CONFIG_SECURE_SIGNED_ON_UPDATE_NO_SECURE_BOOT)
  269. // Note: in some configs this may read flash, so placed after flash init
  270. esp_secure_boot_init_checks();
  271. #endif
  272. }
  273. static void do_secondary_init(void)
  274. {
  275. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  276. // The port layer transferred control to this function with other cores 'paused',
  277. // resume execution so that cores might execute component initialization functions.
  278. startup_resume_other_cores();
  279. #endif
  280. // Execute initialization functions esp_system_init_fn_t assigned to the main core. While
  281. // this is happening, all other cores are executing the initialization functions
  282. // assigned to them since they have been resumed already.
  283. do_system_init_fn();
  284. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  285. // Wait for all cores to finish secondary init.
  286. volatile bool system_inited = false;
  287. while (!system_inited) {
  288. system_inited = true;
  289. for (int i = 0; i < SOC_CPU_CORES_NUM; i++) {
  290. system_inited &= s_system_inited[i];
  291. }
  292. esp_rom_delay_us(100);
  293. }
  294. #endif
  295. }
  296. static void start_cpu0_default(void)
  297. {
  298. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  299. int cpu_freq = esp_clk_cpu_freq();
  300. ESP_EARLY_LOGI(TAG, "cpu freq: %d", cpu_freq);
  301. // Display information about the current running image.
  302. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  303. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  304. ESP_EARLY_LOGI(TAG, "Application information:");
  305. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  306. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  307. #endif
  308. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  309. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  310. #endif
  311. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  312. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  313. #endif
  314. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  315. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  316. #endif
  317. char buf[17];
  318. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  319. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  320. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  321. }
  322. // Initialize core components and services.
  323. do_core_init();
  324. // Execute constructors.
  325. do_global_ctors();
  326. // Execute init functions of other components; blocks
  327. // until all cores finish (when !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE).
  328. do_secondary_init();
  329. // Now that the application is about to start, disable boot watchdog
  330. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  331. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  332. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  333. wdt_hal_disable(&rtc_wdt_ctx);
  334. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  335. #endif
  336. #if SOC_CPU_CORES_NUM > 1 && !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  337. s_system_full_inited = true;
  338. #endif
  339. esp_startup_start_app();
  340. while (1);
  341. }
  342. IRAM_ATTR ESP_SYSTEM_INIT_FN(init_components0, BIT(0))
  343. {
  344. esp_timer_init();
  345. #if CONFIG_ESP32C3_LIGHTSLEEP_GPIO_RESET_WORKAROUND && !CONFIG_PM_SLP_DISABLE_GPIO
  346. // Configure to isolate (disable the Input/Output/Pullup/Pulldown
  347. // function of the pin) all GPIO pins in sleep state
  348. esp_sleep_config_gpio_isolate();
  349. // Enable automatic switching of GPIO configuration
  350. esp_sleep_enable_gpio_switch(true);
  351. #endif
  352. #if defined(CONFIG_PM_ENABLE)
  353. esp_pm_impl_init();
  354. #endif
  355. #if CONFIG_ESP_COREDUMP_ENABLE
  356. esp_core_dump_init();
  357. #endif
  358. #if SOC_APB_BACKUP_DMA
  359. esp_apb_backup_dma_lock_init();
  360. #endif
  361. #if CONFIG_SW_COEXIST_ENABLE
  362. esp_coex_adapter_register(&g_coex_adapter_funcs);
  363. coex_pre_init();
  364. #endif
  365. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  366. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  367. if (efuse_partition) {
  368. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  369. }
  370. #endif
  371. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  372. ESP_EARLY_LOGD(TAG, "Setting C++ exception workarounds.");
  373. _Unwind_SetNoFunctionContextInstall(1);
  374. _Unwind_SetEnableExceptionFdeSorting(0);
  375. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  376. }