crosscore_int.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdint.h>
  7. #include "esp_attr.h"
  8. #include "esp_err.h"
  9. #include "esp_intr_alloc.h"
  10. #include "esp_debug_helpers.h"
  11. #include "soc/periph_defs.h"
  12. #include "hal/cpu_hal.h"
  13. #include "freertos/FreeRTOS.h"
  14. #include "freertos/portmacro.h"
  15. #if CONFIG_IDF_TARGET_ESP32 || CONFIG_IDF_TARGET_ESP32S2
  16. #include "soc/dport_reg.h"
  17. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32S3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP8684
  18. #include "soc/system_reg.h"
  19. #endif
  20. #define REASON_YIELD BIT(0)
  21. #define REASON_FREQ_SWITCH BIT(1)
  22. #if !CONFIG_IDF_TARGET_ESP32C3 && !CONFIG_IDF_TARGET_ESP32H2 && !IDF_TARGET_ESP8684
  23. #define REASON_PRINT_BACKTRACE BIT(2)
  24. #endif
  25. static portMUX_TYPE reason_spinlock = portMUX_INITIALIZER_UNLOCKED;
  26. static volatile uint32_t reason[portNUM_PROCESSORS];
  27. /*
  28. ToDo: There is a small chance the CPU already has yielded when this ISR is serviced. In that case, it's running the intended task but
  29. the ISR will cause it to switch _away_ from it. portYIELD_FROM_ISR will probably just schedule the task again, but have to check that.
  30. */
  31. static inline void IRAM_ATTR esp_crosscore_isr_handle_yield(void)
  32. {
  33. portYIELD_FROM_ISR();
  34. }
  35. static void IRAM_ATTR esp_crosscore_isr(void *arg) {
  36. uint32_t my_reason_val;
  37. //A pointer to the correct reason array item is passed to this ISR.
  38. volatile uint32_t *my_reason=arg;
  39. //Clear the interrupt first.
  40. #if CONFIG_IDF_TARGET_ESP32
  41. if (cpu_hal_get_core_id()==0) {
  42. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, 0);
  43. } else {
  44. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_1_REG, 0);
  45. }
  46. #elif CONFIG_IDF_TARGET_ESP32S2
  47. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, 0);
  48. #elif CONFIG_IDF_TARGET_ESP32S3
  49. if (cpu_hal_get_core_id()==0) {
  50. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, 0);
  51. } else {
  52. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_1_REG, 0);
  53. }
  54. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP8684
  55. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, 0);
  56. #endif
  57. //Grab the reason and clear it.
  58. portENTER_CRITICAL_ISR(&reason_spinlock);
  59. my_reason_val=*my_reason;
  60. *my_reason=0;
  61. portEXIT_CRITICAL_ISR(&reason_spinlock);
  62. //Check what we need to do.
  63. if (my_reason_val & REASON_YIELD) {
  64. esp_crosscore_isr_handle_yield();
  65. }
  66. if (my_reason_val & REASON_FREQ_SWITCH) {
  67. /* Nothing to do here; the frequency switch event was already
  68. * handled by a hook in xtensa_vectors.S. Could be used in the future
  69. * to allow DFS features without the extra latency of the ISR hook.
  70. */
  71. }
  72. #if !CONFIG_IDF_TARGET_ESP32C3 && !CONFIG_IDF_TARGET_ESP32H2 && !CONFIG_IDF_TARGET_ESP8684 // IDF-2986
  73. if (my_reason_val & REASON_PRINT_BACKTRACE) {
  74. esp_backtrace_print(100);
  75. }
  76. #endif
  77. }
  78. //Initialize the crosscore interrupt on this core. Call this once
  79. //on each active core.
  80. void esp_crosscore_int_init(void) {
  81. portENTER_CRITICAL(&reason_spinlock);
  82. reason[cpu_hal_get_core_id()]=0;
  83. portEXIT_CRITICAL(&reason_spinlock);
  84. esp_err_t err __attribute__((unused)) = ESP_OK;
  85. #if portNUM_PROCESSORS > 1
  86. if (cpu_hal_get_core_id()==0) {
  87. err = esp_intr_alloc(ETS_FROM_CPU_INTR0_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[0], NULL);
  88. } else {
  89. err = esp_intr_alloc(ETS_FROM_CPU_INTR1_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[1], NULL);
  90. }
  91. #else
  92. err = esp_intr_alloc(ETS_FROM_CPU_INTR0_SOURCE, ESP_INTR_FLAG_IRAM, esp_crosscore_isr, (void*)&reason[0], NULL);
  93. #endif
  94. ESP_ERROR_CHECK(err);
  95. }
  96. static void IRAM_ATTR esp_crosscore_int_send(int core_id, uint32_t reason_mask) {
  97. assert(core_id<portNUM_PROCESSORS);
  98. //Mark the reason we interrupt the other CPU
  99. portENTER_CRITICAL_ISR(&reason_spinlock);
  100. reason[core_id] |= reason_mask;
  101. portEXIT_CRITICAL_ISR(&reason_spinlock);
  102. //Poke the other CPU.
  103. #if CONFIG_IDF_TARGET_ESP32
  104. if (core_id==0) {
  105. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, DPORT_CPU_INTR_FROM_CPU_0);
  106. } else {
  107. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_1_REG, DPORT_CPU_INTR_FROM_CPU_1);
  108. }
  109. #elif CONFIG_IDF_TARGET_ESP32S2
  110. DPORT_WRITE_PERI_REG(DPORT_CPU_INTR_FROM_CPU_0_REG, DPORT_CPU_INTR_FROM_CPU_0);
  111. #elif CONFIG_IDF_TARGET_ESP32S3
  112. if (core_id==0) {
  113. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, SYSTEM_CPU_INTR_FROM_CPU_0);
  114. } else {
  115. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_1_REG, SYSTEM_CPU_INTR_FROM_CPU_1);
  116. }
  117. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP8684
  118. WRITE_PERI_REG(SYSTEM_CPU_INTR_FROM_CPU_0_REG, SYSTEM_CPU_INTR_FROM_CPU_0);
  119. #endif
  120. }
  121. void IRAM_ATTR esp_crosscore_int_send_yield(int core_id)
  122. {
  123. esp_crosscore_int_send(core_id, REASON_YIELD);
  124. }
  125. void IRAM_ATTR esp_crosscore_int_send_freq_switch(int core_id)
  126. {
  127. esp_crosscore_int_send(core_id, REASON_FREQ_SWITCH);
  128. }
  129. #if !CONFIG_IDF_TARGET_ESP32C3 && !CONFIG_IDF_TARGET_ESP32H2 && !IDF_TARGET_ESP8684
  130. void IRAM_ATTR esp_crosscore_int_send_print_backtrace(int core_id)
  131. {
  132. esp_crosscore_int_send(core_id, REASON_PRINT_BACKTRACE);
  133. }
  134. #endif