startup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdint.h>
  7. #include <string.h>
  8. #include "esp_attr.h"
  9. #include "esp_err.h"
  10. #include "esp_system.h"
  11. #include "esp_log.h"
  12. #include "esp_ota_ops.h"
  13. #include "sdkconfig.h"
  14. #include "soc/soc_caps.h"
  15. #include "hal/wdt_hal.h"
  16. #include "hal/uart_types.h"
  17. #include "hal/uart_ll.h"
  18. #include "esp_system.h"
  19. #include "esp_log.h"
  20. #include "esp_heap_caps_init.h"
  21. #include "esp_spi_flash.h"
  22. #include "esp_flash_internal.h"
  23. #include "esp_newlib.h"
  24. #include "esp_vfs_dev.h"
  25. #include "esp_timer.h"
  26. #include "esp_efuse.h"
  27. #include "esp_flash_encrypt.h"
  28. #include "esp_secure_boot.h"
  29. #include "esp_sleep.h"
  30. #include "esp_xt_wdt.h"
  31. /***********************************************/
  32. // Headers for other components init functions
  33. #include "nvs_flash.h"
  34. #include "esp_coexist_internal.h"
  35. #if CONFIG_ESP_COREDUMP_ENABLE
  36. #include "esp_core_dump.h"
  37. #endif
  38. #if CONFIG_APPTRACE_ENABLE
  39. #include "esp_app_trace.h"
  40. #endif
  41. #include "esp_private/dbg_stubs.h"
  42. #include "esp_pm.h"
  43. #include "esp_private/pm_impl.h"
  44. #include "esp_pthread.h"
  45. #include "esp_vfs_console.h"
  46. #include "esp_private/esp_clk.h"
  47. #include "esp_private/brownout.h"
  48. #include "esp_rom_sys.h"
  49. // [refactor-todo] make this file completely target-independent
  50. #if CONFIG_IDF_TARGET_ESP32
  51. #include "esp32/spiram.h"
  52. #elif CONFIG_IDF_TARGET_ESP32S2
  53. #include "esp32s2/spiram.h"
  54. #elif CONFIG_IDF_TARGET_ESP32S3
  55. #include "esp32s3/spiram.h"
  56. #endif
  57. /***********************************************/
  58. #include "esp_private/startup_internal.h"
  59. // Ensure that system configuration matches the underlying number of cores.
  60. // This should enable us to avoid checking for both everytime.
  61. #if !(SOC_CPU_CORES_NUM > 1) && !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  62. #error "System has been configured to run on multiple cores, but target SoC only has a single core."
  63. #endif
  64. uint64_t g_startup_time = 0;
  65. #if SOC_APB_BACKUP_DMA
  66. // APB DMA lock initialising API
  67. extern void esp_apb_backup_dma_lock_init(void);
  68. #endif
  69. // App entry point for core 0
  70. extern void esp_startup_start_app(void);
  71. // Entry point for core 0 from hardware init (port layer)
  72. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  73. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  74. // Entry point for core [1..X] from hardware init (port layer)
  75. void start_cpu_other_cores(void) __attribute__((weak, alias("start_cpu_other_cores_default"))) __attribute__((noreturn));
  76. // App entry point for core [1..X]
  77. void esp_startup_start_app_other_cores(void) __attribute__((weak, alias("esp_startup_start_app_other_cores_default"))) __attribute__((noreturn));
  78. static volatile bool s_system_inited[SOC_CPU_CORES_NUM] = { false };
  79. const sys_startup_fn_t g_startup_fn[SOC_CPU_CORES_NUM] = { [0] = start_cpu0,
  80. #if SOC_CPU_CORES_NUM > 1
  81. [1 ... SOC_CPU_CORES_NUM - 1] = start_cpu_other_cores
  82. #endif
  83. };
  84. static volatile bool s_system_full_inited = false;
  85. #else
  86. const sys_startup_fn_t g_startup_fn[1] = { start_cpu0 };
  87. #endif
  88. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  89. // workaround for C++ exception crashes
  90. void _Unwind_SetNoFunctionContextInstall(unsigned char enable) __attribute__((weak, alias("_Unwind_SetNoFunctionContextInstall_Default")));
  91. // workaround for C++ exception large memory allocation
  92. void _Unwind_SetEnableExceptionFdeSorting(unsigned char enable);
  93. static IRAM_ATTR void _Unwind_SetNoFunctionContextInstall_Default(unsigned char enable __attribute__((unused)))
  94. {
  95. (void)0;
  96. }
  97. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  98. static const char* TAG = "cpu_start";
  99. /**
  100. * This function overwrites a the same function of libsupc++ (part of libstdc++).
  101. * Consequently, libsupc++ will then follow our configured exception emergency pool size.
  102. *
  103. * It will be called even with -fno-exception for user code since the stdlib still uses exceptions.
  104. */
  105. size_t __cxx_eh_arena_size_get(void)
  106. {
  107. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  108. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  109. #else
  110. return 0;
  111. #endif
  112. }
  113. /**
  114. * Xtensa gcc is configured to emit a .ctors section, RISC-V gcc is configured with --enable-initfini-array
  115. * so it emits an .init_array section instead.
  116. * But the init_priority sections will be sorted for iteration in ascending order during startup.
  117. * The rest of the init_array sections is sorted for iteration in descending order during startup, however.
  118. * Hence a different section is generated for the init_priority functions which is looped
  119. * over in ascending direction instead of descending direction.
  120. * The RISC-V-specific behavior is dependent on the linker script ld/esp32c3/sections.ld.in.
  121. */
  122. static void do_global_ctors(void)
  123. {
  124. #if __riscv
  125. extern void (*__init_priority_array_start)(void);
  126. extern void (*__init_priority_array_end)(void);
  127. #endif
  128. extern void (*__init_array_start)(void);
  129. extern void (*__init_array_end)(void);
  130. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  131. struct object { long placeholder[ 10 ]; };
  132. void __register_frame_info (const void *begin, struct object *ob);
  133. extern char __eh_frame[];
  134. static struct object ob;
  135. __register_frame_info( __eh_frame, &ob );
  136. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  137. void (**p)(void);
  138. #if __riscv
  139. for (p = &__init_priority_array_start; p < &__init_priority_array_end; ++p) {
  140. ESP_EARLY_LOGD(TAG, "calling init function: %p", *p);
  141. (*p)();
  142. }
  143. #endif
  144. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  145. ESP_EARLY_LOGD(TAG, "calling init function: %p", *p);
  146. (*p)();
  147. }
  148. }
  149. static void do_system_init_fn(void)
  150. {
  151. extern esp_system_init_fn_t _esp_system_init_fn_array_start;
  152. extern esp_system_init_fn_t _esp_system_init_fn_array_end;
  153. esp_system_init_fn_t *p;
  154. for (p = &_esp_system_init_fn_array_end - 1; p >= &_esp_system_init_fn_array_start; --p) {
  155. if (p->cores & BIT(cpu_hal_get_core_id())) {
  156. (*(p->fn))();
  157. }
  158. }
  159. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  160. s_system_inited[cpu_hal_get_core_id()] = true;
  161. #endif
  162. }
  163. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  164. static void esp_startup_start_app_other_cores_default(void)
  165. {
  166. while (1) {
  167. esp_rom_delay_us(UINT32_MAX);
  168. }
  169. }
  170. static void IRAM_ATTR start_cpu_other_cores_default(void)
  171. {
  172. do_system_init_fn();
  173. while (!s_system_full_inited) {
  174. esp_rom_delay_us(100);
  175. }
  176. esp_startup_start_app_other_cores();
  177. }
  178. #endif
  179. static void do_core_init(void)
  180. {
  181. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  182. If the heap allocator is initialized first, it will put free memory linked list items into
  183. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  184. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  185. works around this problem.
  186. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  187. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  188. fail initializing it properly. */
  189. heap_caps_init();
  190. // When apptrace module is enabled, there will be SEGGER_SYSVIEW calls in the newlib init.
  191. // SEGGER_SYSVIEW relies on apptrace module
  192. // apptrace module uses esp_timer_get_time to determine timeout conditions.
  193. // esp_timer early initialization is required for esp_timer_get_time to work.
  194. esp_timer_early_init();
  195. esp_newlib_init();
  196. if (g_spiram_ok) {
  197. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  198. esp_err_t r=esp_spiram_add_to_heapalloc();
  199. if (r != ESP_OK) {
  200. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  201. abort();
  202. }
  203. #if CONFIG_SPIRAM_USE_MALLOC
  204. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  205. #endif
  206. #endif
  207. }
  208. #if CONFIG_ESP32_BROWNOUT_DET || \
  209. CONFIG_ESP32S2_BROWNOUT_DET || \
  210. CONFIG_ESP32S3_BROWNOUT_DET || \
  211. CONFIG_ESP32C3_BROWNOUT_DET || \
  212. CONFIG_ESP32H2_BROWNOUT_DET || \
  213. CONFIG_ESP8684_BROWNOUT_DET
  214. // [refactor-todo] leads to call chain rtc_is_register (driver) -> esp_intr_alloc (esp32/esp32s2) ->
  215. // malloc (newlib) -> heap_caps_malloc (heap), so heap must be at least initialized
  216. esp_brownout_init();
  217. #endif
  218. esp_newlib_time_init();
  219. #if CONFIG_VFS_SUPPORT_IO
  220. // VFS console register.
  221. esp_err_t vfs_err = esp_vfs_console_register();
  222. assert(vfs_err == ESP_OK && "Failed to register vfs console");
  223. #endif
  224. #if defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  225. const static char *default_stdio_dev = "/dev/console/";
  226. esp_reent_init(_GLOBAL_REENT);
  227. _GLOBAL_REENT->_stdin = fopen(default_stdio_dev, "r");
  228. _GLOBAL_REENT->_stdout = fopen(default_stdio_dev, "w");
  229. _GLOBAL_REENT->_stderr = fopen(default_stdio_dev, "w");
  230. #else // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  231. _REENT_SMALL_CHECK_INIT(_GLOBAL_REENT);
  232. #endif // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_NONE)
  233. esp_err_t err __attribute__((unused));
  234. err = esp_pthread_init();
  235. assert(err == ESP_OK && "Failed to init pthread module!");
  236. spi_flash_init();
  237. /* init default OS-aware flash access critical section */
  238. spi_flash_guard_set(&g_flash_guard_default_ops);
  239. esp_flash_app_init();
  240. esp_err_t flash_ret = esp_flash_init_default_chip();
  241. assert(flash_ret == ESP_OK);
  242. (void)flash_ret;
  243. #ifdef CONFIG_EFUSE_VIRTUAL
  244. ESP_LOGW(TAG, "eFuse virtual mode is enabled. If Secure boot or Flash encryption is enabled then it does not provide any security. FOR TESTING ONLY!");
  245. #ifdef CONFIG_EFUSE_VIRTUAL_KEEP_IN_FLASH
  246. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  247. if (efuse_partition) {
  248. esp_efuse_init_virtual_mode_in_flash(efuse_partition->address, efuse_partition->size);
  249. }
  250. #endif
  251. #endif
  252. #if CONFIG_SECURE_DISABLE_ROM_DL_MODE
  253. err = esp_efuse_disable_rom_download_mode();
  254. assert(err == ESP_OK && "Failed to disable ROM download mode");
  255. #endif
  256. #if CONFIG_SECURE_ENABLE_SECURE_ROM_DL_MODE
  257. err = esp_efuse_enable_rom_secure_download_mode();
  258. assert(err == ESP_OK && "Failed to enable Secure Download mode");
  259. #endif
  260. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  261. esp_efuse_disable_basic_rom_console();
  262. #endif
  263. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  264. esp_flash_encryption_init_checks();
  265. #endif
  266. #if defined(CONFIG_SECURE_BOOT) || defined(CONFIG_SECURE_SIGNED_ON_UPDATE_NO_SECURE_BOOT)
  267. // Note: in some configs this may read flash, so placed after flash init
  268. esp_secure_boot_init_checks();
  269. #endif
  270. #if CONFIG_ESP_XT_WDT
  271. esp_xt_wdt_config_t cfg = {
  272. .timeout = CONFIG_ESP_XT_WDT_TIMEOUT,
  273. .auto_backup_clk_enable = CONFIG_ESP_XT_WDT_BACKUP_CLK_ENABLE,
  274. };
  275. err = esp_xt_wdt_init(&cfg);
  276. assert(err == ESP_OK && "Failed to init xtwdt");
  277. #endif
  278. }
  279. static void do_secondary_init(void)
  280. {
  281. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  282. // The port layer transferred control to this function with other cores 'paused',
  283. // resume execution so that cores might execute component initialization functions.
  284. startup_resume_other_cores();
  285. #endif
  286. // Execute initialization functions esp_system_init_fn_t assigned to the main core. While
  287. // this is happening, all other cores are executing the initialization functions
  288. // assigned to them since they have been resumed already.
  289. do_system_init_fn();
  290. #if !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  291. // Wait for all cores to finish secondary init.
  292. volatile bool system_inited = false;
  293. while (!system_inited) {
  294. system_inited = true;
  295. for (int i = 0; i < SOC_CPU_CORES_NUM; i++) {
  296. system_inited &= s_system_inited[i];
  297. }
  298. esp_rom_delay_us(100);
  299. }
  300. #endif
  301. }
  302. static void start_cpu0_default(void)
  303. {
  304. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  305. int cpu_freq = esp_clk_cpu_freq();
  306. ESP_EARLY_LOGI(TAG, "cpu freq: %d Hz", cpu_freq);
  307. // Display information about the current running image.
  308. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  309. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  310. ESP_EARLY_LOGI(TAG, "Application information:");
  311. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  312. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  313. #endif
  314. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  315. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  316. #endif
  317. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  318. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  319. #endif
  320. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  321. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  322. #endif
  323. char buf[17];
  324. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  325. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  326. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  327. }
  328. // Initialize core components and services.
  329. do_core_init();
  330. // Execute constructors.
  331. do_global_ctors();
  332. // Execute init functions of other components; blocks
  333. // until all cores finish (when !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE).
  334. do_secondary_init();
  335. // Now that the application is about to start, disable boot watchdog
  336. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  337. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  338. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  339. wdt_hal_disable(&rtc_wdt_ctx);
  340. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  341. #endif
  342. #if SOC_CPU_CORES_NUM > 1 && !CONFIG_ESP_SYSTEM_SINGLE_CORE_MODE
  343. s_system_full_inited = true;
  344. #endif
  345. esp_startup_start_app();
  346. while (1);
  347. }
  348. IRAM_ATTR ESP_SYSTEM_INIT_FN(init_components0, BIT(0))
  349. {
  350. esp_timer_init();
  351. #if CONFIG_ESP_SLEEP_GPIO_RESET_WORKAROUND && !CONFIG_PM_SLP_DISABLE_GPIO
  352. // Configure to isolate (disable the Input/Output/Pullup/Pulldown
  353. // function of the pin) all GPIO pins in sleep state
  354. esp_sleep_config_gpio_isolate();
  355. // Enable automatic switching of GPIO configuration
  356. esp_sleep_enable_gpio_switch(true);
  357. #endif
  358. #if CONFIG_APPTRACE_ENABLE
  359. esp_err_t err = esp_apptrace_init();
  360. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  361. #endif
  362. #if CONFIG_APPTRACE_SV_ENABLE
  363. SEGGER_SYSVIEW_Conf();
  364. #endif
  365. #if CONFIG_ESP_DEBUG_STUBS_ENABLE
  366. esp_dbg_stubs_init();
  367. #endif
  368. #if defined(CONFIG_PM_ENABLE)
  369. esp_pm_impl_init();
  370. #endif
  371. #if CONFIG_ESP_COREDUMP_ENABLE
  372. esp_core_dump_init();
  373. #endif
  374. #if SOC_APB_BACKUP_DMA
  375. esp_apb_backup_dma_lock_init();
  376. #endif
  377. #if CONFIG_SW_COEXIST_ENABLE || CONFIG_EXTERNAL_COEX_ENABLE
  378. esp_coex_adapter_register(&g_coex_adapter_funcs);
  379. coex_pre_init();
  380. #endif
  381. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  382. ESP_EARLY_LOGD(TAG, "Setting C++ exception workarounds.");
  383. _Unwind_SetNoFunctionContextInstall(1);
  384. _Unwind_SetEnableExceptionFdeSorting(0);
  385. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  386. }