rtc_time.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdint.h>
  7. #include "esp_rom_sys.h"
  8. #include "soc/rtc.h"
  9. #include "soc/rtc_cntl_reg.h"
  10. #include "hal/clk_tree_ll.h"
  11. #include "hal/timer_ll.h"
  12. #include "hal/rtc_cntl_ll.h"
  13. #include "soc/timer_group_reg.h"
  14. #include "esp_private/periph_ctrl.h"
  15. /* Calibration of RTC_SLOW_CLK is performed using a special feature of TIMG0.
  16. * This feature counts the number of XTAL clock cycles within a given number of
  17. * RTC_SLOW_CLK cycles.
  18. *
  19. * Slow clock calibration feature has two modes of operation: one-off and cycling.
  20. * In cycling mode (which is enabled by default on SoC reset), counting of XTAL
  21. * cycles within RTC_SLOW_CLK cycle is done continuously. Cycling mode is enabled
  22. * using TIMG_RTC_CALI_START_CYCLING bit. In one-off mode counting is performed
  23. * once, and TIMG_RTC_CALI_RDY bit is set when counting is done. One-off mode is
  24. * enabled using TIMG_RTC_CALI_START bit.
  25. */
  26. /**
  27. * @brief Clock calibration function used by rtc_clk_cal and rtc_clk_cal_ratio
  28. * @param cal_clk which clock to calibrate
  29. * @param slowclk_cycles number of slow clock cycles to count
  30. * @return number of XTAL clock cycles within the given number of slow clock cycles
  31. */
  32. uint32_t rtc_clk_cal_internal(rtc_cal_sel_t cal_clk, uint32_t slowclk_cycles)
  33. {
  34. /* On ESP32S3, choosing RTC_CAL_RTC_MUX results in calibration of
  35. * the 150k RTC clock regardless of the currenlty selected SLOW_CLK.
  36. * On the ESP32, it used the currently selected SLOW_CLK.
  37. * The following code emulates ESP32 behavior:
  38. */
  39. if (cal_clk == RTC_CAL_RTC_MUX) {
  40. soc_rtc_slow_clk_src_t slow_clk_src = rtc_clk_slow_src_get();
  41. if (slow_clk_src == SOC_RTC_SLOW_CLK_SRC_XTAL32K) {
  42. cal_clk = RTC_CAL_32K_XTAL;
  43. } else if (slow_clk_src == SOC_RTC_SLOW_CLK_SRC_RC_FAST_D256) {
  44. cal_clk = RTC_CAL_8MD256;
  45. }
  46. } else if (cal_clk == RTC_CAL_INTERNAL_OSC) {
  47. cal_clk = RTC_CAL_RTC_MUX;
  48. }
  49. /* Enable requested clock (150k clock is always on) */
  50. bool dig_32k_xtal_enabled = clk_ll_xtal32k_digi_is_enabled();
  51. if (cal_clk == RTC_CAL_32K_XTAL && !dig_32k_xtal_enabled) {
  52. clk_ll_xtal32k_digi_enable();
  53. }
  54. bool rc_fast_enabled = clk_ll_rc_fast_is_enabled();
  55. bool rc_fast_d256_enabled = clk_ll_rc_fast_d256_is_enabled();
  56. if (cal_clk == RTC_CAL_8MD256) {
  57. rtc_clk_8m_enable(true, true);
  58. clk_ll_rc_fast_d256_digi_enable();
  59. }
  60. /* There may be another calibration process already running during we call this function,
  61. * so we should wait the last process is done.
  62. */
  63. if (GET_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_START_CYCLING)) {
  64. /**
  65. * Set a small timeout threshold to accelerate the generation of timeout.
  66. * The internal circuit will be reset when the timeout occurs and will not affect the next calibration.
  67. */
  68. REG_SET_FIELD(TIMG_RTCCALICFG2_REG(0), TIMG_RTC_CALI_TIMEOUT_THRES, 1);
  69. while (!GET_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_RDY)
  70. && !GET_PERI_REG_MASK(TIMG_RTCCALICFG2_REG(0), TIMG_RTC_CALI_TIMEOUT));
  71. }
  72. /* Prepare calibration */
  73. REG_SET_FIELD(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_CLK_SEL, cal_clk);
  74. CLEAR_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_START_CYCLING);
  75. REG_SET_FIELD(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_MAX, slowclk_cycles);
  76. /* Figure out how long to wait for calibration to finish */
  77. /* Set timeout reg and expect time delay*/
  78. uint32_t expected_freq;
  79. if (cal_clk == RTC_CAL_32K_XTAL) {
  80. REG_SET_FIELD(TIMG_RTCCALICFG2_REG(0), TIMG_RTC_CALI_TIMEOUT_THRES, RTC_SLOW_CLK_X32K_CAL_TIMEOUT_THRES(slowclk_cycles));
  81. expected_freq = SOC_CLK_XTAL32K_FREQ_APPROX;
  82. } else if (cal_clk == RTC_CAL_8MD256) {
  83. REG_SET_FIELD(TIMG_RTCCALICFG2_REG(0), TIMG_RTC_CALI_TIMEOUT_THRES, RTC_SLOW_CLK_8MD256_CAL_TIMEOUT_THRES(slowclk_cycles));
  84. expected_freq = SOC_CLK_RC_FAST_D256_FREQ_APPROX;
  85. } else {
  86. REG_SET_FIELD(TIMG_RTCCALICFG2_REG(0), TIMG_RTC_CALI_TIMEOUT_THRES, RTC_SLOW_CLK_150K_CAL_TIMEOUT_THRES(slowclk_cycles));
  87. expected_freq = SOC_CLK_RC_SLOW_FREQ_APPROX;
  88. }
  89. uint32_t us_time_estimate = (uint32_t) (((uint64_t) slowclk_cycles) * MHZ / expected_freq);
  90. /* Start calibration */
  91. CLEAR_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_START);
  92. SET_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_START);
  93. /* Wait for calibration to finish up to another us_time_estimate */
  94. esp_rom_delay_us(us_time_estimate);
  95. uint32_t cal_val;
  96. while (true) {
  97. if (GET_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_RDY)) {
  98. cal_val = REG_GET_FIELD(TIMG_RTCCALICFG1_REG(0), TIMG_RTC_CALI_VALUE);
  99. break;
  100. }
  101. if (GET_PERI_REG_MASK(TIMG_RTCCALICFG2_REG(0), TIMG_RTC_CALI_TIMEOUT)) {
  102. cal_val = 0;
  103. break;
  104. }
  105. }
  106. CLEAR_PERI_REG_MASK(TIMG_RTCCALICFG_REG(0), TIMG_RTC_CALI_START);
  107. /* if dig_32k_xtal was originally off and enabled due to calibration, then set back to off state */
  108. if (cal_clk == RTC_CAL_32K_XTAL && !dig_32k_xtal_enabled) {
  109. clk_ll_xtal32k_digi_disable();
  110. }
  111. if (cal_clk == RTC_CAL_8MD256) {
  112. clk_ll_rc_fast_d256_digi_disable();
  113. rtc_clk_8m_enable(rc_fast_enabled, rc_fast_d256_enabled);
  114. }
  115. return cal_val;
  116. }
  117. uint32_t rtc_clk_cal_ratio(rtc_cal_sel_t cal_clk, uint32_t slowclk_cycles)
  118. {
  119. uint64_t xtal_cycles = rtc_clk_cal_internal(cal_clk, slowclk_cycles);
  120. uint64_t ratio_64 = ((xtal_cycles << RTC_CLK_CAL_FRACT)) / slowclk_cycles;
  121. uint32_t ratio = (uint32_t)(ratio_64 & UINT32_MAX);
  122. return ratio;
  123. }
  124. static inline bool rtc_clk_cal_32k_valid(rtc_xtal_freq_t xtal_freq, uint32_t slowclk_cycles, uint64_t actual_xtal_cycles)
  125. {
  126. uint64_t expected_xtal_cycles = (xtal_freq * 1000000ULL * slowclk_cycles) >> 15; // xtal_freq(hz) * slowclk_cycles / 32768
  127. uint64_t delta = expected_xtal_cycles / 2000; // 5/10000
  128. return (actual_xtal_cycles >= (expected_xtal_cycles - delta)) && (actual_xtal_cycles <= (expected_xtal_cycles + delta));
  129. }
  130. uint32_t rtc_clk_cal(rtc_cal_sel_t cal_clk, uint32_t slowclk_cycles)
  131. {
  132. rtc_xtal_freq_t xtal_freq = rtc_clk_xtal_freq_get();
  133. uint64_t xtal_cycles = rtc_clk_cal_internal(cal_clk, slowclk_cycles);
  134. if ((cal_clk == RTC_CAL_32K_XTAL) && !rtc_clk_cal_32k_valid(xtal_freq, slowclk_cycles, xtal_cycles)) {
  135. return 0;
  136. }
  137. uint64_t divider = ((uint64_t)xtal_freq) * slowclk_cycles;
  138. uint64_t period_64 = ((xtal_cycles << RTC_CLK_CAL_FRACT) + divider / 2 - 1) / divider;
  139. uint32_t period = (uint32_t)(period_64 & UINT32_MAX);
  140. return period;
  141. }
  142. uint64_t rtc_time_us_to_slowclk(uint64_t time_in_us, uint32_t period)
  143. {
  144. /* Overflow will happen in this function if time_in_us >= 2^45, which is about 400 days.
  145. * TODO: fix overflow.
  146. */
  147. return (time_in_us << RTC_CLK_CAL_FRACT) / period;
  148. }
  149. uint64_t rtc_time_slowclk_to_us(uint64_t rtc_cycles, uint32_t period)
  150. {
  151. return (rtc_cycles * period) >> RTC_CLK_CAL_FRACT;
  152. }
  153. uint64_t rtc_time_get(void)
  154. {
  155. return rtc_cntl_ll_get_rtc_time();
  156. }
  157. void rtc_clk_wait_for_slow_cycle(void) //This function may not by useful any more
  158. {
  159. SET_PERI_REG_MASK(RTC_CNTL_SLOW_CLK_CONF_REG, RTC_CNTL_SLOW_CLK_NEXT_EDGE);
  160. while (GET_PERI_REG_MASK(RTC_CNTL_SLOW_CLK_CONF_REG, RTC_CNTL_SLOW_CLK_NEXT_EDGE)) {
  161. esp_rom_delay_us(1);
  162. }
  163. }
  164. uint32_t rtc_clk_freq_cal(uint32_t cal_val)
  165. {
  166. if (cal_val == 0) {
  167. return 0; // cal_val will be denominator, return 0 as the symbol of failure.
  168. }
  169. return 1000000ULL * (1 << RTC_CLK_CAL_FRACT) / cal_val;
  170. }
  171. /// @brief if the calibration is used, we need to enable the timer group0 first
  172. __attribute__((constructor))
  173. static void enable_timer_group0_for_calibration(void)
  174. {
  175. #ifndef BOOTLOADER_BUILD
  176. PERIPH_RCC_ACQUIRE_ATOMIC(PERIPH_TIMG0_MODULE, ref_count) {
  177. if (ref_count == 0) {
  178. timer_ll_enable_bus_clock(0, true);
  179. timer_ll_reset_register(0);
  180. }
  181. }
  182. #else
  183. // no critical section is needed for bootloader
  184. int __DECLARE_RCC_RC_ATOMIC_ENV;
  185. timer_ll_enable_bus_clock(0, true);
  186. timer_ll_reset_register(0);
  187. #endif
  188. }