clk_tree_hal.c 2.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * SPDX-FileCopyrightText: 2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "hal/clk_tree_hal.h"
  7. #include "hal/clk_tree_ll.h"
  8. #include "sdkconfig.h"
  9. #include "hal/assert.h"
  10. #include "hal/log.h"
  11. static const char *CLK_HAL_TAG = "clk_hal";
  12. uint32_t clk_hal_soc_root_get_freq_mhz(soc_cpu_clk_src_t cpu_clk_src)
  13. {
  14. switch (cpu_clk_src) {
  15. case SOC_CPU_CLK_SRC_XTAL:
  16. return clk_hal_xtal_get_freq_mhz();
  17. case SOC_CPU_CLK_SRC_PLL:
  18. return clk_ll_bbpll_get_freq_mhz();
  19. case SOC_CPU_CLK_SRC_RC_FAST:
  20. return SOC_CLK_RC_FAST_FREQ_APPROX / MHZ;
  21. default:
  22. // Unknown CPU_CLK mux input
  23. HAL_ASSERT(false);
  24. return 0;
  25. }
  26. }
  27. uint32_t clk_hal_cpu_get_freq_hz(void)
  28. {
  29. soc_cpu_clk_src_t source = clk_ll_cpu_get_src();
  30. switch (source) {
  31. case SOC_CPU_CLK_SRC_PLL:
  32. return clk_ll_cpu_get_freq_mhz_from_pll() * MHZ;
  33. default: // SOC_CPU_CLK_SRC_XTAL, SOC_CPU_CLK_SRC_RC_FAST...
  34. return clk_hal_soc_root_get_freq_mhz(source) * MHZ / clk_ll_cpu_get_divider();
  35. }
  36. }
  37. uint32_t clk_hal_ahb_get_freq_hz(void)
  38. {
  39. // AHB_CLK path is highly dependent on CPU_CLK path
  40. switch (clk_ll_cpu_get_src()) {
  41. case SOC_CPU_CLK_SRC_PLL:
  42. // AHB_CLK is a fixed value when CPU_CLK is clocked from PLL
  43. return CLK_LL_AHB_MAX_FREQ_MHZ * MHZ;
  44. default: // SOC_CPU_CLK_SRC_XTAL, SOC_CPU_CLK_SRC_RC_FAST...
  45. return clk_hal_cpu_get_freq_hz();
  46. }
  47. }
  48. uint32_t clk_hal_apb_get_freq_hz(void)
  49. {
  50. return clk_hal_ahb_get_freq_hz();
  51. }
  52. uint32_t clk_hal_lp_slow_get_freq_hz(void)
  53. {
  54. switch (clk_ll_rtc_slow_get_src()) {
  55. case SOC_RTC_SLOW_CLK_SRC_RC_SLOW:
  56. return SOC_CLK_RC_SLOW_FREQ_APPROX;
  57. case SOC_RTC_SLOW_CLK_SRC_OSC_SLOW:
  58. return SOC_CLK_OSC_SLOW_FREQ_APPROX;
  59. case SOC_RTC_SLOW_CLK_SRC_RC_FAST_D256:
  60. return SOC_CLK_RC_FAST_D256_FREQ_APPROX;
  61. default:
  62. // Unknown RTC_SLOW_CLK mux input
  63. HAL_ASSERT(false);
  64. return 0;
  65. }
  66. }
  67. uint32_t clk_hal_xtal_get_freq_mhz(void)
  68. {
  69. uint32_t freq = clk_ll_xtal_load_freq_mhz();
  70. if (freq == 0) {
  71. HAL_LOGW(CLK_HAL_TAG, "invalid RTC_XTAL_FREQ_REG value, assume %dMHz", CONFIG_XTAL_FREQ);
  72. return CONFIG_XTAL_FREQ;
  73. }
  74. return freq;
  75. }