gdma_hal_ahb_v1.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * SPDX-FileCopyrightText: 2022-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "soc/soc_caps.h"
  7. #include "hal/assert.h"
  8. #include "hal/gdma_hal_ahb.h"
  9. #include "hal/gdma_ll.h"
  10. static gdma_hal_priv_data_t gdma_ahb_hal_priv_data = {
  11. .m2m_free_periph_mask = GDMA_LL_M2M_FREE_PERIPH_ID_MASK,
  12. };
  13. void gdma_ahb_hal_start_with_desc(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, intptr_t desc_base_addr)
  14. {
  15. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  16. gdma_ll_rx_set_desc_addr(hal->dev, chan_id, desc_base_addr);
  17. gdma_ll_rx_start(hal->dev, chan_id);
  18. } else {
  19. gdma_ll_tx_set_desc_addr(hal->dev, chan_id, desc_base_addr);
  20. gdma_ll_tx_start(hal->dev, chan_id);
  21. }
  22. }
  23. void gdma_ahb_hal_stop(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir)
  24. {
  25. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  26. gdma_ll_rx_stop(hal->dev, chan_id);
  27. } else {
  28. gdma_ll_tx_stop(hal->dev, chan_id);
  29. }
  30. }
  31. void gdma_ahb_hal_append(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir)
  32. {
  33. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  34. gdma_ll_rx_restart(hal->dev, chan_id);
  35. } else {
  36. gdma_ll_tx_restart(hal->dev, chan_id);
  37. }
  38. }
  39. void gdma_ahb_hal_reset(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir)
  40. {
  41. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  42. gdma_ll_rx_reset_channel(hal->dev, chan_id);
  43. } else {
  44. gdma_ll_tx_reset_channel(hal->dev, chan_id);
  45. }
  46. }
  47. void gdma_ahb_hal_set_priority(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, uint32_t priority)
  48. {
  49. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  50. gdma_ll_rx_set_priority(hal->dev, chan_id, priority);
  51. } else {
  52. gdma_ll_tx_set_priority(hal->dev, chan_id, priority);
  53. }
  54. }
  55. void gdma_ahb_hal_connect_peri(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, gdma_trigger_peripheral_t periph, int periph_sub_id)
  56. {
  57. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  58. gdma_ll_rx_reset_channel(hal->dev, chan_id); // reset channel
  59. gdma_ll_rx_connect_to_periph(hal->dev, chan_id, periph, periph_sub_id);
  60. } else {
  61. gdma_ll_tx_reset_channel(hal->dev, chan_id); // reset channel
  62. gdma_ll_tx_connect_to_periph(hal->dev, chan_id, periph, periph_sub_id);
  63. }
  64. }
  65. void gdma_ahb_hal_disconnect_peri(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir)
  66. {
  67. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  68. gdma_ll_rx_disconnect_from_periph(hal->dev, chan_id);
  69. } else {
  70. gdma_ll_tx_disconnect_from_periph(hal->dev, chan_id);
  71. }
  72. }
  73. void gdma_ahb_hal_enable_burst(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, bool en_data_burst, bool en_desc_burst)
  74. {
  75. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  76. gdma_ll_rx_enable_data_burst(hal->dev, chan_id, en_data_burst);
  77. gdma_ll_rx_enable_descriptor_burst(hal->dev, chan_id, en_desc_burst);
  78. } else {
  79. gdma_ll_tx_enable_data_burst(hal->dev, chan_id, en_data_burst);
  80. gdma_ll_tx_enable_descriptor_burst(hal->dev, chan_id, en_desc_burst);
  81. }
  82. }
  83. #if SOC_AHB_GDMA_SUPPORT_PSRAM
  84. void gdma_ahb_hal_set_ext_mem_align(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, uint8_t align)
  85. {
  86. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  87. gdma_ll_rx_set_ext_mem_block_size(hal->dev, chan_id, align);
  88. } else {
  89. gdma_ll_tx_set_ext_mem_block_size(hal->dev, chan_id, align);
  90. }
  91. }
  92. #endif
  93. void gdma_ahb_hal_set_strategy(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, bool en_owner_check, bool en_desc_write_back)
  94. {
  95. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  96. gdma_ll_rx_enable_owner_check(hal->dev, chan_id, en_owner_check);
  97. // RX direction always has the descriptor write-back feature enabled
  98. } else {
  99. gdma_ll_tx_enable_owner_check(hal->dev, chan_id, en_owner_check);
  100. gdma_ll_tx_enable_auto_write_back(hal->dev, chan_id, en_desc_write_back);
  101. }
  102. }
  103. void gdma_ahb_hal_enable_intr(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, uint32_t intr_event_mask, bool en_or_dis)
  104. {
  105. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  106. gdma_ll_rx_enable_interrupt(hal->dev, chan_id, intr_event_mask, en_or_dis);
  107. } else {
  108. gdma_ll_tx_enable_interrupt(hal->dev, chan_id, intr_event_mask, en_or_dis);
  109. }
  110. }
  111. void gdma_ahb_hal_clear_intr(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, uint32_t intr_event_mask)
  112. {
  113. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  114. gdma_ll_rx_clear_interrupt_status(hal->dev, chan_id, intr_event_mask);
  115. } else {
  116. gdma_ll_tx_clear_interrupt_status(hal->dev, chan_id, intr_event_mask);
  117. }
  118. }
  119. uint32_t gdma_ahb_hal_read_intr_status(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir)
  120. {
  121. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  122. return gdma_ll_rx_get_interrupt_status(hal->dev, chan_id);
  123. } else {
  124. return gdma_ll_tx_get_interrupt_status(hal->dev, chan_id);
  125. }
  126. }
  127. uint32_t gdma_ahb_hal_get_intr_status_reg(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir)
  128. {
  129. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  130. return (uint32_t)gdma_ll_rx_get_interrupt_status_reg(hal->dev, chan_id);
  131. } else {
  132. return (uint32_t)gdma_ll_tx_get_interrupt_status_reg(hal->dev, chan_id);
  133. }
  134. }
  135. uint32_t gdma_ahb_hal_get_eof_desc_addr(gdma_hal_context_t *hal, int chan_id, gdma_channel_direction_t dir, bool is_success)
  136. {
  137. if (dir == GDMA_CHANNEL_DIRECTION_RX) {
  138. if (is_success) {
  139. return gdma_ll_rx_get_success_eof_desc_addr(hal->dev, chan_id);
  140. }
  141. return gdma_ll_rx_get_error_eof_desc_addr(hal->dev, chan_id);
  142. } else {
  143. // The TX direction only has success EOF, parameter 'is_success' is ignored
  144. return gdma_ll_tx_get_eof_desc_addr(hal->dev, chan_id);
  145. }
  146. }
  147. void gdma_ahb_hal_init(gdma_hal_context_t *hal, const gdma_hal_config_t *config)
  148. {
  149. hal->dev = GDMA_LL_GET_HW(config->group_id - GDMA_LL_AHB_GROUP_START_ID);
  150. hal->start_with_desc = gdma_ahb_hal_start_with_desc;
  151. hal->stop = gdma_ahb_hal_stop;
  152. hal->append = gdma_ahb_hal_append;
  153. hal->reset = gdma_ahb_hal_reset;
  154. hal->set_priority = gdma_ahb_hal_set_priority;
  155. hal->connect_peri = gdma_ahb_hal_connect_peri;
  156. hal->disconnect_peri = gdma_ahb_hal_disconnect_peri;
  157. hal->enable_burst = gdma_ahb_hal_enable_burst;
  158. hal->set_strategy = gdma_ahb_hal_set_strategy;
  159. hal->enable_intr = gdma_ahb_hal_enable_intr;
  160. hal->clear_intr = gdma_ahb_hal_clear_intr;
  161. hal->read_intr_status = gdma_ahb_hal_read_intr_status;
  162. hal->get_intr_status_reg = gdma_ahb_hal_get_intr_status_reg;
  163. hal->get_eof_desc_addr = gdma_ahb_hal_get_eof_desc_addr;
  164. #if SOC_AHB_GDMA_SUPPORT_PSRAM
  165. hal->set_ext_mem_align = gdma_ahb_hal_set_ext_mem_align;
  166. #endif // SOC_AHB_GDMA_SUPPORT_PSRAM
  167. hal->priv_data = &gdma_ahb_hal_priv_data;
  168. }