ulp_common.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. /*
  2. * SPDX-FileCopyrightText: 2022-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include "esp_err.h"
  8. #include "esp_log.h"
  9. #include "ulp_common.h"
  10. #include "esp_private/esp_clk.h"
  11. #include "soc/rtc.h"
  12. #include "soc/rtc_cntl_periph.h"
  13. #if CONFIG_IDF_TARGET_ESP32
  14. #include "soc/sens_reg.h"
  15. #define ULP_FSM_PREPARE_SLEEP_CYCLES 2 /*!< Cycles spent by FSM preparing ULP for sleep */
  16. #define ULP_FSM_WAKEUP_SLEEP_CYCLES 2 /*!< Cycles spent by FSM waking up ULP from sleep */
  17. #endif
  18. esp_err_t ulp_set_wakeup_period(size_t period_index, uint32_t period_us)
  19. {
  20. if (period_index > 4) {
  21. return ESP_ERR_INVALID_ARG;
  22. }
  23. uint64_t period_us_64 = period_us;
  24. #if CONFIG_IDF_TARGET_ESP32
  25. uint64_t period_cycles = (period_us_64 << RTC_CLK_CAL_FRACT) / esp_clk_slowclk_cal_get();
  26. uint64_t min_sleep_period_cycles = ULP_FSM_PREPARE_SLEEP_CYCLES
  27. + ULP_FSM_WAKEUP_SLEEP_CYCLES
  28. + REG_GET_FIELD(RTC_CNTL_TIMER2_REG, RTC_CNTL_ULPCP_TOUCH_START_WAIT);
  29. if (period_cycles < min_sleep_period_cycles) {
  30. period_cycles = min_sleep_period_cycles;
  31. ESP_LOGW("ulp", "Sleep period clipped to minimum of %"PRIu32" cycles", (uint32_t) min_sleep_period_cycles);
  32. } else {
  33. period_cycles -= min_sleep_period_cycles;
  34. }
  35. REG_SET_FIELD(SENS_ULP_CP_SLEEP_CYC0_REG + period_index * sizeof(uint32_t),
  36. SENS_SLEEP_CYCLES_S0, (uint32_t) period_cycles);
  37. #elif defined(CONFIG_IDF_TARGET_ESP32S2) || defined(CONFIG_IDF_TARGET_ESP32S3)
  38. soc_rtc_slow_clk_src_t slow_clk_src = rtc_clk_slow_src_get();
  39. rtc_cal_sel_t cal_clk = RTC_CAL_RTC_MUX;
  40. if (slow_clk_src == SOC_RTC_SLOW_CLK_SRC_XTAL32K) {
  41. cal_clk = RTC_CAL_32K_XTAL;
  42. } else if (slow_clk_src == SOC_RTC_SLOW_CLK_SRC_RC_FAST_D256) {
  43. cal_clk = RTC_CAL_8MD256;
  44. }
  45. uint32_t slow_clk_period = rtc_clk_cal(cal_clk, 100);
  46. uint64_t period_cycles = rtc_time_us_to_slowclk(period_us_64, slow_clk_period);
  47. REG_SET_FIELD(RTC_CNTL_ULP_CP_TIMER_1_REG, RTC_CNTL_ULP_CP_TIMER_SLP_CYCLE, ((uint32_t)period_cycles));
  48. #endif
  49. return ESP_OK;
  50. }
  51. void ulp_timer_stop(void)
  52. {
  53. #if CONFIG_IDF_TARGET_ESP32
  54. CLEAR_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  55. #else
  56. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_TIMER_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  57. #endif
  58. }
  59. void ulp_timer_resume(void)
  60. {
  61. #if CONFIG_IDF_TARGET_ESP32
  62. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  63. #else
  64. SET_PERI_REG_MASK(RTC_CNTL_ULP_CP_TIMER_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  65. #endif
  66. }