modem_clock_hal.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * SPDX-FileCopyrightText: 2022-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. // The HAL layer for MODEM CLOCK (ESP32-H2 specific part)
  7. #include <stdbool.h>
  8. #include "esp_attr.h"
  9. #include "soc/soc.h"
  10. #include "hal/modem_clock_hal.h"
  11. #include "hal/lp_clkrst_ll.h"
  12. #include "hal/modem_clock_types.h"
  13. #include "hal/assert.h"
  14. typedef enum {
  15. MODEM_CLOCK_XTAL32K_CODE = 0,
  16. MODEM_CLOCK_RC32K_CODE = 1,
  17. MODEM_CLOCK_EXT32K_CODE = 2
  18. } modem_clock_32k_clk_src_code_t;
  19. void IRAM_ATTR modem_clock_hal_enable_modem_adc_common_fe_clock(modem_clock_hal_context_t *hal, bool enable)
  20. {
  21. modem_syscon_ll_enable_fe_apb_clock(hal->syscon_dev, enable);
  22. modem_syscon_ll_enable_fe_32m_clock(hal->syscon_dev, enable);
  23. }
  24. void IRAM_ATTR modem_clock_hal_enable_modem_private_fe_clock(modem_clock_hal_context_t *hal, bool enable)
  25. {
  26. modem_lpcon_ll_enable_fe_mem_clock(hal->lpcon_dev, enable);
  27. modem_syscon_ll_enable_fe_sdm_clock(hal->syscon_dev, enable);
  28. modem_syscon_ll_enable_fe_adc_clock(hal->syscon_dev, enable);
  29. modem_syscon_ll_enable_fe_16m_clock(hal->syscon_dev, enable);
  30. }
  31. void modem_clock_hal_set_ble_rtc_timer_divisor_value(modem_clock_hal_context_t *hal, uint32_t divider)
  32. {
  33. lp_clkrst_ll_set_ble_rtc_timer_divisor_value(&LP_CLKRST, divider);
  34. }
  35. void modem_clock_hal_enable_ble_rtc_timer_clock(modem_clock_hal_context_t *hal, bool enable)
  36. {
  37. // No clock gate on ESP32-H2
  38. }
  39. void modem_clock_hal_deselect_all_ble_rtc_timer_lpclk_source(modem_clock_hal_context_t *hal)
  40. {
  41. lp_clkrst_ll_enable_ble_rtc_timer_slow_osc(&LP_CLKRST, false);
  42. lp_clkrst_ll_enable_ble_rtc_timer_fast_osc(&LP_CLKRST, false);
  43. lp_clkrst_ll_enable_ble_rtc_timer_main_xtal(&LP_CLKRST, false);
  44. lp_clkrst_ll_enable_ble_rtc_timer_32k_xtal(&LP_CLKRST, false);
  45. }
  46. void modem_clock_hal_select_ble_rtc_timer_lpclk_source(modem_clock_hal_context_t *hal, modem_clock_lpclk_src_t src)
  47. {
  48. HAL_ASSERT(src < MODEM_CLOCK_LPCLK_SRC_MAX);
  49. switch (src)
  50. {
  51. case MODEM_CLOCK_LPCLK_SRC_RC_SLOW:
  52. lp_clkrst_ll_enable_ble_rtc_timer_slow_osc(&LP_CLKRST, true);
  53. break;
  54. case MODEM_CLOCK_LPCLK_SRC_RC_FAST:
  55. lp_clkrst_ll_enable_ble_rtc_timer_fast_osc(&LP_CLKRST, true);
  56. break;
  57. case MODEM_CLOCK_LPCLK_SRC_MAIN_XTAL:
  58. lp_clkrst_ll_enable_ble_rtc_timer_main_xtal(&LP_CLKRST, true);
  59. break;
  60. case MODEM_CLOCK_LPCLK_SRC_RC32K:
  61. lp_clkrst_ll_enable_ble_rtc_timer_32k_xtal(&LP_CLKRST, true);
  62. lp_clkrst_ll_select_modem_32k_clock_source(&LP_CLKRST, MODEM_CLOCK_RC32K_CODE);
  63. break;
  64. case MODEM_CLOCK_LPCLK_SRC_XTAL32K:
  65. lp_clkrst_ll_enable_ble_rtc_timer_32k_xtal(&LP_CLKRST, true);
  66. lp_clkrst_ll_select_modem_32k_clock_source(&LP_CLKRST, MODEM_CLOCK_XTAL32K_CODE);
  67. break;
  68. case MODEM_CLOCK_LPCLK_SRC_EXT32K:
  69. lp_clkrst_ll_enable_ble_rtc_timer_32k_xtal(&LP_CLKRST, true);
  70. lp_clkrst_ll_select_modem_32k_clock_source(&LP_CLKRST, MODEM_CLOCK_EXT32K_CODE);
  71. break;
  72. default:
  73. break;
  74. }
  75. }
  76. void modem_clock_hal_deselect_all_coex_lpclk_source(modem_clock_hal_context_t *hal)
  77. {
  78. modem_lpcon_ll_enable_coex_lpclk_slow_osc(hal->lpcon_dev, false);
  79. modem_lpcon_ll_enable_coex_lpclk_fast_osc(hal->lpcon_dev, false);
  80. modem_lpcon_ll_enable_coex_lpclk_32k_xtal(hal->lpcon_dev, false);
  81. modem_lpcon_ll_enable_coex_lpclk_main_xtal(hal->lpcon_dev, false);
  82. }
  83. void modem_clock_hal_select_coex_lpclk_source(modem_clock_hal_context_t *hal, modem_clock_lpclk_src_t src)
  84. {
  85. HAL_ASSERT(src < MODEM_CLOCK_LPCLK_SRC_MAX);
  86. switch (src)
  87. {
  88. case MODEM_CLOCK_LPCLK_SRC_RC_SLOW:
  89. modem_lpcon_ll_enable_coex_lpclk_slow_osc(hal->lpcon_dev, true);
  90. break;
  91. case MODEM_CLOCK_LPCLK_SRC_RC_FAST:
  92. modem_lpcon_ll_enable_coex_lpclk_fast_osc(hal->lpcon_dev, true);
  93. break;
  94. case MODEM_CLOCK_LPCLK_SRC_MAIN_XTAL:
  95. modem_lpcon_ll_enable_coex_lpclk_main_xtal(hal->lpcon_dev, true);
  96. break;
  97. case MODEM_CLOCK_LPCLK_SRC_RC32K:
  98. modem_lpcon_ll_enable_coex_lpclk_32k_xtal(hal->lpcon_dev, true);
  99. lp_clkrst_ll_select_modem_32k_clock_source(&LP_CLKRST, MODEM_CLOCK_RC32K_CODE);
  100. break;
  101. case MODEM_CLOCK_LPCLK_SRC_XTAL32K:
  102. modem_lpcon_ll_enable_coex_lpclk_32k_xtal(hal->lpcon_dev, true);
  103. lp_clkrst_ll_select_modem_32k_clock_source(&LP_CLKRST, MODEM_CLOCK_XTAL32K_CODE);
  104. break;
  105. case MODEM_CLOCK_LPCLK_SRC_EXT32K:
  106. modem_lpcon_ll_enable_coex_lpclk_32k_xtal(hal->lpcon_dev, true);
  107. lp_clkrst_ll_select_modem_32k_clock_source(&LP_CLKRST, MODEM_CLOCK_EXT32K_CODE);
  108. break;
  109. default:
  110. break;
  111. }
  112. }