timer_legacy.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <string.h>
  7. #include "esp_log.h"
  8. #include "esp_err.h"
  9. #include "esp_check.h"
  10. #include "esp_intr_alloc.h"
  11. #include "freertos/FreeRTOS.h"
  12. #include "driver/timer_types_legacy.h"
  13. #include "hal/timer_hal.h"
  14. #include "hal/timer_ll.h"
  15. #include "hal/check.h"
  16. #include "soc/timer_periph.h"
  17. #include "esp_private/esp_clk.h"
  18. #include "soc/timer_group_reg.h"
  19. #include "esp_private/periph_ctrl.h"
  20. static const char *TIMER_TAG = "timer_group";
  21. #define TIMER_GROUP_NUM_ERROR "TIMER GROUP NUM ERROR"
  22. #define TIMER_NUM_ERROR "HW TIMER NUM ERROR"
  23. #define TIMER_PARAM_ADDR_ERROR "HW TIMER PARAM ADDR ERROR"
  24. #define TIMER_NEVER_INIT_ERROR "HW TIMER NEVER INIT ERROR"
  25. #define TIMER_COUNT_DIR_ERROR "HW TIMER COUNTER DIR ERROR"
  26. #define TIMER_AUTORELOAD_ERROR "HW TIMER AUTORELOAD ERROR"
  27. #define TIMER_SCALE_ERROR "HW TIMER SCALE ERROR"
  28. #define TIMER_ALARM_ERROR "HW TIMER ALARM ERROR"
  29. #define DIVIDER_RANGE_ERROR "HW TIMER divider outside of [2, 65536] range error"
  30. #define TIMER_ENTER_CRITICAL(mux) portENTER_CRITICAL_SAFE(mux);
  31. #define TIMER_EXIT_CRITICAL(mux) portEXIT_CRITICAL_SAFE(mux);
  32. typedef struct {
  33. timer_isr_t fn; /*!< isr function */
  34. void *args; /*!< isr function args */
  35. timer_isr_handle_t timer_isr_handle; /*!< interrupt handle */
  36. timer_group_t isr_timer_group; /*!< timer group of interrupt triggered */
  37. } timer_isr_func_t;
  38. typedef struct {
  39. timer_hal_context_t hal;
  40. timer_isr_func_t timer_isr_fun;
  41. timer_src_clk_t clk_src;
  42. gptimer_count_direction_t direction;
  43. uint32_t divider;
  44. uint64_t alarm_value;
  45. bool alarm_en;
  46. bool auto_reload_en;
  47. bool counter_en;
  48. } timer_obj_t;
  49. static timer_obj_t *p_timer_obj[TIMER_GROUP_MAX][TIMER_MAX] = {0};
  50. static portMUX_TYPE timer_spinlock[TIMER_GROUP_MAX] = { [0 ... TIMER_GROUP_MAX - 1] = portMUX_INITIALIZER_UNLOCKED, };
  51. esp_err_t timer_get_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *timer_val)
  52. {
  53. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  54. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  55. ESP_RETURN_ON_FALSE(timer_val != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  56. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  57. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  58. *timer_val = timer_hal_capture_and_get_counter_value(&p_timer_obj[group_num][timer_num]->hal);
  59. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  60. return ESP_OK;
  61. }
  62. esp_err_t timer_get_counter_time_sec(timer_group_t group_num, timer_idx_t timer_num, double *time)
  63. {
  64. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  65. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  66. ESP_RETURN_ON_FALSE(time != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  67. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  68. uint64_t timer_val = timer_hal_capture_and_get_counter_value(&p_timer_obj[group_num][timer_num]->hal);
  69. uint32_t div = p_timer_obj[group_num][timer_num]->divider;
  70. // [clk_tree] TODO: replace the following switch table by clk_tree API
  71. switch (p_timer_obj[group_num][timer_num]->clk_src) {
  72. #if SOC_TIMER_GROUP_SUPPORT_APB
  73. case TIMER_SRC_CLK_APB:
  74. *time = (double)timer_val * div / esp_clk_apb_freq();
  75. break;
  76. #endif
  77. #if SOC_TIMER_GROUP_SUPPORT_XTAL
  78. case TIMER_SRC_CLK_XTAL:
  79. *time = (double)timer_val * div / esp_clk_xtal_freq();
  80. break;
  81. #endif
  82. #if SOC_TIMER_GROUP_SUPPORT_AHB
  83. case TIMER_SRC_CLK_AHB:
  84. *time = (double)timer_val * div / (48 * 1000 * 1000);
  85. break;
  86. #endif
  87. #if SOC_TIMER_GROUP_SUPPORT_PLL_F40M
  88. case TIMER_SRC_CLK_PLL_F40M:
  89. *time = (double)timer_val * div / (40 * 1000 * 1000);
  90. break;
  91. #endif
  92. default:
  93. ESP_RETURN_ON_FALSE(false, ESP_ERR_INVALID_ARG, TIMER_TAG, "invalid clock source");
  94. break;
  95. }
  96. return ESP_OK;
  97. }
  98. esp_err_t timer_set_counter_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t load_val)
  99. {
  100. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  101. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  102. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  103. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  104. timer_hal_set_counter_value(&(p_timer_obj[group_num][timer_num]->hal), load_val);
  105. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  106. return ESP_OK;
  107. }
  108. esp_err_t timer_start(timer_group_t group_num, timer_idx_t timer_num)
  109. {
  110. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  111. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  112. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  113. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  114. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, true);
  115. p_timer_obj[group_num][timer_num]->counter_en = true;
  116. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  117. return ESP_OK;
  118. }
  119. esp_err_t timer_pause(timer_group_t group_num, timer_idx_t timer_num)
  120. {
  121. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  122. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  123. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  124. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  125. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, false);
  126. p_timer_obj[group_num][timer_num]->counter_en = false;
  127. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  128. return ESP_OK;
  129. }
  130. esp_err_t timer_set_counter_mode(timer_group_t group_num, timer_idx_t timer_num, timer_count_dir_t counter_dir)
  131. {
  132. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  133. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  134. ESP_RETURN_ON_FALSE(counter_dir < TIMER_COUNT_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_COUNT_DIR_ERROR);
  135. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  136. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  137. timer_ll_set_count_direction(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, counter_dir);
  138. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  139. return ESP_OK;
  140. }
  141. esp_err_t timer_set_auto_reload(timer_group_t group_num, timer_idx_t timer_num, timer_autoreload_t reload)
  142. {
  143. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  144. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  145. ESP_RETURN_ON_FALSE(reload < TIMER_AUTORELOAD_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_AUTORELOAD_ERROR);
  146. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  147. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  148. timer_ll_enable_auto_reload(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, reload);
  149. p_timer_obj[group_num][timer_num]->auto_reload_en = reload;
  150. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  151. return ESP_OK;
  152. }
  153. esp_err_t timer_set_divider(timer_group_t group_num, timer_idx_t timer_num, uint32_t divider)
  154. {
  155. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  156. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  157. ESP_RETURN_ON_FALSE(divider > 1 && divider < 65537, ESP_ERR_INVALID_ARG, TIMER_TAG, DIVIDER_RANGE_ERROR);
  158. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  159. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  160. timer_ll_set_clock_prescale(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, divider);
  161. p_timer_obj[group_num][timer_num]->divider = divider;
  162. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  163. return ESP_OK;
  164. }
  165. esp_err_t timer_set_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_value)
  166. {
  167. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  168. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  169. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  170. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  171. timer_ll_set_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_value);
  172. p_timer_obj[group_num][timer_num]->alarm_value = alarm_value;
  173. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  174. return ESP_OK;
  175. }
  176. esp_err_t timer_get_alarm_value(timer_group_t group_num, timer_idx_t timer_num, uint64_t *alarm_value)
  177. {
  178. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  179. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  180. ESP_RETURN_ON_FALSE(alarm_value != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  181. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  182. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  183. *alarm_value = p_timer_obj[group_num][timer_num]->alarm_value;
  184. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  185. return ESP_OK;
  186. }
  187. esp_err_t timer_set_alarm(timer_group_t group_num, timer_idx_t timer_num, timer_alarm_t alarm_en)
  188. {
  189. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  190. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  191. ESP_RETURN_ON_FALSE(alarm_en < TIMER_ALARM_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_ALARM_ERROR);
  192. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  193. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  194. timer_ll_enable_alarm(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_en);
  195. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  196. return ESP_OK;
  197. }
  198. static void IRAM_ATTR timer_isr_default(void *arg)
  199. {
  200. bool is_awoken = false;
  201. timer_obj_t *timer_obj = (timer_obj_t *)arg;
  202. if (timer_obj == NULL || timer_obj->timer_isr_fun.fn == NULL) {
  203. return;
  204. }
  205. uint32_t timer_id = timer_obj->hal.timer_id;
  206. timer_hal_context_t *hal = &timer_obj->hal;
  207. TIMER_ENTER_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  208. uint32_t intr_status = timer_ll_get_intr_status(hal->dev);
  209. uint64_t old_alarm_value = timer_obj->alarm_value;
  210. if (intr_status & TIMER_LL_EVENT_ALARM(timer_id)) {
  211. // Clear interrupt status
  212. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_id));
  213. // call user registered callback
  214. is_awoken = timer_obj->timer_isr_fun.fn(timer_obj->timer_isr_fun.args);
  215. // reenable alarm if required
  216. uint64_t new_alarm_value = timer_obj->alarm_value;
  217. bool reenable_alarm = (new_alarm_value != old_alarm_value) || timer_obj->auto_reload_en;
  218. timer_ll_enable_alarm(hal->dev, timer_id, reenable_alarm);
  219. }
  220. TIMER_EXIT_CRITICAL(&timer_spinlock[timer_obj->timer_isr_fun.isr_timer_group]);
  221. if (is_awoken) {
  222. portYIELD_FROM_ISR();
  223. }
  224. }
  225. esp_err_t timer_enable_intr(timer_group_t group_num, timer_idx_t timer_num)
  226. {
  227. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  228. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  229. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  230. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  231. timer_ll_enable_intr(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num), true);
  232. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  233. return ESP_OK;
  234. }
  235. esp_err_t timer_disable_intr(timer_group_t group_num, timer_idx_t timer_num)
  236. {
  237. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  238. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  239. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  240. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  241. timer_ll_enable_intr(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  242. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  243. return ESP_OK;
  244. }
  245. esp_err_t timer_isr_register(timer_group_t group_num, timer_idx_t timer_num,
  246. void (*fn)(void *), void *arg, int intr_alloc_flags, timer_isr_handle_t *handle)
  247. {
  248. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  249. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  250. ESP_RETURN_ON_FALSE(fn != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  251. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  252. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  253. return esp_intr_alloc_intrstatus(timer_group_periph_signals.groups[group_num].timer_irq_id[timer_num],
  254. intr_alloc_flags,
  255. (uint32_t)timer_ll_get_intr_status_reg(hal->dev),
  256. TIMER_LL_EVENT_ALARM(timer_num), fn, arg, handle);
  257. }
  258. esp_err_t timer_isr_callback_add(timer_group_t group_num, timer_idx_t timer_num, timer_isr_t isr_handler, void *args, int intr_alloc_flags)
  259. {
  260. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  261. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  262. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  263. timer_disable_intr(group_num, timer_num);
  264. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = isr_handler;
  265. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = args;
  266. p_timer_obj[group_num][timer_num]->timer_isr_fun.isr_timer_group = group_num;
  267. timer_isr_register(group_num, timer_num, timer_isr_default, (void *)p_timer_obj[group_num][timer_num],
  268. intr_alloc_flags, &(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle));
  269. timer_enable_intr(group_num, timer_num);
  270. return ESP_OK;
  271. }
  272. esp_err_t timer_isr_callback_remove(timer_group_t group_num, timer_idx_t timer_num)
  273. {
  274. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  275. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  276. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  277. timer_disable_intr(group_num, timer_num);
  278. p_timer_obj[group_num][timer_num]->timer_isr_fun.fn = NULL;
  279. p_timer_obj[group_num][timer_num]->timer_isr_fun.args = NULL;
  280. esp_intr_free(p_timer_obj[group_num][timer_num]->timer_isr_fun.timer_isr_handle);
  281. return ESP_OK;
  282. }
  283. esp_err_t timer_init(timer_group_t group_num, timer_idx_t timer_num, const timer_config_t *config)
  284. {
  285. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  286. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  287. ESP_RETURN_ON_FALSE(config != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  288. ESP_RETURN_ON_FALSE(config->divider > 1 && config->divider < 65537, ESP_ERR_INVALID_ARG, TIMER_TAG, DIVIDER_RANGE_ERROR);
  289. ESP_RETURN_ON_FALSE(config->intr_type < TIMER_INTR_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, "only support Level Interrupt");
  290. if (p_timer_obj[group_num][timer_num] == NULL) {
  291. p_timer_obj[group_num][timer_num] = (timer_obj_t *) heap_caps_calloc(1, sizeof(timer_obj_t), MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT);
  292. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num], ESP_ERR_NO_MEM, TIMER_TAG, "no mem for timer object");
  293. }
  294. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  295. periph_module_enable(timer_group_periph_signals.groups[group_num].module);
  296. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  297. timer_hal_init(hal, group_num, timer_num);
  298. timer_hal_set_counter_value(hal, 0);
  299. // although `clk_src` is of `timer_src_clk_t` type, but it's binary compatible with `gptimer_clock_source_t`,
  300. // as the underlying enum entries come from the same `soc_module_clk_t`
  301. timer_ll_set_clock_source(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, (gptimer_clock_source_t)config->clk_src);
  302. timer_ll_set_clock_prescale(hal->dev, timer_num, config->divider);
  303. timer_ll_set_count_direction(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, config->counter_dir);
  304. timer_ll_enable_intr(hal->dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  305. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_num));
  306. timer_ll_enable_alarm(hal->dev, timer_num, config->alarm_en);
  307. timer_ll_enable_auto_reload(hal->dev, timer_num, config->auto_reload);
  308. timer_ll_enable_counter(hal->dev, timer_num, config->counter_en);
  309. p_timer_obj[group_num][timer_num]->clk_src = config->clk_src;
  310. p_timer_obj[group_num][timer_num]->alarm_en = config->alarm_en;
  311. p_timer_obj[group_num][timer_num]->auto_reload_en = config->auto_reload;
  312. p_timer_obj[group_num][timer_num]->direction = config->counter_dir;
  313. p_timer_obj[group_num][timer_num]->counter_en = config->counter_en;
  314. p_timer_obj[group_num][timer_num]->divider = config->divider;
  315. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  316. return ESP_OK;
  317. }
  318. esp_err_t timer_deinit(timer_group_t group_num, timer_idx_t timer_num)
  319. {
  320. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  321. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  322. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  323. timer_hal_context_t *hal = &p_timer_obj[group_num][timer_num]->hal;
  324. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  325. timer_ll_enable_counter(hal->dev, timer_num, false);
  326. timer_ll_enable_intr(hal->dev, TIMER_LL_EVENT_ALARM(timer_num), false);
  327. timer_ll_clear_intr_status(hal->dev, TIMER_LL_EVENT_ALARM(timer_num));
  328. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  329. free(p_timer_obj[group_num][timer_num]);
  330. p_timer_obj[group_num][timer_num] = NULL;
  331. return ESP_OK;
  332. }
  333. esp_err_t timer_get_config(timer_group_t group_num, timer_idx_t timer_num, timer_config_t *config)
  334. {
  335. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  336. ESP_RETURN_ON_FALSE(timer_num < TIMER_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NUM_ERROR);
  337. ESP_RETURN_ON_FALSE(config != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_PARAM_ADDR_ERROR);
  338. ESP_RETURN_ON_FALSE(p_timer_obj[group_num][timer_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  339. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  340. config->alarm_en = p_timer_obj[group_num][timer_num]->alarm_en;
  341. config->auto_reload = p_timer_obj[group_num][timer_num]->auto_reload_en;
  342. config->counter_dir = p_timer_obj[group_num][timer_num]->direction;
  343. config->counter_en = p_timer_obj[group_num][timer_num]->counter_en;
  344. config->divider = p_timer_obj[group_num][timer_num]->divider;
  345. config->intr_type = TIMER_INTR_LEVEL;
  346. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  347. return ESP_OK;
  348. }
  349. esp_err_t timer_group_intr_enable(timer_group_t group_num, timer_intr_t en_mask)
  350. {
  351. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  352. ESP_RETURN_ON_FALSE(p_timer_obj[group_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  353. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  354. timer_ll_enable_intr(p_timer_obj[group_num][0]->hal.dev, en_mask, true);
  355. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  356. return ESP_OK;
  357. }
  358. esp_err_t timer_group_intr_disable(timer_group_t group_num, timer_intr_t disable_mask)
  359. {
  360. ESP_RETURN_ON_FALSE(group_num < TIMER_GROUP_MAX, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_GROUP_NUM_ERROR);
  361. ESP_RETURN_ON_FALSE(p_timer_obj[group_num] != NULL, ESP_ERR_INVALID_ARG, TIMER_TAG, TIMER_NEVER_INIT_ERROR);
  362. TIMER_ENTER_CRITICAL(&timer_spinlock[group_num]);
  363. timer_ll_enable_intr(p_timer_obj[group_num][0]->hal.dev, disable_mask, false);
  364. TIMER_EXIT_CRITICAL(&timer_spinlock[group_num]);
  365. return ESP_OK;
  366. }
  367. uint32_t IRAM_ATTR timer_group_get_intr_status_in_isr(timer_group_t group_num)
  368. {
  369. uint32_t intr_status = 0;
  370. if (p_timer_obj[group_num][TIMER_0] != NULL) {
  371. intr_status = timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num)) & TIMER_LL_EVENT_ALARM(0);
  372. }
  373. #if SOC_TIMER_GROUP_TIMERS_PER_GROUP > 1
  374. else if (p_timer_obj[group_num][TIMER_1] != NULL) {
  375. intr_status = timer_ll_get_intr_status(TIMER_LL_GET_HW(group_num)) & TIMER_LL_EVENT_ALARM(1);
  376. }
  377. #endif
  378. return intr_status;
  379. }
  380. void IRAM_ATTR timer_group_clr_intr_status_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  381. {
  382. timer_ll_clear_intr_status(p_timer_obj[group_num][timer_num]->hal.dev, TIMER_LL_EVENT_ALARM(timer_num));
  383. }
  384. void IRAM_ATTR timer_group_enable_alarm_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  385. {
  386. timer_ll_enable_alarm(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, true);
  387. }
  388. uint64_t IRAM_ATTR timer_group_get_counter_value_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  389. {
  390. timer_ll_trigger_soft_capture(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  391. uint64_t val = timer_ll_get_counter_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num);
  392. return val;
  393. }
  394. void IRAM_ATTR timer_group_set_alarm_value_in_isr(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_val)
  395. {
  396. timer_ll_set_alarm_value(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, alarm_val);
  397. p_timer_obj[group_num][timer_num]->alarm_value = alarm_val;
  398. }
  399. void IRAM_ATTR timer_group_set_counter_enable_in_isr(timer_group_t group_num, timer_idx_t timer_num, timer_start_t counter_en)
  400. {
  401. timer_ll_enable_counter(p_timer_obj[group_num][timer_num]->hal.dev, timer_num, counter_en);
  402. p_timer_obj[group_num][timer_num]->counter_en = counter_en;
  403. }
  404. bool IRAM_ATTR timer_group_get_auto_reload_in_isr(timer_group_t group_num, timer_idx_t timer_num)
  405. {
  406. return p_timer_obj[group_num][timer_num]->auto_reload_en;
  407. }
  408. /**
  409. * @brief This function will be called during start up, to check that this legacy timer group driver is not running along with the gptimer driver
  410. */
  411. __attribute__((constructor))
  412. static void check_legacy_timer_driver_conflict(void)
  413. {
  414. // This function was declared as weak here. gptimer driver has one implementation.
  415. // So if gptimer driver is not linked in, then `gptimer_new_timer()` should be NULL at runtime.
  416. extern __attribute__((weak)) esp_err_t gptimer_new_timer(const void *config, void **ret_timer);
  417. if ((void *)gptimer_new_timer != NULL) {
  418. ESP_EARLY_LOGE(TIMER_TAG, "CONFLICT! driver_ng is not allowed to be used with the legacy driver");
  419. abort();
  420. }
  421. ESP_EARLY_LOGW(TIMER_TAG, "legacy driver is deprecated, please migrate to `driver/gptimer.h`");
  422. }