cache.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. // Copyright 2020 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #ifndef _ROM_CACHE_H_
  14. #define _ROM_CACHE_H_
  15. #include <stdint.h>
  16. #include "esp_bit_defs.h"
  17. #ifdef __cplusplus
  18. extern "C" {
  19. #endif
  20. /** \defgroup cache_apis, cache operation related apis
  21. * @brief cache apis
  22. */
  23. /** @addtogroup cache_apis
  24. * @{
  25. */
  26. #define MIN_ICACHE_SIZE 16384
  27. #define MAX_ICACHE_SIZE 16384
  28. #define MIN_ICACHE_WAYS 8
  29. #define MAX_ICACHE_WAYS 8
  30. #define MAX_CACHE_WAYS 8
  31. #define MIN_CACHE_LINE_SIZE 32
  32. #define TAG_SIZE 4
  33. #define MIN_ICACHE_BANK_NUM 1
  34. #define MAX_ICACHE_BANK_NUM 1
  35. #define CACHE_MEMORY_BANK_NUM 1
  36. #define CACHE_MEMORY_IBANK_SIZE 0x4000
  37. #define MAX_ITAG_BANK_ITEMS (MAX_ICACHE_SIZE / MAX_ICACHE_BANK_NUM / MIN_CACHE_LINE_SIZE)
  38. #define MAX_ITAG_BLOCK_ITEMS (MAX_ICACHE_SIZE / MAX_ICACHE_BANK_NUM / MAX_ICACHE_WAYS / MIN_CACHE_LINE_SIZE)
  39. #define MAX_ITAG_BANK_SIZE (MAX_ITAG_BANK_ITEMS * TAG_SIZE)
  40. #define MAX_ITAG_BLOCK_SIZE (MAX_ITAG_BLOCK_ITEMS * TAG_SIZE)
  41. typedef enum {
  42. CACHE_DCACHE = 0,
  43. CACHE_ICACHE0 = 1,
  44. CACHE_ICACHE1 = 2,
  45. } cache_t;
  46. typedef enum {
  47. CACHE_MEMORY_INVALID = 0,
  48. CACHE_MEMORY_IBANK0 = BIT(0),
  49. CACHE_MEMORY_IBANK1 = BIT(1),
  50. CACHE_MEMORY_IBANK2 = BIT(2),
  51. CACHE_MEMORY_IBANK3 = BIT(3),
  52. CACHE_MEMORY_DBANK0 = BIT(0),
  53. CACHE_MEMORY_DBANK1 = BIT(1),
  54. CACHE_MEMORY_DBANK2 = BIT(2),
  55. CACHE_MEMORY_DBANK3 = BIT(3),
  56. } cache_array_t;
  57. #define ICACHE_SIZE_16KB CACHE_SIZE_HALF
  58. #define ICACHE_SIZE_32KB CACHE_SIZE_FULL
  59. #define DCACHE_SIZE_32KB CACHE_SIZE_HALF
  60. #define DCACHE_SIZE_64KB CACHE_SIZE_FULL
  61. typedef enum {
  62. CACHE_SIZE_HALF = 0, /*!< 8KB for icache and dcache */
  63. CACHE_SIZE_FULL = 1, /*!< 16KB for icache and dcache */
  64. } cache_size_t;
  65. typedef enum {
  66. CACHE_4WAYS_ASSOC = 0, /*!< 4 way associated cache */
  67. CACHE_8WAYS_ASSOC = 1, /*!< 8 way associated cache */
  68. } cache_ways_t;
  69. typedef enum {
  70. CACHE_LINE_SIZE_16B = 0, /*!< 16 Byte cache line size */
  71. CACHE_LINE_SIZE_32B = 1, /*!< 32 Byte cache line size */
  72. CACHE_LINE_SIZE_64B = 2, /*!< 64 Byte cache line size */
  73. } cache_line_size_t;
  74. typedef enum {
  75. CACHE_AUTOLOAD_POSITIVE = 0, /*!< cache autoload step is positive */
  76. CACHE_AUTOLOAD_NEGATIVE = 1, /*!< cache autoload step is negative */
  77. } cache_autoload_order_t;
  78. #define CACHE_AUTOLOAD_STEP(i) ((i) - 1)
  79. typedef enum {
  80. CACHE_AUTOLOAD_MISS_TRIGGER = 0, /*!< autoload only triggered by cache miss */
  81. CACHE_AUTOLOAD_HIT_TRIGGER = 1, /*!< autoload only triggered by cache hit */
  82. CACHE_AUTOLOAD_BOTH_TRIGGER = 2, /*!< autoload triggered both by cache miss and hit */
  83. } cache_autoload_trigger_t;
  84. typedef enum {
  85. CACHE_FREEZE_ACK_BUSY = 0, /*!< in this mode, cache ack busy to CPU if a cache miss happens*/
  86. CACHE_FREEZE_ACK_ERROR = 1, /*!< in this mode, cache ack wrong data to CPU and trigger an error if a cache miss happens */
  87. } cache_freeze_mode_t;
  88. struct cache_mode {
  89. uint32_t cache_size; /*!< cache size in byte */
  90. uint16_t cache_line_size; /*!< cache line size in byte */
  91. uint8_t cache_ways; /*!< cache ways, always 4 */
  92. uint8_t ibus; /*!< the cache index, 0 for dcache, 1 for icache */
  93. };
  94. struct icache_tag_item {
  95. uint32_t valid:1; /*!< the tag item is valid or not */
  96. uint32_t lock:1; /*!< the cache line is locked or not */
  97. uint32_t fifo_cnt:3; /*!< fifo cnt, 0 ~ 3 for 4 ways cache */
  98. uint32_t tag:13; /*!< the tag is the high part of the cache address, however is only 16MB (8MB Ibus + 8MB Dbus) range, and without low part */
  99. uint32_t reserved:14;
  100. };
  101. struct autoload_config {
  102. uint8_t order; /*!< autoload step is positive or negative */
  103. uint8_t trigger; /*!< autoload trigger */
  104. uint8_t ena0; /*!< autoload region0 enable */
  105. uint8_t ena1; /*!< autoload region1 enable */
  106. uint32_t addr0; /*!< autoload region0 start address */
  107. uint32_t size0; /*!< autoload region0 size */
  108. uint32_t addr1; /*!< autoload region1 start address */
  109. uint32_t size1; /*!< autoload region1 size */
  110. };
  111. struct tag_group_info {
  112. struct cache_mode mode; /*!< cache and cache mode */
  113. uint32_t filter_addr; /*!< the address that used to generate the struct */
  114. uint32_t vaddr_offset; /*!< virtual address offset of the cache ways */
  115. uint32_t tag_addr[MAX_CACHE_WAYS]; /*!< tag memory address, only [0~mode.ways-1] is valid to use */
  116. uint32_t cache_memory_offset[MAX_CACHE_WAYS]; /*!< cache memory address, only [0~mode.ways-1] is valid to use */
  117. };
  118. struct lock_config {
  119. uint32_t addr; /*!< manual lock address*/
  120. uint16_t size; /*!< manual lock size*/
  121. uint16_t group; /*!< manual lock group, 0 or 1*/
  122. };
  123. struct cache_internal_stub_table {
  124. uint32_t (* icache_line_size)(void);
  125. uint32_t (* icache_addr)(uint32_t addr);
  126. uint32_t (* dcache_addr)(uint32_t addr);
  127. void (* invalidate_icache_items)(uint32_t addr, uint32_t items);
  128. void (* lock_icache_items)(uint32_t addr, uint32_t items);
  129. void (* unlock_icache_items)(uint32_t addr, uint32_t items);
  130. uint32_t (* suspend_icache_autoload)(void);
  131. void (* resume_icache_autoload)(uint32_t autoload);
  132. void (* freeze_icache_enable)(cache_freeze_mode_t mode);
  133. void (* freeze_icache_disable)(void);
  134. int (* op_addr)(uint32_t start_addr, uint32_t size, uint32_t cache_line_size, uint32_t max_sync_num, void(* cache_Iop)(uint32_t, uint32_t));
  135. };
  136. /* Defined in the interface file, default value is rom_default_cache_internal_table */
  137. extern const struct cache_internal_stub_table* rom_cache_internal_table_ptr;
  138. typedef void (* cache_op_start)(void);
  139. typedef void (* cache_op_end)(void);
  140. typedef struct {
  141. cache_op_start start;
  142. cache_op_end end;
  143. } cache_op_cb_t;
  144. /* Defined in the interface file, default value is NULL */
  145. extern const cache_op_cb_t* rom_cache_op_cb;
  146. #define ESP_ROM_ERR_INVALID_ARG 1
  147. #define MMU_SET_ADDR_ALIGNED_ERROR 2
  148. #define MMU_SET_PASE_SIZE_ERROR 3
  149. #define MMU_SET_VADDR_OUT_RANGE 4
  150. #define CACHE_OP_ICACHE_Y 1
  151. #define CACHE_OP_ICACHE_N 0
  152. /**
  153. * @brief Initialise cache mmu, mark all entries as invalid.
  154. * Please do not call this function in your SDK application.
  155. *
  156. * @param None
  157. *
  158. * @return None
  159. */
  160. void Cache_MMU_Init(void);
  161. /**
  162. * @brief Set ICache mmu mapping.
  163. * Please do not call this function in your SDK application.
  164. *
  165. * @param uint32_t ext_ram : DPORT_MMU_ACCESS_FLASH for flash, DPORT_MMU_INVALID for invalid. In
  166. * esp32c3, external memory is always flash
  167. *
  168. * @param uint32_t vaddr : virtual address in CPU address space.
  169. * Can be Iram0,Iram1,Irom0,Drom0 and AHB buses address.
  170. * Should be aligned by psize.
  171. *
  172. * @param uint32_t paddr : physical address in external memory.
  173. * Should be aligned by psize.
  174. *
  175. * @param uint32_t psize : page size of ICache, in kilobytes. Should be 64 here.
  176. *
  177. * @param uint32_t num : pages to be set.
  178. *
  179. * @param uint32_t fixed : 0 for physical pages grow with virtual pages, other for virtual pages map to same physical page.
  180. *
  181. * @return uint32_t: error status
  182. * 0 : mmu set success
  183. * 2 : vaddr or paddr is not aligned
  184. * 3 : psize error
  185. * 4 : vaddr is out of range
  186. */
  187. int Cache_Ibus_MMU_Set(uint32_t ext_ram, uint32_t vaddr, uint32_t paddr, uint32_t psize, uint32_t num, uint32_t fixed);
  188. /**
  189. * @brief Set DCache mmu mapping.
  190. * Please do not call this function in your SDK application.
  191. *
  192. * @param uint32_t ext_ram : DPORT_MMU_ACCESS_FLASH for flash, DPORT_MMU_INVALID for invalid. In
  193. * esp32c3, external memory is always flash
  194. *
  195. * @param uint32_t vaddr : virtual address in CPU address space.
  196. * Can be DRam0, DRam1, DRom0, DPort and AHB buses address.
  197. * Should be aligned by psize.
  198. *
  199. * @param uint32_t paddr : physical address in external memory.
  200. * Should be aligned by psize.
  201. *
  202. * @param uint32_t psize : page size of DCache, in kilobytes. Should be 64 here.
  203. *
  204. * @param uint32_t num : pages to be set.
  205. * @param uint32_t fixed : 0 for physical pages grow with virtual pages, other for virtual pages map to same physical page.
  206. *
  207. * @return uint32_t: error status
  208. * 0 : mmu set success
  209. * 2 : vaddr or paddr is not aligned
  210. * 3 : psize error
  211. * 4 : vaddr is out of range
  212. */
  213. int Cache_Dbus_MMU_Set(uint32_t ext_ram, uint32_t vaddr, uint32_t paddr, uint32_t psize, uint32_t num, uint32_t fixed);
  214. /**
  215. * @brief Count the pages in the bus room address which map to Flash.
  216. * Please do not call this function in your SDK application.
  217. *
  218. * @param uint32_t bus : the bus to count with.
  219. *
  220. * @param uint32_t * page0_mapped : value should be initial by user, 0 for not mapped, other for mapped count.
  221. *
  222. * return uint32_t : the number of pages which map to Flash.
  223. */
  224. uint32_t Cache_Count_Flash_Pages(uint32_t bus, uint32_t * page0_mapped);
  225. /**
  226. * @brief allocate memory to used by ICache.
  227. * Please do not call this function in your SDK application.
  228. *
  229. * @param cache_array_t icache_low : the data array bank used by icache low part. Due to timing constraint, can only be CACHE_MEMORY_INVALID, CACHE_MEMORY_IBANK0
  230. *
  231. * return none
  232. */
  233. void Cache_Occupy_ICache_MEMORY(cache_array_t icache_low);
  234. /**
  235. * @brief Get cache mode of ICache or DCache.
  236. * Please do not call this function in your SDK application.
  237. *
  238. * @param struct cache_mode * mode : the pointer of cache mode struct, caller should set the icache field
  239. *
  240. * return none
  241. */
  242. void Cache_Get_Mode(struct cache_mode * mode);
  243. /**
  244. * @brief set ICache modes: cache size, associate ways and cache line size.
  245. * Please do not call this function in your SDK application.
  246. *
  247. * @param cache_size_t cache_size : the cache size, can be CACHE_SIZE_HALF and CACHE_SIZE_FULL
  248. *
  249. * @param cache_ways_t ways : the associate ways of cache, can be CACHE_4WAYS_ASSOC and CACHE_8WAYS_ASSOC
  250. *
  251. * @param cache_line_size_t cache_line_size : the cache line size, can be CACHE_LINE_SIZE_16B, CACHE_LINE_SIZE_32B and CACHE_LINE_SIZE_64B
  252. *
  253. * return none
  254. */
  255. void Cache_Set_ICache_Mode(cache_size_t cache_size, cache_ways_t ways, cache_line_size_t cache_line_size);
  256. /**
  257. * @brief set DCache modes: cache size, associate ways and cache line size.
  258. * Please do not call this function in your SDK application.
  259. *
  260. * @param cache_size_t cache_size : the cache size, can be CACHE_SIZE_8KB and CACHE_SIZE_16KB
  261. *
  262. * @param cache_ways_t ways : the associate ways of cache, can be CACHE_4WAYS_ASSOC and CACHE_8WAYS_ASSOC
  263. *
  264. * @param cache_line_size_t cache_line_size : the cache line size, can be CACHE_LINE_SIZE_16B, CACHE_LINE_SIZE_32B and CACHE_LINE_SIZE_64B
  265. *
  266. * return none
  267. */
  268. void Cache_Set_DCache_Mode(cache_size_t cache_size, cache_ways_t ways, cache_line_size_t cache_line_size);
  269. /**
  270. * @brief check if the address is accessed through ICache.
  271. * Please do not call this function in your SDK application.
  272. *
  273. * @param uint32_t addr : the address to check.
  274. *
  275. * @return 1 if the address is accessed through ICache, 0 if not.
  276. */
  277. uint32_t Cache_Address_Through_ICache(uint32_t addr);
  278. /**
  279. * @brief check if the address is accessed through DCache.
  280. * Please do not call this function in your SDK application.
  281. *
  282. * @param uint32_t addr : the address to check.
  283. *
  284. * @return 1 if the address is accessed through DCache, 0 if not.
  285. */
  286. uint32_t Cache_Address_Through_DCache(uint32_t addr);
  287. /**
  288. * @brief Init mmu owner register to make i/d cache use half mmu entries.
  289. *
  290. * @param None
  291. *
  292. * @return None
  293. */
  294. void Cache_Owner_Init(void);
  295. /**
  296. * @brief Invalidate the cache items for ICache.
  297. * Operation will be done CACHE_LINE_SIZE aligned.
  298. * If the region is not in ICache addr room, nothing will be done.
  299. * Please do not call this function in your SDK application.
  300. *
  301. * @param uint32_t addr: start address to invalidate
  302. *
  303. * @param uint32_t items: cache lines to invalidate, items * cache_line_size should not exceed the bus address size(16MB/32MB/64MB)
  304. *
  305. * @return None
  306. */
  307. void Cache_Invalidate_ICache_Items(uint32_t addr, uint32_t items);
  308. /**
  309. * @brief Invalidate the Cache items in the region from ICache or DCache.
  310. * If the region is not in Cache addr room, nothing will be done.
  311. * Please do not call this function in your SDK application.
  312. *
  313. * @param uint32_t addr : invalidated region start address.
  314. *
  315. * @param uint32_t size : invalidated region size.
  316. *
  317. * @return 0 for success
  318. * 1 for invalid argument
  319. */
  320. int Cache_Invalidate_Addr(uint32_t addr, uint32_t size);
  321. /**
  322. * @brief Invalidate all cache items in ICache.
  323. * Please do not call this function in your SDK application.
  324. *
  325. * @param None
  326. *
  327. * @return None
  328. */
  329. void Cache_Invalidate_ICache_All(void);
  330. /**
  331. * @brief Mask all buses through ICache and DCache.
  332. * Please do not call this function in your SDK application.
  333. *
  334. * @param None
  335. *
  336. * @return None
  337. */
  338. void Cache_Mask_All(void);
  339. /**
  340. * @brief Suspend ICache auto preload operation, then you can resume it after some ICache operations.
  341. * Please do not call this function in your SDK application.
  342. *
  343. * @param None
  344. *
  345. * @return uint32_t : 0 for ICache not auto preload before suspend.
  346. */
  347. uint32_t Cache_Suspend_ICache_Autoload(void);
  348. /**
  349. * @brief Resume ICache auto preload operation after some ICache operations.
  350. * Please do not call this function in your SDK application.
  351. *
  352. * @param uint32_t autoload : 0 for ICache not auto preload before suspend.
  353. *
  354. * @return None.
  355. */
  356. void Cache_Resume_ICache_Autoload(uint32_t autoload);
  357. /**
  358. * @brief Start an ICache manual preload, will suspend auto preload of ICache.
  359. * Please do not call this function in your SDK application.
  360. *
  361. * @param uint32_t addr : start address of the preload region.
  362. *
  363. * @param uint32_t size : size of the preload region, should not exceed the size of ICache.
  364. *
  365. * @param uint32_t order : the preload order, 0 for positive, other for negative
  366. *
  367. * @return uint32_t : 0 for ICache not auto preload before manual preload.
  368. */
  369. uint32_t Cache_Start_ICache_Preload(uint32_t addr, uint32_t size, uint32_t order);
  370. /**
  371. * @brief Return if the ICache manual preload done.
  372. * Please do not call this function in your SDK application.
  373. *
  374. * @param None
  375. *
  376. * @return uint32_t : 0 for ICache manual preload not done.
  377. */
  378. uint32_t Cache_ICache_Preload_Done(void);
  379. /**
  380. * @brief End the ICache manual preload to resume auto preload of ICache.
  381. * Please do not call this function in your SDK application.
  382. *
  383. * @param uint32_t autoload : 0 for ICache not auto preload before manual preload.
  384. *
  385. * @return None
  386. */
  387. void Cache_End_ICache_Preload(uint32_t autoload);
  388. /**
  389. * @brief Config autoload parameters of ICache.
  390. * Please do not call this function in your SDK application.
  391. *
  392. * @param struct autoload_config * config : autoload parameters.
  393. *
  394. * @return None
  395. */
  396. void Cache_Config_ICache_Autoload(const struct autoload_config * config);
  397. /**
  398. * @brief Enable auto preload for ICache.
  399. * Please do not call this function in your SDK application.
  400. *
  401. * @param None
  402. *
  403. * @return None
  404. */
  405. void Cache_Enable_ICache_Autoload(void);
  406. /**
  407. * @brief Disable auto preload for ICache.
  408. * Please do not call this function in your SDK application.
  409. *
  410. * @param None
  411. *
  412. * @return None
  413. */
  414. void Cache_Disable_ICache_Autoload(void);
  415. /**
  416. * @brief Config a group of prelock parameters of ICache.
  417. * Please do not call this function in your SDK application.
  418. *
  419. * @param struct lock_config * config : a group of lock parameters.
  420. *
  421. * @return None
  422. */
  423. void Cache_Enable_ICache_PreLock(const struct lock_config *config);
  424. /**
  425. * @brief Disable a group of prelock parameters for ICache.
  426. * However, the locked data will not be released.
  427. * Please do not call this function in your SDK application.
  428. *
  429. * @param uint16_t group : 0 for group0, 1 for group1.
  430. *
  431. * @return None
  432. */
  433. void Cache_Disable_ICache_PreLock(uint16_t group);
  434. /**
  435. * @brief Lock the cache items for ICache.
  436. * Operation will be done CACHE_LINE_SIZE aligned.
  437. * If the region is not in ICache addr room, nothing will be done.
  438. * Please do not call this function in your SDK application.
  439. *
  440. * @param uint32_t addr: start address to lock
  441. *
  442. * @param uint32_t items: cache lines to lock, items * cache_line_size should not exceed the bus address size(16MB/32MB/64MB)
  443. *
  444. * @return None
  445. */
  446. void Cache_Lock_ICache_Items(uint32_t addr, uint32_t items);
  447. /**
  448. * @brief Unlock the cache items for ICache.
  449. * Operation will be done CACHE_LINE_SIZE aligned.
  450. * If the region is not in ICache addr room, nothing will be done.
  451. * Please do not call this function in your SDK application.
  452. *
  453. * @param uint32_t addr: start address to unlock
  454. *
  455. * @param uint32_t items: cache lines to unlock, items * cache_line_size should not exceed the bus address size(16MB/32MB/64MB)
  456. *
  457. * @return None
  458. */
  459. void Cache_Unlock_ICache_Items(uint32_t addr, uint32_t items);
  460. /**
  461. * @brief Lock the cache items in tag memory for ICache or DCache.
  462. * Please do not call this function in your SDK application.
  463. *
  464. * @param uint32_t addr : start address of lock region.
  465. *
  466. * @param uint32_t size : size of lock region.
  467. *
  468. * @return 0 for success
  469. * 1 for invalid argument
  470. */
  471. int Cache_Lock_Addr(uint32_t addr, uint32_t size);
  472. /**
  473. * @brief Unlock the cache items in tag memory for ICache or DCache.
  474. * Please do not call this function in your SDK application.
  475. *
  476. * @param uint32_t addr : start address of unlock region.
  477. *
  478. * @param uint32_t size : size of unlock region.
  479. *
  480. * @return 0 for success
  481. * 1 for invalid argument
  482. */
  483. int Cache_Unlock_Addr(uint32_t addr, uint32_t size);
  484. /**
  485. * @brief Disable ICache access for the cpu.
  486. * This operation will make all ICache tag memory invalid, CPU can't access ICache, ICache will keep idle.
  487. * Please do not call this function in your SDK application.
  488. *
  489. * @return uint32_t : auto preload enabled before
  490. */
  491. uint32_t Cache_Disable_ICache(void);
  492. /**
  493. * @brief Enable ICache access for the cpu.
  494. * Please do not call this function in your SDK application.
  495. *
  496. * @param uint32_t autoload : ICache will preload then.
  497. *
  498. * @return None
  499. */
  500. void Cache_Enable_ICache(uint32_t autoload);
  501. /**
  502. * @brief Suspend ICache access for the cpu.
  503. * The ICache tag memory is still there, CPU can't access ICache, ICache will keep idle.
  504. * Please do not change MMU, cache mode or tag memory(tag memory can be changed in some special case).
  505. * Please do not call this function in your SDK application.
  506. *
  507. * @param None
  508. *
  509. * @return uint32_t : auto preload enabled before
  510. */
  511. uint32_t Cache_Suspend_ICache(void);
  512. /**
  513. * @brief Resume ICache access for the cpu.
  514. * Please do not call this function in your SDK application.
  515. *
  516. * @param uint32_t autoload : ICache will preload then.
  517. *
  518. * @return None
  519. */
  520. void Cache_Resume_ICache(uint32_t autoload);
  521. /**
  522. * @brief Get ICache cache line size
  523. *
  524. * @param None
  525. *
  526. * @return uint32_t: 16, 32, 64 Byte
  527. */
  528. uint32_t Cache_Get_ICache_Line_Size(void);
  529. /**
  530. * @brief Set default mode from boot, 8KB ICache, 16Byte cache line size.
  531. *
  532. * @param None
  533. *
  534. * @return None
  535. */
  536. void Cache_Set_Default_Mode(void);
  537. /**
  538. * @brief Set default mode from boot, 8KB ICache, 16Byte cache line size.
  539. *
  540. * @param None
  541. *
  542. * @return None
  543. */
  544. void Cache_Enable_Defalut_ICache_Mode(void);
  545. /**
  546. * @brief Enable freeze for ICache.
  547. * Any miss request will be rejected, including cpu miss and preload/autoload miss.
  548. * Please do not call this function in your SDK application.
  549. *
  550. * @param cache_freeze_mode_t mode : 0 for assert busy 1 for assert hit
  551. *
  552. * @return None
  553. */
  554. void Cache_Freeze_ICache_Enable(cache_freeze_mode_t mode);
  555. /**
  556. * @brief Disable freeze for ICache.
  557. * Please do not call this function in your SDK application.
  558. *
  559. * @return None
  560. */
  561. void Cache_Freeze_ICache_Disable(void);
  562. /**
  563. * @brief Travel tag memory to run a call back function.
  564. * ICache and DCache are suspend when doing this.
  565. * The callback will get the parameter tag_group_info, which will include a group of tag memory addresses and cache memory addresses.
  566. * Please do not call this function in your SDK application.
  567. *
  568. * @param struct cache_mode * mode : the cache to check and the cache mode.
  569. *
  570. * @param uint32_t filter_addr : only the cache lines which may include the filter_address will be returned to the call back function.
  571. * 0 for do not filter, all cache lines will be returned.
  572. *
  573. * @param void (* process)(struct tag_group_info *) : call back function, which may be called many times, a group(the addresses in the group are in the same position in the cache ways) a time.
  574. *
  575. * @return None
  576. */
  577. void Cache_Travel_Tag_Memory(struct cache_mode * mode, uint32_t filter_addr, void (* process)(struct tag_group_info *));
  578. /**
  579. * @brief Get the virtual address from cache mode, cache tag and the virtual address offset of cache ways.
  580. * Please do not call this function in your SDK application.
  581. *
  582. * @param struct cache_mode * mode : the cache to calculate the virtual address and the cache mode.
  583. *
  584. * @param uint32_t tag : the tag part fo a tag item, 12-14 bits.
  585. *
  586. * @param uint32_t addr_offset : the virtual address offset of the cache ways.
  587. *
  588. * @return uint32_t : the virtual address.
  589. */
  590. uint32_t Cache_Get_Virtual_Addr(struct cache_mode *mode, uint32_t tag, uint32_t vaddr_offset);
  591. /**
  592. * @brief Get cache memory block base address.
  593. * Please do not call this function in your SDK application.
  594. *
  595. * @param uint32_t icache : 0 for dcache, other for icache.
  596. *
  597. * @param uint32_t bank_no : 0 ~ 3 bank.
  598. *
  599. * @return uint32_t : the cache memory block base address, 0 if the block not used.
  600. */
  601. uint32_t Cache_Get_Memory_BaseAddr(uint32_t icache, uint32_t bank_no);
  602. /**
  603. * @brief Get the cache memory address from cache mode, cache memory offset and the virtual address offset of cache ways.
  604. * Please do not call this function in your SDK application.
  605. *
  606. * @param struct cache_mode * mode : the cache to calculate the virtual address and the cache mode.
  607. *
  608. * @param uint32_t cache_memory_offset : the cache memory offset of the whole cache (ICache or DCache) for the cache line.
  609. *
  610. * @param uint32_t addr_offset : the virtual address offset of the cache ways.
  611. *
  612. * @return uint32_t : the virtual address.
  613. */
  614. uint32_t Cache_Get_Memory_Addr(struct cache_mode *mode, uint32_t cache_memory_offset, uint32_t vaddr_offset);
  615. /**
  616. * @brief Get the cache memory value by DRAM address.
  617. * Please do not call this function in your SDK application.
  618. *
  619. * @param uint32_t cache_memory_addr : DRAM address for the cache memory, should be 4 byte aligned for IBus address.
  620. *
  621. * @return uint32_t : the word value of the address.
  622. */
  623. uint32_t Cache_Get_Memory_value(uint32_t cache_memory_addr);
  624. /**
  625. * @}
  626. */
  627. /**
  628. * @brief Get the cache MMU IROM end address.
  629. * Please do not call this function in your SDK application.
  630. *
  631. * @param void
  632. *
  633. * @return uint32_t : the word value of the address.
  634. */
  635. uint32_t Cache_Get_IROM_MMU_End(void);
  636. /**
  637. * @brief Get the cache MMU DROM end address.
  638. * Please do not call this function in your SDK application.
  639. *
  640. * @param void
  641. *
  642. * @return uint32_t : the word value of the address.
  643. */
  644. uint32_t Cache_Get_DROM_MMU_End(void);
  645. /**
  646. * @brief Lock the permission control section configuration. After lock, any
  647. * configuration modification will be bypass. Digital reset will clear the lock!
  648. * Please do not call this function in your SDK application.
  649. *
  650. * @param int ibus : 1 for lock ibus pms, 0 for lock dbus pms
  651. *
  652. * @return None
  653. */
  654. void Cache_Pms_Lock(int ibus);
  655. /**
  656. * @brief Set three ibus pms boundary address, which will determine pms reject section and section 1/2.
  657. * Please do not call this function in your SDK application.
  658. *
  659. * @param uint32_t ibus_boundary0_addr : vaddress for split line0
  660. *
  661. * @param uint32_t ibus_boundary1_addr : vaddress for split line1
  662. *
  663. * @param uint32_t ibus_boundary2_addr : vaddress for split line2
  664. *
  665. * @return int : ESP_ROM_ERR_INVALID_ARG for invalid address, 0 for success
  666. */
  667. int Cache_Ibus_Pms_Set_Addr(uint32_t ibus_boundary0_addr, uint32_t ibus_boundary1_addr, uint32_t ibus_boundary2_addr);
  668. /**
  669. * @brief Set three ibus pms attribute, which will determine pms in different section and world.
  670. * Please do not call this function in your SDK application.
  671. *
  672. * @param uint32_t ibus_pms_sct2_attr : attr for section2
  673. *
  674. * @param uint32_t ibus_pms_sct1_attr : attr for section1
  675. *
  676. * @return None
  677. */
  678. void Cache_Ibus_Pms_Set_Attr(uint32_t ibus_pms_sct2_attr, uint32_t ibus_pms_sct1_attr);
  679. /**
  680. * @brief Set three dbus pms boundary address, which will determine pms reject section and section 1/2.
  681. * Please do not call this function in your SDK application.
  682. *
  683. * @param uint32_t dbus_boundary0_addr : vaddress for split line0
  684. *
  685. * @param uint32_t dbus_boundary1_addr : vaddress for split line1
  686. *
  687. * @param uint32_t dbus_boundary2_addr : vaddress for split line2
  688. *
  689. * @return int : ESP_ROM_ERR_INVALID_ARG for invalid address, 0 for success
  690. */
  691. int Cache_Dbus_Pms_Set_Addr(uint32_t dbus_boundary0_addr, uint32_t dbus_boundary1_addr, uint32_t dbus_boundary2_addr);
  692. /**
  693. * @brief Set three dbus pms attribute, which will determine pms in different section and world.
  694. * Please do not call this function in your SDK application.
  695. *
  696. * @param uint32_t dbus_pms_sct2_attr : attr for section2
  697. *
  698. * @param uint32_t dbus_pms_sct1_attr : attr for section1
  699. *
  700. * @return None
  701. */
  702. void Cache_Dbus_Pms_Set_Attr(uint32_t dbus_pms_sct2_attr, uint32_t dbus_pms_sct1_attr);
  703. /**
  704. * @brief Used by SPI flash mmap
  705. *
  706. */
  707. uint32_t flash_instr_rodata_start_page(uint32_t bus);
  708. uint32_t flash_instr_rodata_end_page(uint32_t bus);
  709. #ifdef __cplusplus
  710. }
  711. #endif
  712. #endif /* _ROM_CACHE_H_ */