test_reset_reason.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. #include "unity.h"
  2. #include "esp_system.h"
  3. #include "esp_task_wdt.h"
  4. #include "esp_attr.h"
  5. #include "soc/rtc.h"
  6. #include "hal/wdt_hal.h"
  7. #include "esp_sleep.h"
  8. #if CONFIG_IDF_TARGET_ARCH_RISCV
  9. #include "riscv/riscv_interrupts.h"
  10. #endif
  11. #define RTC_BSS_ATTR __attribute__((section(".rtc.bss")))
  12. #define CHECK_VALUE 0x89abcdef
  13. #if CONFIG_IDF_TARGET_ESP32
  14. #define DEEPSLEEP "DEEPSLEEP_RESET"
  15. #define LOAD_STORE_ERROR "LoadStoreError"
  16. #define RESET "SW_CPU_RESET"
  17. #define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
  18. #define INT_WDT "TG1WDT_SYS_RESET"
  19. #define RTC_WDT "RTCWDT_RTC_RESET"
  20. #ifdef CONFIG_ESP32_REV_MIN_3
  21. #define BROWNOUT "RTCWDT_BROWN_OUT_RESET"
  22. #else
  23. #define BROWNOUT "SW_CPU_RESET"
  24. #endif // CONFIG_ESP32_REV_MIN_3
  25. #define STORE_ERROR "StoreProhibited"
  26. #elif CONFIG_IDF_TARGET_ESP32S2 || CONFIG_IDF_TARGET_ESP32S3
  27. #define DEEPSLEEP "DSLEEP"
  28. #define LOAD_STORE_ERROR "LoadStoreError"
  29. #define RESET "RTC_SW_CPU_RST"
  30. #define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
  31. #define INT_WDT "TG1WDT_SYS_RST"
  32. #define RTC_WDT "RTCWDT_RTC_RST"
  33. #define BROWNOUT "BROWN_OUT_RST"
  34. #define STORE_ERROR "StoreProhibited"
  35. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32H2 || CONFIG_IDF_TARGET_ESP32C2
  36. #define DEEPSLEEP "DSLEEP"
  37. #define LOAD_STORE_ERROR "Store access fault"
  38. #define RESET "RTC_SW_CPU_RST"
  39. #define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
  40. #define INT_WDT "TG1WDT_SYS_RST"
  41. #define RTC_WDT "RTCWDT_RTC_RST"
  42. #define BROWNOUT "BROWNOUT_RST"
  43. #define STORE_ERROR LOAD_STORE_ERROR
  44. #endif // CONFIG_IDF_TARGET_ESP32
  45. /* This test needs special test runners: rev1 silicon, and SPI flash with
  46. * fast start-up time. Otherwise reset reason will be RTCWDT_RESET.
  47. */
  48. TEST_CASE("reset reason ESP_RST_POWERON", "[reset][ignore]")
  49. {
  50. TEST_ASSERT_EQUAL(ESP_RST_POWERON, esp_reset_reason());
  51. }
  52. #if !TEMPORARY_DISABLED_FOR_TARGETS(ESP32C2)
  53. //IDF-5059
  54. static __NOINIT_ATTR uint32_t s_noinit_val;
  55. static RTC_NOINIT_ATTR uint32_t s_rtc_noinit_val;
  56. static RTC_DATA_ATTR uint32_t s_rtc_data_val;
  57. static RTC_BSS_ATTR uint32_t s_rtc_bss_val;
  58. /* There is no practical difference between placing something into RTC_DATA and
  59. * RTC_RODATA. This only checks a usage pattern where the variable has a non-zero
  60. * initializer (should be initialized by the bootloader).
  61. */
  62. static RTC_RODATA_ATTR uint32_t s_rtc_rodata_val = CHECK_VALUE;
  63. static RTC_FAST_ATTR uint32_t s_rtc_force_fast_val;
  64. static RTC_SLOW_ATTR uint32_t s_rtc_force_slow_val;
  65. static void setup_values(void)
  66. {
  67. s_noinit_val = CHECK_VALUE;
  68. s_rtc_noinit_val = CHECK_VALUE;
  69. s_rtc_data_val = CHECK_VALUE;
  70. s_rtc_bss_val = CHECK_VALUE;
  71. TEST_ASSERT_EQUAL_HEX32_MESSAGE(CHECK_VALUE, s_rtc_rodata_val,
  72. "s_rtc_rodata_val should already be set up");
  73. s_rtc_force_fast_val = CHECK_VALUE;
  74. s_rtc_force_slow_val = CHECK_VALUE;
  75. }
  76. #if !TEMPORARY_DISABLED_FOR_TARGETS(ESP32S3)
  77. static void do_deep_sleep(void)
  78. {
  79. setup_values();
  80. esp_sleep_enable_timer_wakeup(10000);
  81. esp_deep_sleep_start();
  82. }
  83. static void check_reset_reason_deep_sleep(void)
  84. {
  85. TEST_ASSERT_EQUAL(ESP_RST_DEEPSLEEP, esp_reset_reason());
  86. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  87. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_data_val);
  88. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_bss_val);
  89. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  90. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_force_fast_val);
  91. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_force_slow_val);
  92. }
  93. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_DEEPSLEEP", "[reset_reason][reset="DEEPSLEEP"]",
  94. do_deep_sleep,
  95. check_reset_reason_deep_sleep);
  96. #endif // TEMPORARY_DISABLED_FOR_TARGETS
  97. static void do_exception(void)
  98. {
  99. setup_values();
  100. *(int*) (0x40000001) = 0;
  101. }
  102. static void do_abort(void)
  103. {
  104. setup_values();
  105. abort();
  106. }
  107. static void check_reset_reason_panic(void)
  108. {
  109. TEST_ASSERT_EQUAL(ESP_RST_PANIC, esp_reset_reason());
  110. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  111. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  112. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  113. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  114. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  115. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  116. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  117. }
  118. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after exception", "[reset_reason][reset="LOAD_STORE_ERROR","RESET"]",
  119. do_exception,
  120. check_reset_reason_panic);
  121. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after abort", "[reset_reason][reset=abort,"RESET"]",
  122. do_abort,
  123. check_reset_reason_panic);
  124. static void do_restart(void)
  125. {
  126. setup_values();
  127. esp_restart();
  128. }
  129. #if portNUM_PROCESSORS > 1
  130. static void do_restart_from_app_cpu(void)
  131. {
  132. setup_values();
  133. xTaskCreatePinnedToCore((TaskFunction_t) &do_restart, "restart", 2048, NULL, 5, NULL, 1);
  134. vTaskDelay(2);
  135. }
  136. #endif
  137. static void check_reset_reason_sw(void)
  138. {
  139. TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
  140. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  141. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  142. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  143. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  144. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  145. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  146. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  147. }
  148. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart", "[reset_reason][reset="RESET"]",
  149. do_restart,
  150. check_reset_reason_sw);
  151. #if portNUM_PROCESSORS > 1
  152. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart from APP CPU", "[reset_reason][reset="RESET"]",
  153. do_restart_from_app_cpu,
  154. check_reset_reason_sw);
  155. #endif
  156. static void do_int_wdt(void)
  157. {
  158. setup_values();
  159. #if CONFIG_FREERTOS_SMP
  160. BaseType_t prev_level = portDISABLE_INTERRUPTS();
  161. #else
  162. BaseType_t prev_level = portSET_INTERRUPT_MASK_FROM_ISR();
  163. #endif
  164. (void) prev_level;
  165. while(1);
  166. }
  167. static void do_int_wdt_hw(void)
  168. {
  169. setup_values();
  170. #if CONFIG_IDF_TARGET_ARCH_RISCV
  171. riscv_global_interrupts_disable();
  172. #else
  173. XTOS_SET_INTLEVEL(XCHAL_NMILEVEL);
  174. #endif
  175. while(1);
  176. }
  177. static void check_reset_reason_int_wdt(void)
  178. {
  179. TEST_ASSERT_EQUAL(ESP_RST_INT_WDT, esp_reset_reason());
  180. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  181. }
  182. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_INT_WDT after interrupt watchdog (panic)",
  183. "[reset_reason][reset="INT_WDT_PANIC","RESET"]",
  184. do_int_wdt,
  185. check_reset_reason_int_wdt);
  186. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_INT_WDT after interrupt watchdog (hw)",
  187. "[reset_reason][reset="INT_WDT"]",
  188. do_int_wdt_hw,
  189. check_reset_reason_int_wdt);
  190. static void do_task_wdt(void)
  191. {
  192. setup_values();
  193. esp_task_wdt_config_t twdt_config = {
  194. .timeout_ms = 1000,
  195. .idle_core_mask = (1 << 0), // Watch core 0 idle
  196. .trigger_panic = true,
  197. };
  198. TEST_ASSERT_EQUAL(ESP_OK, esp_task_wdt_init(&twdt_config));
  199. while(1);
  200. }
  201. static void check_reset_reason_task_wdt(void)
  202. {
  203. TEST_ASSERT_EQUAL(ESP_RST_TASK_WDT, esp_reset_reason());
  204. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  205. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  206. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  207. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  208. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  209. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  210. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  211. }
  212. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_TASK_WDT after task watchdog",
  213. "[reset_reason][reset="RESET"]",
  214. do_task_wdt,
  215. check_reset_reason_task_wdt);
  216. static void do_rtc_wdt(void)
  217. {
  218. setup_values();
  219. // Enable RTC watchdog for 0.1 second
  220. wdt_hal_context_t rtc_wdt_ctx;
  221. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  222. uint32_t stage_timeout_ticks = rtc_clk_slow_freq_get_hz() / 10;
  223. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  224. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  225. wdt_hal_set_flashboot_en(&rtc_wdt_ctx, true);
  226. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  227. while(1);
  228. }
  229. static void check_reset_reason_any_wdt(void)
  230. {
  231. TEST_ASSERT_EQUAL(ESP_RST_WDT, esp_reset_reason());
  232. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  233. }
  234. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_WDT after RTC watchdog",
  235. "[reset_reason][reset="RTC_WDT"]",
  236. do_rtc_wdt,
  237. check_reset_reason_any_wdt);
  238. static void do_brownout(void)
  239. {
  240. setup_values();
  241. printf("Manual test: lower the supply voltage to cause brownout\n");
  242. vTaskSuspend(NULL);
  243. }
  244. static void check_reset_reason_brownout(void)
  245. {
  246. TEST_ASSERT_EQUAL(ESP_RST_BROWNOUT, esp_reset_reason());
  247. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  248. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  249. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  250. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  251. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  252. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  253. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  254. }
  255. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_BROWNOUT after brownout event",
  256. "[reset_reason][ignore][reset="BROWNOUT"]",
  257. do_brownout,
  258. check_reset_reason_brownout);
  259. #endif //!TEMPORARY_DISABLED_FOR_TARGETS(ESP32C2)
  260. #ifdef CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
  261. #ifndef CONFIG_FREERTOS_UNICORE
  262. #include "xt_instr_macros.h"
  263. #include "xtensa/config/specreg.h"
  264. static int size_stack = 1024 * 3;
  265. static StackType_t *start_addr_stack;
  266. static int fibonacci(int n, void* func(void))
  267. {
  268. int tmp1 = n, tmp2 = n;
  269. uint32_t base, start;
  270. RSR(WINDOWBASE, base);
  271. RSR(WINDOWSTART, start);
  272. printf("WINDOWBASE = %-2d WINDOWSTART = 0x%x\n", base, start);
  273. if (n <= 1) {
  274. StackType_t *last_addr_stack = esp_cpu_get_sp();
  275. StackType_t *used_stack = (StackType_t *) (start_addr_stack - last_addr_stack);
  276. printf("addr_stack = %p, used[%p]/all[0x%x] space in stack\n", last_addr_stack, used_stack, size_stack);
  277. func();
  278. return n;
  279. }
  280. int fib = fibonacci(n - 1, func) + fibonacci(n - 2, func);
  281. printf("fib = %d\n", (tmp1 - tmp2) + fib);
  282. return fib;
  283. }
  284. static void test_task(void *func)
  285. {
  286. start_addr_stack = esp_cpu_get_sp();
  287. if (esp_ptr_external_ram(start_addr_stack)) {
  288. printf("restart_task: uses external stack, addr_stack = %p\n", start_addr_stack);
  289. } else {
  290. printf("restart_task: uses internal stack, addr_stack = %p\n", start_addr_stack);
  291. }
  292. fibonacci(35, func);
  293. }
  294. static void func_do_exception(void)
  295. {
  296. *((int *) 0) = 0;
  297. }
  298. static void init_restart_task(void)
  299. {
  300. StackType_t *stack_for_task = (StackType_t *) heap_caps_calloc(1, size_stack, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  301. printf("init_task: current addr_stack = %p, stack_for_task = %p\n", esp_cpu_get_sp(), stack_for_task);
  302. static StaticTask_t task_buf;
  303. xTaskCreateStaticPinnedToCore(test_task, "test_task", size_stack, esp_restart, 5, stack_for_task, &task_buf, 1);
  304. while (1) { };
  305. }
  306. static void init_task_do_exception(void)
  307. {
  308. StackType_t *stack_for_task = (StackType_t *) heap_caps_calloc(1, size_stack, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  309. printf("init_task: current addr_stack = %p, stack_for_task = %p\n", esp_cpu_get_sp(), stack_for_task);
  310. static StaticTask_t task_buf;
  311. xTaskCreateStaticPinnedToCore(test_task, "test_task", size_stack, func_do_exception, 5, stack_for_task, &task_buf, 1);
  312. while (1) { };
  313. }
  314. static void test1_finish(void)
  315. {
  316. TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
  317. printf("test - OK\n");
  318. }
  319. static void test2_finish(void)
  320. {
  321. TEST_ASSERT_EQUAL(ESP_RST_PANIC, esp_reset_reason());
  322. printf("test - OK\n");
  323. }
  324. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart in a task with spiram stack", "[spiram_stack][reset="RESET"]",
  325. init_restart_task,
  326. test1_finish);
  327. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after an exception in a task with spiram stack", "[spiram_stack][reset="STORE_ERROR","RESET"]",
  328. init_task_do_exception,
  329. test2_finish);
  330. #endif // CONFIG_FREERTOS_UNICORE
  331. #endif // CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
  332. /* Not tested here: ESP_RST_SDIO */