efuse_hal.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * SPDX-FileCopyrightText: 2021-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "sdkconfig.h"
  7. #include <sys/param.h>
  8. #include "soc/soc_caps.h"
  9. #include "hal/assert.h"
  10. #include "hal/efuse_hal.h"
  11. #include "hal/efuse_ll.h"
  12. #define ESP_EFUSE_BLOCK_ERROR_BITS(error_reg, block) ((error_reg) & (0x0F << (4 * (block))))
  13. uint32_t efuse_hal_get_major_chip_version(void)
  14. {
  15. return efuse_ll_get_chip_wafer_version_major();
  16. }
  17. uint32_t efuse_hal_get_minor_chip_version(void)
  18. {
  19. return efuse_ll_get_chip_wafer_version_minor();
  20. }
  21. /******************* eFuse control functions *************************/
  22. void efuse_hal_set_timing(uint32_t apb_freq_hz)
  23. {
  24. (void) apb_freq_hz;
  25. efuse_ll_set_pwr_off_num(0x190);
  26. }
  27. void efuse_hal_read(void)
  28. {
  29. efuse_hal_set_timing(0);
  30. efuse_ll_set_conf_read_op_code();
  31. efuse_ll_set_read_cmd();
  32. while (efuse_ll_get_read_cmd() != 0) { }
  33. /*Due to a hardware error, we have to read READ_CMD again to make sure the efuse clock is normal*/
  34. while (efuse_ll_get_read_cmd() != 0) { }
  35. }
  36. void efuse_hal_clear_program_registers(void)
  37. {
  38. ets_efuse_clear_program_registers();
  39. }
  40. void efuse_hal_program(uint32_t block)
  41. {
  42. efuse_hal_set_timing(0);
  43. efuse_ll_set_conf_write_op_code();
  44. efuse_ll_set_pgm_cmd(block);
  45. while (efuse_ll_get_pgm_cmd() != 0) { }
  46. efuse_hal_clear_program_registers();
  47. efuse_hal_read();
  48. }
  49. void efuse_hal_rs_calculate(const void *data, void *rs_values)
  50. {
  51. ets_efuse_rs_calculate(data, rs_values);
  52. }
  53. /******************* eFuse control functions *************************/
  54. bool efuse_hal_is_coding_error_in_block(unsigned block)
  55. {
  56. if (block == 0) {
  57. for (unsigned i = 0; i < 5; i++) {
  58. if (REG_READ(EFUSE_RD_REPEAT_ERR0_REG + i * 4)) {
  59. return true;
  60. }
  61. }
  62. } else if (block <= 10) {
  63. // EFUSE_RD_RS_ERR0_REG: (hi) BLOCK8, BLOCK7, BLOCK6, BLOCK5, BLOCK4, BLOCK3, BLOCK2, BLOCK1 (low)
  64. // EFUSE_RD_RS_ERR1_REG: BLOCK10, BLOCK9
  65. block--;
  66. uint32_t error_reg = REG_READ(EFUSE_RD_RS_ERR0_REG + (block / 8) * 4);
  67. return ESP_EFUSE_BLOCK_ERROR_BITS(error_reg, block % 8) != 0;
  68. }
  69. return false;
  70. }