i2c_ulp.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * SPDX-FileCopyrightText: 2020-2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #define I2C_ULP 0x61
  7. #define I2C_ULP_HOSTID 0
  8. #define I2C_ULP_IR_RESETB 0
  9. #define I2C_ULP_IR_RESETB_MSB 0
  10. #define I2C_ULP_IR_RESETB_LSB 0
  11. #define I2C_ULP_XPD_REG_SLP 0
  12. #define I2C_ULP_XPD_REG_SLP_MSB 1
  13. #define I2C_ULP_XPD_REG_SLP_LSB 1
  14. #define I2C_ULP_DBIAS_SLP 0
  15. #define I2C_ULP_DBIAS_SLP_MSB 7
  16. #define I2C_ULP_DBIAS_SLP_LSB 4
  17. #define I2C_ULP_IR_FORCE_XPD_BIAS_BUF 1
  18. #define I2C_ULP_IR_FORCE_XPD_BIAS_BUF_MSB 1
  19. #define I2C_ULP_IR_FORCE_XPD_BIAS_BUF_LSB 1
  20. #define I2C_ULP_IR_FORCE_XPD_IPH 1
  21. #define I2C_ULP_IR_FORCE_XPD_IPH_MSB 2
  22. #define I2C_ULP_IR_FORCE_XPD_IPH_LSB 2
  23. #define I2C_ULP_IR_FORCE_XPD_VGATE_BUF 1
  24. #define I2C_ULP_IR_FORCE_XPD_VGATE_BUF_MSB 3
  25. #define I2C_ULP_IR_FORCE_XPD_VGATE_BUF_LSB 3
  26. #define I2C_ULP_IR_FORCE_DISABLE_BIAS_SLEEP 1
  27. #define I2C_ULP_IR_FORCE_DISABLE_BIAS_SLEEP_MSB 4
  28. #define I2C_ULP_IR_FORCE_DISABLE_BIAS_SLEEP_LSB 4
  29. #define I2C_ULP_IR_ZOS_XPD 2
  30. #define I2C_ULP_IR_ZOS_XPD_MSB 0
  31. #define I2C_ULP_IR_ZOS_XPD_LSB 0
  32. #define I2C_ULP_IR_ZOS_RSTB 2
  33. #define I2C_ULP_IR_ZOS_RSTB_MSB 1
  34. #define I2C_ULP_IR_ZOS_RSTB_LSB 1
  35. #define I2C_ULP_IR_ZOS_RESTART 2
  36. #define I2C_ULP_IR_ZOS_RESTART_MSB 2
  37. #define I2C_ULP_IR_ZOS_RESTART_LSB 2
  38. #define I2C_ULP_DTEST 3
  39. #define I2C_ULP_DTEST_MSB 1
  40. #define I2C_ULP_DTEST_LSB 0
  41. #define I2C_ULP_ENT_BG 3
  42. #define I2C_ULP_ENT_BG_MSB 2
  43. #define I2C_ULP_ENT_BG_LSB 2
  44. #define I2C_ULP_MODE_LVDET 3
  45. #define I2C_ULP_MODE_LVDET_MSB 3
  46. #define I2C_ULP_MODE_LVDET_LSB 3
  47. #define I2C_ULP_DREF_LVDET 3
  48. #define I2C_ULP_DREF_LVDET_MSB 6
  49. #define I2C_ULP_DREF_LVDET_LSB 4
  50. #define I2C_ULP_XPD_LVDET 3
  51. #define I2C_ULP_XPD_LVDET_MSB 7
  52. #define I2C_ULP_XPD_LVDET_LSB 7
  53. #define I2C_ULP_INT_XPD_XTAL_CK_DIG_REG 4
  54. #define I2C_ULP_INT_XPD_XTAL_CK_DIG_REG_MSB 0
  55. #define I2C_ULP_INT_XPD_XTAL_CK_DIG_REG_LSB 0
  56. #define I2C_ULP_INT_XPD_XTAL_BUF 4
  57. #define I2C_ULP_INT_XPD_XTAL_BUF_MSB 1
  58. #define I2C_ULP_INT_XPD_XTAL_BUF_LSB 1
  59. #define I2C_ULP_INT_XPD_RC_CK 4
  60. #define I2C_ULP_INT_XPD_RC_CK_MSB 2
  61. #define I2C_ULP_INT_XPD_RC_CK_LSB 2
  62. #define I2C_ULP_XTAL_DPHASE 4
  63. #define I2C_ULP_XTAL_DPHASE_MSB 3
  64. #define I2C_ULP_XTAL_DPHASE_LSB 3
  65. #define I2C_ULP_INT_XPD_XTAL_LIN_REG 4
  66. #define I2C_ULP_INT_XPD_XTAL_LIN_REG_MSB 4
  67. #define I2C_ULP_INT_XPD_XTAL_LIN_REG_LSB 4
  68. #define I2C_ULP_XTAL_RESTART_DC_CAL 4
  69. #define I2C_ULP_XTAL_RESTART_DC_CAL_MSB 5
  70. #define I2C_ULP_XTAL_RESTART_DC_CAL_LSB 5
  71. #define I2C_ULP_XTAL_DAC 5
  72. #define I2C_ULP_XTAL_DAC_MSB 3
  73. #define I2C_ULP_XTAL_DAC_LSB 0
  74. #define I2C_ULP_XTAL_DBLEED 6
  75. #define I2C_ULP_XTAL_DBLEED_MSB 4
  76. #define I2C_ULP_XTAL_DBLEED_LSB 0
  77. #define I2C_ULP_XTAL_CAL_DONE 6
  78. #define I2C_ULP_XTAL_CAL_DONE_MSB 5
  79. #define I2C_ULP_XTAL_CAL_DONE_LSB 5
  80. #define I2C_ULP_ZOS_DONE 6
  81. #define I2C_ULP_ZOS_DONE_MSB 6
  82. #define I2C_ULP_ZOS_DONE_LSB 6