flash_ops_esp32c2.c 2.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * SPDX-FileCopyrightText: 2020-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <string.h>
  7. #include <sys/param.h>
  8. #include "spi_flash_mmap.h"
  9. #include "soc/system_reg.h"
  10. #include "soc/soc_memory_layout.h"
  11. #include "esp32c2/rom/cache.h"
  12. #include "hal/spi_flash_hal.h"
  13. #include "esp_flash.h"
  14. #include "esp_log.h"
  15. #include "esp_attr.h"
  16. #include "esp_rom_spiflash.h"
  17. #include "esp_private/spi_flash_os.h"
  18. #define SPICACHE SPIMEM0
  19. #define SPIFLASH SPIMEM1
  20. #define FLASH_WRAP_CMD 0x77
  21. esp_err_t spi_flash_wrap_set(spi_flash_wrap_mode_t mode)
  22. {
  23. uint32_t reg_bkp_ctrl = SPIFLASH.ctrl.val;
  24. uint32_t reg_bkp_usr = SPIFLASH.user.val;
  25. SPIFLASH.user.fwrite_dio = 0;
  26. SPIFLASH.user.fwrite_dual = 0;
  27. SPIFLASH.user.fwrite_qio = 1;
  28. SPIFLASH.user.fwrite_quad = 0;
  29. SPIFLASH.ctrl.fcmd_dual = 0;
  30. SPIFLASH.ctrl.fcmd_quad = 0;
  31. SPIFLASH.user.usr_dummy = 0;
  32. SPIFLASH.user.usr_addr = 1;
  33. SPIFLASH.user.usr_command = 1;
  34. SPIFLASH.user2.usr_command_bitlen = 7;
  35. SPIFLASH.user2.usr_command_value = FLASH_WRAP_CMD;
  36. SPIFLASH.user1.usr_addr_bitlen = 23;
  37. SPIFLASH.addr = 0;
  38. SPIFLASH.user.usr_miso = 0;
  39. SPIFLASH.user.usr_mosi = 1;
  40. SPIFLASH.mosi_dlen.usr_mosi_bit_len = 7;
  41. SPIFLASH.data_buf[0] = (uint32_t) mode << 4;;
  42. SPIFLASH.cmd.usr = 1;
  43. while (SPIFLASH.cmd.usr != 0)
  44. { }
  45. SPIFLASH.ctrl.val = reg_bkp_ctrl;
  46. SPIFLASH.user.val = reg_bkp_usr;
  47. return ESP_OK;
  48. }
  49. esp_err_t spi_flash_enable_wrap(uint32_t wrap_size)
  50. {
  51. switch (wrap_size) {
  52. case 8:
  53. return spi_flash_wrap_set(FLASH_WRAP_MODE_8B);
  54. case 16:
  55. return spi_flash_wrap_set(FLASH_WRAP_MODE_16B);
  56. case 32:
  57. return spi_flash_wrap_set(FLASH_WRAP_MODE_32B);
  58. case 64:
  59. return spi_flash_wrap_set(FLASH_WRAP_MODE_64B);
  60. default:
  61. return ESP_FAIL;
  62. }
  63. }
  64. void spi_flash_disable_wrap(void)
  65. {
  66. spi_flash_wrap_set(FLASH_WRAP_MODE_DISABLE);
  67. }
  68. bool spi_flash_support_wrap_size(uint32_t wrap_size)
  69. {
  70. if (!REG_GET_BIT(SPI_MEM_CTRL_REG(0), SPI_MEM_FREAD_QIO) || !REG_GET_BIT(SPI_MEM_CTRL_REG(0), SPI_MEM_FASTRD_MODE)) {
  71. return ESP_FAIL;
  72. }
  73. switch (wrap_size) {
  74. case 0:
  75. case 8:
  76. case 16:
  77. case 32:
  78. case 64:
  79. return true;
  80. default:
  81. return false;
  82. }
  83. }