ulp.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * SPDX-FileCopyrightText: 2010-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdio.h>
  7. #include <string.h>
  8. #include <stdlib.h>
  9. #include "sdkconfig.h"
  10. #include "esp_attr.h"
  11. #include "esp_err.h"
  12. #include "esp_log.h"
  13. #include "esp_private/esp_clk.h"
  14. #if CONFIG_IDF_TARGET_ESP32
  15. #include "esp32/ulp.h"
  16. #elif CONFIG_IDF_TARGET_ESP32S2
  17. #include "esp32s2/ulp.h"
  18. #elif CONFIG_IDF_TARGET_ESP32S3
  19. #include "esp32s3/ulp.h"
  20. #endif
  21. #include "soc/soc.h"
  22. #include "soc/rtc.h"
  23. #include "soc/rtc_cntl_reg.h"
  24. #include "soc/sens_reg.h"
  25. #include "ulp_common.h"
  26. #include "esp_rom_sys.h"
  27. typedef struct {
  28. uint32_t magic;
  29. uint16_t text_offset;
  30. uint16_t text_size;
  31. uint16_t data_size;
  32. uint16_t bss_size;
  33. } ulp_binary_header_t;
  34. #define ULP_BINARY_MAGIC_ESP32 (0x00706c75)
  35. static const char* TAG = "ulp";
  36. esp_err_t ulp_run(uint32_t entry_point)
  37. {
  38. #if CONFIG_IDF_TARGET_ESP32
  39. // disable ULP timer
  40. CLEAR_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  41. // wait for at least 1 RTC_SLOW_CLK cycle
  42. esp_rom_delay_us(10);
  43. // set entry point
  44. REG_SET_FIELD(SENS_SAR_START_FORCE_REG, SENS_PC_INIT, entry_point);
  45. // disable force start
  46. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_FORCE_START_TOP_M);
  47. // set time until wakeup is allowed to the smallest possible
  48. REG_SET_FIELD(RTC_CNTL_TIMER5_REG, RTC_CNTL_MIN_SLP_VAL, RTC_CNTL_MIN_SLP_VAL_MIN);
  49. // make sure voltage is raised when RTC 8MCLK is enabled
  50. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_I2C_FOLW_8M);
  51. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_CORE_FOLW_8M);
  52. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_SLEEP_FOLW_8M);
  53. // enable ULP timer
  54. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  55. #else
  56. /* Reset COCPU when power on. */
  57. SET_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_RESET);
  58. esp_rom_delay_us(20);
  59. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_RESET);
  60. // disable ULP timer
  61. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_TIMER_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN);
  62. // wait for at least 1 RTC_SLOW_CLK cycle
  63. esp_rom_delay_us(10);
  64. // set entry point
  65. REG_SET_FIELD(RTC_CNTL_ULP_CP_TIMER_REG, RTC_CNTL_ULP_CP_PC_INIT, entry_point);
  66. SET_PERI_REG_MASK(RTC_CNTL_COCPU_CTRL_REG, RTC_CNTL_COCPU_SEL); // Select ULP_TIMER trigger target for ULP.
  67. // start ULP clock gate.
  68. SET_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG ,RTC_CNTL_ULP_CP_CLK_FO);
  69. // ULP FSM sends the DONE signal.
  70. CLEAR_PERI_REG_MASK(RTC_CNTL_COCPU_CTRL_REG, RTC_CNTL_COCPU_DONE_FORCE);
  71. #if CONFIG_IDF_TARGET_ESP32S3
  72. /* Set the CLKGATE_EN signal on esp32s3 */
  73. SET_PERI_REG_MASK(RTC_CNTL_COCPU_CTRL_REG, RTC_CNTL_COCPU_CLKGATE_EN);
  74. #endif
  75. /* Clear interrupt COCPU status */
  76. REG_WRITE(RTC_CNTL_INT_CLR_REG, RTC_CNTL_COCPU_INT_CLR | RTC_CNTL_COCPU_TRAP_INT_CLR | RTC_CNTL_ULP_CP_INT_CLR);
  77. // 1: start with timer. wait ULP_TIMER cnt timer.
  78. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_FORCE_START_TOP); // Select ULP_TIMER timer as COCPU trigger source
  79. SET_PERI_REG_MASK(RTC_CNTL_ULP_CP_TIMER_REG, RTC_CNTL_ULP_CP_SLP_TIMER_EN); // Software to turn on the ULP_TIMER timer
  80. #endif
  81. return ESP_OK;
  82. }
  83. esp_err_t ulp_load_binary(uint32_t load_addr, const uint8_t* program_binary, size_t program_size)
  84. {
  85. size_t program_size_bytes = program_size * sizeof(uint32_t);
  86. size_t load_addr_bytes = load_addr * sizeof(uint32_t);
  87. if (program_size_bytes < sizeof(ulp_binary_header_t)) {
  88. return ESP_ERR_INVALID_SIZE;
  89. }
  90. if (load_addr_bytes > CONFIG_ULP_COPROC_RESERVE_MEM) {
  91. return ESP_ERR_INVALID_ARG;
  92. }
  93. if (load_addr_bytes + program_size_bytes > CONFIG_ULP_COPROC_RESERVE_MEM) {
  94. return ESP_ERR_INVALID_SIZE;
  95. }
  96. // Make a copy of a header in case program_binary isn't aligned
  97. ulp_binary_header_t header;
  98. memcpy(&header, program_binary, sizeof(header));
  99. if (header.magic != ULP_BINARY_MAGIC_ESP32) {
  100. return ESP_ERR_NOT_SUPPORTED;
  101. }
  102. size_t total_size = (size_t) header.text_offset + (size_t) header.text_size +
  103. (size_t) header.data_size;
  104. ESP_LOGD(TAG, "program_size_bytes: %d total_size: %d offset: %d .text: %d, .data: %d, .bss: %d",
  105. program_size_bytes, total_size, header.text_offset,
  106. header.text_size, header.data_size, header.bss_size);
  107. if (total_size != program_size_bytes) {
  108. return ESP_ERR_INVALID_SIZE;
  109. }
  110. size_t text_data_size = header.text_size + header.data_size;
  111. uint8_t* base = (uint8_t*) RTC_SLOW_MEM;
  112. memcpy(base + load_addr_bytes, program_binary + header.text_offset, text_data_size);
  113. memset(base + load_addr_bytes + text_data_size, 0, header.bss_size);
  114. return ESP_OK;
  115. }