spi_slave.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include <hal/spi_ll.h>
  15. #include <hal/spi_slave_hal.h>
  16. #include <soc/lldesc.h>
  17. #include "driver/spi_common_internal.h"
  18. #include "driver/spi_slave.h"
  19. #include "soc/spi_periph.h"
  20. #include "esp32/rom/ets_sys.h"
  21. #include "esp_types.h"
  22. #include "esp_attr.h"
  23. #include "esp_intr_alloc.h"
  24. #include "esp_log.h"
  25. #include "esp_err.h"
  26. #include "esp_pm.h"
  27. #include "freertos/FreeRTOS.h"
  28. #include "freertos/semphr.h"
  29. #include "freertos/xtensa_api.h"
  30. #include "freertos/task.h"
  31. #include "soc/soc_memory_layout.h"
  32. #include "esp32/rom/lldesc.h"
  33. #include "driver/gpio.h"
  34. #include "esp_heap_caps.h"
  35. static const char *SPI_TAG = "spi_slave";
  36. #define SPI_CHECK(a, str, ret_val) \
  37. if (!(a)) { \
  38. ESP_LOGE(SPI_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  39. return (ret_val); \
  40. }
  41. #define VALID_HOST(x) (x>SPI_HOST && x<=VSPI_HOST)
  42. #ifdef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  43. #define SPI_SLAVE_ISR_ATTR IRAM_ATTR
  44. #else
  45. #define SPI_SLAVE_ISR_ATTR
  46. #endif
  47. #ifdef CONFIG_SPI_SLAVE_IN_IRAM
  48. #define SPI_SLAVE_ATTR IRAM_ATTR
  49. #else
  50. #define SPI_SLAVE_ATTR
  51. #endif
  52. typedef struct {
  53. int id;
  54. spi_slave_interface_config_t cfg;
  55. intr_handle_t intr;
  56. spi_slave_hal_context_t hal;
  57. spi_slave_transaction_t *cur_trans;
  58. uint32_t flags;
  59. int max_transfer_sz;
  60. QueueHandle_t trans_queue;
  61. QueueHandle_t ret_queue;
  62. int dma_chan;
  63. #ifdef CONFIG_PM_ENABLE
  64. esp_pm_lock_handle_t pm_lock;
  65. #endif
  66. } spi_slave_t;
  67. static spi_slave_t *spihost[SOC_SPI_PERIPH_NUM];
  68. static void IRAM_ATTR spi_intr(void *arg);
  69. static inline bool bus_is_iomux(spi_slave_t *host)
  70. {
  71. return host->flags&SPICOMMON_BUSFLAG_IOMUX_PINS;
  72. }
  73. static void freeze_cs(spi_slave_t *host)
  74. {
  75. gpio_matrix_in(GPIO_FUNC_IN_HIGH, spi_periph_signal[host->id].spics_in, false);
  76. }
  77. // Use this function instead of cs_initial to avoid overwrite the output config
  78. // This is used in test by internal gpio matrix connections
  79. static inline void restore_cs(spi_slave_t *host)
  80. {
  81. if (bus_is_iomux(host)) {
  82. gpio_iomux_in(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in);
  83. } else {
  84. gpio_matrix_in(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in, false);
  85. }
  86. }
  87. esp_err_t spi_slave_initialize(spi_host_device_t host, const spi_bus_config_t *bus_config, const spi_slave_interface_config_t *slave_config, int dma_chan)
  88. {
  89. bool spi_chan_claimed, dma_chan_claimed;
  90. esp_err_t ret = ESP_OK;
  91. esp_err_t err;
  92. //We only support HSPI/VSPI, period.
  93. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  94. SPI_CHECK( dma_chan >= 0 && dma_chan <= 2, "invalid dma channel", ESP_ERR_INVALID_ARG );
  95. SPI_CHECK((bus_config->intr_flags & (ESP_INTR_FLAG_HIGH|ESP_INTR_FLAG_EDGE|ESP_INTR_FLAG_INTRDISABLED))==0, "intr flag not allowed", ESP_ERR_INVALID_ARG);
  96. #ifndef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  97. SPI_CHECK((bus_config->intr_flags & ESP_INTR_FLAG_IRAM)==0, "ESP_INTR_FLAG_IRAM should be disabled when CONFIG_SPI_SLAVE_ISR_IN_IRAM is not set.", ESP_ERR_INVALID_ARG);
  98. #endif
  99. spi_chan_claimed=spicommon_periph_claim(host, "spi slave");
  100. SPI_CHECK(spi_chan_claimed, "host already in use", ESP_ERR_INVALID_STATE);
  101. bool use_dma = dma_chan != 0;
  102. if (use_dma) {
  103. dma_chan_claimed=spicommon_dma_chan_claim(dma_chan);
  104. if ( !dma_chan_claimed ) {
  105. spicommon_periph_free( host );
  106. SPI_CHECK(dma_chan_claimed, "dma channel already in use", ESP_ERR_INVALID_STATE);
  107. }
  108. }
  109. spihost[host] = malloc(sizeof(spi_slave_t));
  110. if (spihost[host] == NULL) {
  111. ret = ESP_ERR_NO_MEM;
  112. goto cleanup;
  113. }
  114. memset(spihost[host], 0, sizeof(spi_slave_t));
  115. memcpy(&spihost[host]->cfg, slave_config, sizeof(spi_slave_interface_config_t));
  116. spihost[host]->id = host;
  117. err = spicommon_bus_initialize_io(host, bus_config, dma_chan, SPICOMMON_BUSFLAG_SLAVE|bus_config->flags, &spihost[host]->flags);
  118. if (err!=ESP_OK) {
  119. ret = err;
  120. goto cleanup;
  121. }
  122. spicommon_cs_initialize(host, slave_config->spics_io_num, 0, !bus_is_iomux(spihost[host]));
  123. // The slave DMA suffers from unexpected transactions. Forbid reading if DMA is enabled by disabling the CS line.
  124. if (use_dma) freeze_cs(spihost[host]);
  125. int dma_desc_ct = 0;
  126. spihost[host]->dma_chan = dma_chan;
  127. if (use_dma) {
  128. //See how many dma descriptors we need and allocate them
  129. dma_desc_ct = (bus_config->max_transfer_sz + SPI_MAX_DMA_LEN - 1) / SPI_MAX_DMA_LEN;
  130. if (dma_desc_ct == 0) dma_desc_ct = 1; //default to 4k when max is not given
  131. spihost[host]->max_transfer_sz = dma_desc_ct * SPI_MAX_DMA_LEN;
  132. } else {
  133. //We're limited to non-DMA transfers: the SPI work registers can hold 64 bytes at most.
  134. spihost[host]->max_transfer_sz = SOC_SPI_MAXIMUM_BUFFER_SIZE;
  135. }
  136. #ifdef CONFIG_PM_ENABLE
  137. err = esp_pm_lock_create(ESP_PM_APB_FREQ_MAX, 0, "spi_slave",
  138. &spihost[host]->pm_lock);
  139. if (err != ESP_OK) {
  140. ret = err;
  141. goto cleanup;
  142. }
  143. // Lock APB frequency while SPI slave driver is in use
  144. esp_pm_lock_acquire(spihost[host]->pm_lock);
  145. #endif //CONFIG_PM_ENABLE
  146. //Create queues
  147. spihost[host]->trans_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  148. spihost[host]->ret_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  149. if (!spihost[host]->trans_queue || !spihost[host]->ret_queue) {
  150. ret = ESP_ERR_NO_MEM;
  151. goto cleanup;
  152. }
  153. int flags = bus_config->intr_flags | ESP_INTR_FLAG_INTRDISABLED;
  154. err = esp_intr_alloc(spicommon_irqsource_for_host(host), flags, spi_intr, (void *)spihost[host], &spihost[host]->intr);
  155. if (err != ESP_OK) {
  156. ret = err;
  157. goto cleanup;
  158. }
  159. spi_slave_hal_context_t *hal = &spihost[host]->hal;
  160. spi_slave_hal_init(hal, host);
  161. if (dma_desc_ct) {
  162. hal->dmadesc_tx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  163. hal->dmadesc_rx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  164. if (!hal->dmadesc_tx || !hal->dmadesc_rx) {
  165. ret = ESP_ERR_NO_MEM;
  166. goto cleanup;
  167. }
  168. }
  169. hal->dmadesc_n = dma_desc_ct;
  170. hal->rx_lsbfirst = (slave_config->flags & SPI_SLAVE_RXBIT_LSBFIRST) ? 1 : 0;
  171. hal->tx_lsbfirst = (slave_config->flags & SPI_SLAVE_TXBIT_LSBFIRST) ? 1 : 0;
  172. hal->mode = slave_config->mode;
  173. hal->use_dma = use_dma;
  174. spi_slave_hal_setup_device(hal);
  175. return ESP_OK;
  176. cleanup:
  177. if (spihost[host]) {
  178. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  179. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  180. free(spihost[host]->hal.dmadesc_tx);
  181. free(spihost[host]->hal.dmadesc_rx);
  182. #ifdef CONFIG_PM_ENABLE
  183. if (spihost[host]->pm_lock) {
  184. esp_pm_lock_release(spihost[host]->pm_lock);
  185. esp_pm_lock_delete(spihost[host]->pm_lock);
  186. }
  187. #endif
  188. }
  189. spi_slave_hal_deinit(&spihost[host]->hal);
  190. free(spihost[host]);
  191. spihost[host] = NULL;
  192. spicommon_periph_free(host);
  193. spicommon_dma_chan_free(dma_chan);
  194. return ret;
  195. }
  196. esp_err_t spi_slave_free(spi_host_device_t host)
  197. {
  198. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  199. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  200. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  201. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  202. if ( spihost[host]->dma_chan > 0 ) {
  203. spicommon_dma_chan_free ( spihost[host]->dma_chan );
  204. }
  205. free(spihost[host]->hal.dmadesc_tx);
  206. free(spihost[host]->hal.dmadesc_rx);
  207. esp_intr_free(spihost[host]->intr);
  208. #ifdef CONFIG_PM_ENABLE
  209. esp_pm_lock_release(spihost[host]->pm_lock);
  210. esp_pm_lock_delete(spihost[host]->pm_lock);
  211. #endif //CONFIG_PM_ENABLE
  212. free(spihost[host]);
  213. spihost[host] = NULL;
  214. spicommon_periph_free(host);
  215. return ESP_OK;
  216. }
  217. esp_err_t SPI_SLAVE_ATTR spi_slave_queue_trans(spi_host_device_t host, const spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  218. {
  219. BaseType_t r;
  220. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  221. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  222. SPI_CHECK(spihost[host]->dma_chan == 0 || trans_desc->tx_buffer==NULL || esp_ptr_dma_capable(trans_desc->tx_buffer),
  223. "txdata not in DMA-capable memory", ESP_ERR_INVALID_ARG);
  224. SPI_CHECK(spihost[host]->dma_chan == 0 || trans_desc->rx_buffer==NULL ||
  225. (esp_ptr_dma_capable(trans_desc->rx_buffer) && esp_ptr_word_aligned(trans_desc->rx_buffer) &&
  226. (trans_desc->length%4==0)),
  227. "rxdata not in DMA-capable memory or not WORD aligned", ESP_ERR_INVALID_ARG);
  228. SPI_CHECK(trans_desc->length <= spihost[host]->max_transfer_sz * 8, "data transfer > host maximum", ESP_ERR_INVALID_ARG);
  229. r = xQueueSend(spihost[host]->trans_queue, (void *)&trans_desc, ticks_to_wait);
  230. if (!r) return ESP_ERR_TIMEOUT;
  231. esp_intr_enable(spihost[host]->intr);
  232. return ESP_OK;
  233. }
  234. esp_err_t SPI_SLAVE_ATTR spi_slave_get_trans_result(spi_host_device_t host, spi_slave_transaction_t **trans_desc, TickType_t ticks_to_wait)
  235. {
  236. BaseType_t r;
  237. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  238. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  239. r = xQueueReceive(spihost[host]->ret_queue, (void *)trans_desc, ticks_to_wait);
  240. if (!r) return ESP_ERR_TIMEOUT;
  241. return ESP_OK;
  242. }
  243. esp_err_t SPI_SLAVE_ATTR spi_slave_transmit(spi_host_device_t host, spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  244. {
  245. esp_err_t ret;
  246. spi_slave_transaction_t *ret_trans;
  247. //ToDo: check if any spi transfers in flight
  248. ret = spi_slave_queue_trans(host, trans_desc, ticks_to_wait);
  249. if (ret != ESP_OK) return ret;
  250. ret = spi_slave_get_trans_result(host, &ret_trans, ticks_to_wait);
  251. if (ret != ESP_OK) return ret;
  252. assert(ret_trans == trans_desc);
  253. return ESP_OK;
  254. }
  255. #ifdef DEBUG_SLAVE
  256. static void dumpregs(spi_dev_t *hw)
  257. {
  258. ets_printf("***REG DUMP ***\n");
  259. ets_printf("mosi_dlen : %08X\n", hw->mosi_dlen.val);
  260. ets_printf("miso_dlen : %08X\n", hw->miso_dlen.val);
  261. ets_printf("slv_wrbuf_dlen : %08X\n", hw->slv_wrbuf_dlen.val);
  262. ets_printf("slv_rdbuf_dlen : %08X\n", hw->slv_rdbuf_dlen.val);
  263. ets_printf("slave : %08X\n", hw->slave.val);
  264. ets_printf("slv_rdata_bit : %x\n", hw->slv_rd_bit.slv_rdata_bit);
  265. ets_printf("dma_rx_status : %08X\n", hw->dma_rx_status);
  266. ets_printf("dma_tx_status : %08X\n", hw->dma_tx_status);
  267. }
  268. static void dumpll(lldesc_t *ll)
  269. {
  270. ets_printf("****LL DUMP****\n");
  271. ets_printf("Size %d\n", ll->size);
  272. ets_printf("Len: %d\n", ll->length);
  273. ets_printf("Owner: %s\n", ll->owner ? "dma" : "cpu");
  274. }
  275. #endif
  276. static void SPI_SLAVE_ISR_ATTR spi_slave_restart_after_dmareset(void *arg)
  277. {
  278. spi_slave_t *host = (spi_slave_t *)arg;
  279. esp_intr_enable(host->intr);
  280. }
  281. //This is run in interrupt context and apart from initialization and destruction, this is the only code
  282. //touching the host (=spihost[x]) variable. The rest of the data arrives in queues. That is why there are
  283. //no muxes in this code.
  284. static void SPI_SLAVE_ISR_ATTR spi_intr(void *arg)
  285. {
  286. BaseType_t r;
  287. BaseType_t do_yield = pdFALSE;
  288. spi_slave_transaction_t *trans = NULL;
  289. spi_slave_t *host = (spi_slave_t *)arg;
  290. spi_slave_hal_context_t *hal = &host->hal;
  291. #ifdef DEBUG_SLAVE
  292. dumpregs(host->hw);
  293. if (host->dmadesc_rx) dumpll(&host->dmadesc_rx[0]);
  294. #endif
  295. assert(spi_slave_hal_usr_is_done(hal));
  296. bool use_dma = host->dma_chan != 0;
  297. if (host->cur_trans) {
  298. // When DMA is enabled, the slave rx dma suffers from unexpected transactions. Forbid reading until transaction ready.
  299. if (use_dma) freeze_cs(host);
  300. spi_slave_hal_store_result(hal);
  301. host->cur_trans->trans_len = spi_slave_hal_get_rcv_bitlen(hal);
  302. if (spi_slave_hal_dma_need_reset(hal)) {
  303. spicommon_dmaworkaround_req_reset(host->dma_chan, spi_slave_restart_after_dmareset, host);
  304. }
  305. if (host->cfg.post_trans_cb) host->cfg.post_trans_cb(host->cur_trans);
  306. //Okay, transaction is done.
  307. //Return transaction descriptor.
  308. xQueueSendFromISR(host->ret_queue, &host->cur_trans, &do_yield);
  309. host->cur_trans = NULL;
  310. }
  311. if (use_dma) {
  312. spicommon_dmaworkaround_idle(host->dma_chan);
  313. if (spicommon_dmaworkaround_reset_in_progress()) {
  314. //We need to wait for the reset to complete. Disable int (will be re-enabled on reset callback) and exit isr.
  315. esp_intr_disable(host->intr);
  316. if (do_yield) portYIELD_FROM_ISR();
  317. return;
  318. }
  319. }
  320. //Disable interrupt before checking to avoid concurrency issue.
  321. esp_intr_disable(host->intr);
  322. //Grab next transaction
  323. r = xQueueReceiveFromISR(host->trans_queue, &trans, &do_yield);
  324. if (r) {
  325. //enable the interrupt again if there is packet to send
  326. esp_intr_enable(host->intr);
  327. //We have a transaction. Send it.
  328. host->cur_trans = trans;
  329. hal->bitlen = trans->length;
  330. hal->rx_buffer = trans->rx_buffer;
  331. hal->tx_buffer = trans->tx_buffer;
  332. if (use_dma) {
  333. spicommon_dmaworkaround_transfer_active(host->dma_chan);
  334. }
  335. spi_slave_hal_prepare_data(hal);
  336. //The slave rx dma get disturbed by unexpected transaction. Only connect the CS when slave is ready.
  337. if (use_dma) {
  338. restore_cs(host);
  339. }
  340. //Kick off transfer
  341. spi_slave_hal_user_start(hal);
  342. if (host->cfg.post_setup_cb) host->cfg.post_setup_cb(trans);
  343. }
  344. if (do_yield) portYIELD_FROM_ISR();
  345. }