clk.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <sys/cdefs.h>
  16. #include <sys/time.h>
  17. #include <sys/param.h>
  18. #include "sdkconfig.h"
  19. #include "esp_attr.h"
  20. #include "esp_log.h"
  21. #include "esp32/clk.h"
  22. #include "esp_clk_internal.h"
  23. #include "esp32/rom/ets_sys.h"
  24. #include "esp32/rom/uart.h"
  25. #include "esp32/rom/rtc.h"
  26. #include "soc/soc.h"
  27. #include "soc/dport_reg.h"
  28. #include "soc/rtc.h"
  29. #include "soc/rtc_wdt.h"
  30. #include "soc/rtc_periph.h"
  31. #include "soc/i2s_periph.h"
  32. #include "driver/periph_ctrl.h"
  33. #include "xtensa/core-macros.h"
  34. #include "bootloader_clock.h"
  35. #include "driver/spi_common_internal.h"
  36. /* Number of cycles to wait from the 32k XTAL oscillator to consider it running.
  37. * Larger values increase startup delay. Smaller values may cause false positive
  38. * detection (i.e. oscillator runs for a few cycles and then stops).
  39. */
  40. #define SLOW_CLK_CAL_CYCLES CONFIG_ESP32_RTC_CLK_CAL_CYCLES
  41. #define MHZ (1000000)
  42. /* Lower threshold for a reasonably-looking calibration value for a 32k XTAL.
  43. * The ideal value (assuming 32768 Hz frequency) is 1000000/32768*(2**19) = 16*10^6.
  44. */
  45. #define MIN_32K_XTAL_CAL_VAL 15000000L
  46. /* Indicates that this 32k oscillator gets input from external oscillator, rather
  47. * than a crystal.
  48. */
  49. #define EXT_OSC_FLAG BIT(3)
  50. /* This is almost the same as rtc_slow_freq_t, except that we define
  51. * an extra enum member for the external 32k oscillator.
  52. * For convenience, lower 2 bits should correspond to rtc_slow_freq_t values.
  53. */
  54. typedef enum {
  55. SLOW_CLK_150K = RTC_SLOW_FREQ_RTC, //!< Internal 150 kHz RC oscillator
  56. SLOW_CLK_32K_XTAL = RTC_SLOW_FREQ_32K_XTAL, //!< External 32 kHz XTAL
  57. SLOW_CLK_8MD256 = RTC_SLOW_FREQ_8MD256, //!< Internal 8 MHz RC oscillator, divided by 256
  58. SLOW_CLK_32K_EXT_OSC = RTC_SLOW_FREQ_32K_XTAL | EXT_OSC_FLAG //!< External 32k oscillator connected to 32K_XP pin
  59. } slow_clk_sel_t;
  60. static void select_rtc_slow_clk(slow_clk_sel_t slow_clk);
  61. // g_ticks_us defined in ROMs for PRO and APP CPU
  62. extern uint32_t g_ticks_per_us_pro;
  63. #ifndef CONFIG_FREERTOS_UNICORE
  64. extern uint32_t g_ticks_per_us_app;
  65. #endif
  66. static const char* TAG = "clk";
  67. void esp_clk_init(void)
  68. {
  69. rtc_config_t cfg = RTC_CONFIG_DEFAULT();
  70. rtc_init(cfg);
  71. #ifdef CONFIG_ESP32_COMPATIBLE_PRE_V2_1_BOOTLOADERS
  72. /* Check the bootloader set the XTAL frequency.
  73. Bootloaders pre-v2.1 don't do this.
  74. */
  75. rtc_xtal_freq_t xtal_freq = rtc_clk_xtal_freq_get();
  76. if (xtal_freq == RTC_XTAL_FREQ_AUTO) {
  77. ESP_EARLY_LOGW(TAG, "RTC domain not initialised by bootloader");
  78. bootloader_clock_configure();
  79. }
  80. #else
  81. /* If this assertion fails, either upgrade the bootloader or enable CONFIG_ESP32_COMPATIBLE_PRE_V2_1_BOOTLOADERS */
  82. assert(rtc_clk_xtal_freq_get() != RTC_XTAL_FREQ_AUTO);
  83. #endif
  84. rtc_clk_fast_freq_set(RTC_FAST_FREQ_8M);
  85. #ifdef CONFIG_BOOTLOADER_WDT_ENABLE
  86. // WDT uses a SLOW_CLK clock source. After a function select_rtc_slow_clk a frequency of this source can changed.
  87. // If the frequency changes from 150kHz to 32kHz, then the timeout set for the WDT will increase 4.6 times.
  88. // Therefore, for the time of frequency change, set a new lower timeout value (1.6 sec).
  89. // This prevents excessive delay before resetting in case the supply voltage is drawdown.
  90. // (If frequency is changed from 150kHz to 32kHz then WDT timeout will increased to 1.6sec * 150/32 = 7.5 sec).
  91. rtc_wdt_protect_off();
  92. rtc_wdt_feed();
  93. rtc_wdt_set_time(RTC_WDT_STAGE0, 1600);
  94. rtc_wdt_protect_on();
  95. #endif
  96. #if defined(CONFIG_ESP32_RTC_CLK_SRC_EXT_CRYS)
  97. select_rtc_slow_clk(SLOW_CLK_32K_XTAL);
  98. #elif defined(CONFIG_ESP32_RTC_CLK_SRC_EXT_OSC)
  99. select_rtc_slow_clk(SLOW_CLK_32K_EXT_OSC);
  100. #elif defined(CONFIG_ESP32_RTC_CLK_SRC_INT_8MD256)
  101. select_rtc_slow_clk(SLOW_CLK_8MD256);
  102. #else
  103. select_rtc_slow_clk(RTC_SLOW_FREQ_RTC);
  104. #endif
  105. #ifdef CONFIG_BOOTLOADER_WDT_ENABLE
  106. // After changing a frequency WDT timeout needs to be set for new frequency.
  107. rtc_wdt_protect_off();
  108. rtc_wdt_feed();
  109. rtc_wdt_set_time(RTC_WDT_STAGE0, CONFIG_BOOTLOADER_WDT_TIME_MS);
  110. rtc_wdt_protect_on();
  111. #endif
  112. rtc_cpu_freq_config_t old_config, new_config;
  113. rtc_clk_cpu_freq_get_config(&old_config);
  114. const uint32_t old_freq_mhz = old_config.freq_mhz;
  115. const uint32_t new_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ;
  116. bool res = rtc_clk_cpu_freq_mhz_to_config(new_freq_mhz, &new_config);
  117. assert(res);
  118. // Wait for UART TX to finish, otherwise some UART output will be lost
  119. // when switching APB frequency
  120. uart_tx_wait_idle(CONFIG_ESP_CONSOLE_UART_NUM);
  121. rtc_clk_cpu_freq_set_config(&new_config);
  122. // Re calculate the ccount to make time calculation correct.
  123. XTHAL_SET_CCOUNT( (uint64_t)XTHAL_GET_CCOUNT() * new_freq_mhz / old_freq_mhz );
  124. }
  125. int IRAM_ATTR esp_clk_cpu_freq(void)
  126. {
  127. return g_ticks_per_us_pro * MHZ;
  128. }
  129. int IRAM_ATTR esp_clk_apb_freq(void)
  130. {
  131. return MIN(g_ticks_per_us_pro, 80) * MHZ;
  132. }
  133. int IRAM_ATTR esp_clk_xtal_freq(void)
  134. {
  135. return rtc_clk_xtal_freq_get() * MHZ;
  136. }
  137. void IRAM_ATTR ets_update_cpu_frequency(uint32_t ticks_per_us)
  138. {
  139. /* Update scale factors used by ets_delay_us */
  140. g_ticks_per_us_pro = ticks_per_us;
  141. #ifndef CONFIG_FREERTOS_UNICORE
  142. g_ticks_per_us_app = ticks_per_us;
  143. #endif
  144. }
  145. static void select_rtc_slow_clk(slow_clk_sel_t slow_clk)
  146. {
  147. rtc_slow_freq_t rtc_slow_freq = slow_clk & RTC_CNTL_ANA_CLK_RTC_SEL_V;
  148. uint32_t cal_val = 0;
  149. /* number of times to repeat 32k XTAL calibration
  150. * before giving up and switching to the internal RC
  151. */
  152. int retry_32k_xtal = CONFIG_ESP32_RTC_XTAL_CAL_RETRY;
  153. do {
  154. if (rtc_slow_freq == RTC_SLOW_FREQ_32K_XTAL) {
  155. /* 32k XTAL oscillator needs to be enabled and running before it can
  156. * be used. Hardware doesn't have a direct way of checking if the
  157. * oscillator is running. Here we use rtc_clk_cal function to count
  158. * the number of main XTAL cycles in the given number of 32k XTAL
  159. * oscillator cycles. If the 32k XTAL has not started up, calibration
  160. * will time out, returning 0.
  161. */
  162. ESP_EARLY_LOGD(TAG, "waiting for 32k oscillator to start up");
  163. if (slow_clk == SLOW_CLK_32K_XTAL) {
  164. rtc_clk_32k_enable(true);
  165. } else if (slow_clk == SLOW_CLK_32K_EXT_OSC) {
  166. rtc_clk_32k_enable_external();
  167. }
  168. // When SLOW_CLK_CAL_CYCLES is set to 0, clock calibration will not be performed at startup.
  169. if (SLOW_CLK_CAL_CYCLES > 0) {
  170. cal_val = rtc_clk_cal(RTC_CAL_32K_XTAL, SLOW_CLK_CAL_CYCLES);
  171. if (cal_val == 0 || cal_val < MIN_32K_XTAL_CAL_VAL) {
  172. if (retry_32k_xtal-- > 0) {
  173. continue;
  174. }
  175. ESP_EARLY_LOGW(TAG, "32 kHz XTAL not found, switching to internal 150 kHz oscillator");
  176. rtc_slow_freq = RTC_SLOW_FREQ_RTC;
  177. }
  178. }
  179. } else if (rtc_slow_freq == RTC_SLOW_FREQ_8MD256) {
  180. rtc_clk_8m_enable(true, true);
  181. }
  182. rtc_clk_slow_freq_set(rtc_slow_freq);
  183. if (SLOW_CLK_CAL_CYCLES > 0) {
  184. /* TODO: 32k XTAL oscillator has some frequency drift at startup.
  185. * Improve calibration routine to wait until the frequency is stable.
  186. */
  187. cal_val = rtc_clk_cal(RTC_CAL_RTC_MUX, SLOW_CLK_CAL_CYCLES);
  188. } else {
  189. const uint64_t cal_dividend = (1ULL << RTC_CLK_CAL_FRACT) * 1000000ULL;
  190. cal_val = (uint32_t) (cal_dividend / rtc_clk_slow_freq_get_hz());
  191. }
  192. } while (cal_val == 0);
  193. ESP_EARLY_LOGD(TAG, "RTC_SLOW_CLK calibration value: %d", cal_val);
  194. esp_clk_slowclk_cal_set(cal_val);
  195. }
  196. void rtc_clk_select_rtc_slow_clk()
  197. {
  198. select_rtc_slow_clk(RTC_SLOW_FREQ_32K_XTAL);
  199. }
  200. /* This function is not exposed as an API at this point.
  201. * All peripheral clocks are default enabled after chip is powered on.
  202. * This function disables some peripheral clocks when cpu starts.
  203. * These peripheral clocks are enabled when the peripherals are initialized
  204. * and disabled when they are de-initialized.
  205. */
  206. void esp_perip_clk_init(void)
  207. {
  208. uint32_t common_perip_clk, hwcrypto_perip_clk, wifi_bt_sdio_clk = 0;
  209. #if CONFIG_FREERTOS_UNICORE
  210. RESET_REASON rst_reas[1];
  211. #else
  212. RESET_REASON rst_reas[2];
  213. #endif
  214. rst_reas[0] = rtc_get_reset_reason(0);
  215. #if !CONFIG_FREERTOS_UNICORE
  216. rst_reas[1] = rtc_get_reset_reason(1);
  217. #endif
  218. /* For reason that only reset CPU, do not disable the clocks
  219. * that have been enabled before reset.
  220. */
  221. if ((rst_reas[0] >= TGWDT_CPU_RESET && rst_reas[0] <= RTCWDT_CPU_RESET)
  222. #if !CONFIG_FREERTOS_UNICORE
  223. || (rst_reas[1] >= TGWDT_CPU_RESET && rst_reas[1] <= RTCWDT_CPU_RESET)
  224. #endif
  225. ) {
  226. common_perip_clk = ~DPORT_READ_PERI_REG(DPORT_PERIP_CLK_EN_REG);
  227. hwcrypto_perip_clk = ~DPORT_READ_PERI_REG(DPORT_PERI_CLK_EN_REG);
  228. wifi_bt_sdio_clk = ~DPORT_READ_PERI_REG(DPORT_WIFI_CLK_EN_REG);
  229. }
  230. else {
  231. common_perip_clk = DPORT_WDG_CLK_EN |
  232. DPORT_PCNT_CLK_EN |
  233. DPORT_LEDC_CLK_EN |
  234. DPORT_TIMERGROUP1_CLK_EN |
  235. DPORT_PWM0_CLK_EN |
  236. DPORT_CAN_CLK_EN |
  237. DPORT_PWM1_CLK_EN |
  238. DPORT_PWM2_CLK_EN |
  239. DPORT_PWM3_CLK_EN;
  240. hwcrypto_perip_clk = DPORT_PERI_EN_AES |
  241. DPORT_PERI_EN_SHA |
  242. DPORT_PERI_EN_RSA |
  243. DPORT_PERI_EN_SECUREBOOT;
  244. wifi_bt_sdio_clk = DPORT_WIFI_CLK_WIFI_EN |
  245. DPORT_WIFI_CLK_BT_EN_M |
  246. DPORT_WIFI_CLK_UNUSED_BIT5 |
  247. DPORT_WIFI_CLK_UNUSED_BIT12 |
  248. DPORT_WIFI_CLK_SDIOSLAVE_EN |
  249. DPORT_WIFI_CLK_SDIO_HOST_EN |
  250. DPORT_WIFI_CLK_EMAC_EN;
  251. }
  252. //Reset the communication peripherals like I2C, SPI, UART, I2S and bring them to known state.
  253. common_perip_clk |= DPORT_I2S0_CLK_EN |
  254. #if CONFIG_ESP_CONSOLE_UART_NUM != 0
  255. DPORT_UART_CLK_EN |
  256. #endif
  257. #if CONFIG_ESP_CONSOLE_UART_NUM != 1
  258. DPORT_UART1_CLK_EN |
  259. #endif
  260. #if CONFIG_ESP_CONSOLE_UART_NUM != 2
  261. DPORT_UART2_CLK_EN |
  262. #endif
  263. DPORT_SPI2_CLK_EN |
  264. DPORT_I2C_EXT0_CLK_EN |
  265. DPORT_UHCI0_CLK_EN |
  266. DPORT_RMT_CLK_EN |
  267. DPORT_UHCI1_CLK_EN |
  268. DPORT_SPI3_CLK_EN |
  269. DPORT_I2C_EXT1_CLK_EN |
  270. DPORT_I2S1_CLK_EN |
  271. DPORT_SPI_DMA_CLK_EN;
  272. #if CONFIG_SPIRAM_SPEED_80M
  273. //80MHz SPIRAM uses SPI2/SPI3 as well; it's initialized before this is called. Because it is used in
  274. //a weird mode where clock to the peripheral is disabled but reset is also disabled, it 'hangs'
  275. //in a state where it outputs a continuous 80MHz signal. Mask its bit here because we should
  276. //not modify that state, regardless of what we calculated earlier.
  277. if (spicommon_periph_in_use(HSPI_HOST)) {
  278. common_perip_clk &= ~DPORT_SPI2_CLK_EN;
  279. }
  280. if (spicommon_periph_in_use(VSPI_HOST)) {
  281. common_perip_clk &= ~DPORT_SPI3_CLK_EN;
  282. }
  283. #endif
  284. /* Change I2S clock to audio PLL first. Because if I2S uses 160MHz clock,
  285. * the current is not reduced when disable I2S clock.
  286. */
  287. DPORT_SET_PERI_REG_MASK(I2S_CLKM_CONF_REG(0), I2S_CLKA_ENA);
  288. DPORT_SET_PERI_REG_MASK(I2S_CLKM_CONF_REG(1), I2S_CLKA_ENA);
  289. /* Disable some peripheral clocks. */
  290. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, common_perip_clk);
  291. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, common_perip_clk);
  292. /* Disable hardware crypto clocks. */
  293. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERI_CLK_EN_REG, hwcrypto_perip_clk);
  294. DPORT_SET_PERI_REG_MASK(DPORT_PERI_RST_EN_REG, hwcrypto_perip_clk);
  295. /* Disable WiFi/BT/SDIO clocks. */
  296. DPORT_CLEAR_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG, wifi_bt_sdio_clk);
  297. /* Enable RNG clock. */
  298. periph_module_enable(PERIPH_RNG_MODULE);
  299. }