periph_ctrl.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <esp_types.h>
  14. #include "freertos/FreeRTOS.h"
  15. #include "freertos/semphr.h"
  16. #include "freertos/xtensa_api.h"
  17. #include "soc/dport_reg.h"
  18. #include "soc/syscon_reg.h"
  19. #include "driver/periph_ctrl.h"
  20. #include "sdkconfig.h"
  21. static portMUX_TYPE periph_spinlock = portMUX_INITIALIZER_UNLOCKED;
  22. static uint8_t ref_counts = 0;
  23. /* Static functions to return register address & mask for clk_en / rst of each peripheral */
  24. static uint32_t get_clk_en_mask(periph_module_t periph);
  25. static uint32_t get_rst_en_mask(periph_module_t periph, bool enable);
  26. static uint32_t get_clk_en_reg(periph_module_t periph);
  27. static uint32_t get_rst_en_reg(periph_module_t periph);
  28. void periph_module_enable(periph_module_t periph)
  29. {
  30. portENTER_CRITICAL_SAFE(&periph_spinlock);
  31. DPORT_SET_PERI_REG_MASK(get_clk_en_reg(periph), get_clk_en_mask(periph));
  32. DPORT_CLEAR_PERI_REG_MASK(get_rst_en_reg(periph), get_rst_en_mask(periph, true));
  33. portEXIT_CRITICAL_SAFE(&periph_spinlock);
  34. }
  35. void periph_module_disable(periph_module_t periph)
  36. {
  37. portENTER_CRITICAL_SAFE(&periph_spinlock);
  38. DPORT_CLEAR_PERI_REG_MASK(get_clk_en_reg(periph), get_clk_en_mask(periph));
  39. DPORT_SET_PERI_REG_MASK(get_rst_en_reg(periph), get_rst_en_mask(periph, false));
  40. portEXIT_CRITICAL_SAFE(&periph_spinlock);
  41. }
  42. void periph_module_reset(periph_module_t periph)
  43. {
  44. portENTER_CRITICAL_SAFE(&periph_spinlock);
  45. DPORT_SET_PERI_REG_MASK(get_rst_en_reg(periph), get_rst_en_mask(periph, false));
  46. DPORT_CLEAR_PERI_REG_MASK(get_rst_en_reg(periph), get_rst_en_mask(periph, false));
  47. portEXIT_CRITICAL_SAFE(&periph_spinlock);
  48. }
  49. static uint32_t get_clk_en_mask(periph_module_t periph)
  50. {
  51. switch(periph) {
  52. case PERIPH_RMT_MODULE:
  53. return DPORT_RMT_CLK_EN;
  54. case PERIPH_LEDC_MODULE:
  55. return DPORT_LEDC_CLK_EN;
  56. case PERIPH_UART0_MODULE:
  57. return DPORT_UART_CLK_EN;
  58. case PERIPH_UART1_MODULE:
  59. return DPORT_UART1_CLK_EN;
  60. #if CONFIG_IDF_TARGET_ESP32
  61. case PERIPH_UART2_MODULE:
  62. return DPORT_UART2_CLK_EN;
  63. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  64. case PERIPH_USB_MODULE:
  65. return DPORT_USB_CLK_EN;
  66. #endif
  67. case PERIPH_I2C0_MODULE:
  68. return DPORT_I2C_EXT0_CLK_EN;
  69. case PERIPH_I2C1_MODULE:
  70. return DPORT_I2C_EXT1_CLK_EN;
  71. case PERIPH_I2S0_MODULE:
  72. return DPORT_I2S0_CLK_EN;
  73. case PERIPH_I2S1_MODULE:
  74. return DPORT_I2S1_CLK_EN;
  75. case PERIPH_TIMG0_MODULE:
  76. return DPORT_TIMERGROUP_CLK_EN;
  77. case PERIPH_TIMG1_MODULE:
  78. return DPORT_TIMERGROUP1_CLK_EN;
  79. case PERIPH_PWM0_MODULE:
  80. return DPORT_PWM0_CLK_EN;
  81. case PERIPH_PWM1_MODULE:
  82. return DPORT_PWM1_CLK_EN;
  83. case PERIPH_PWM2_MODULE:
  84. return DPORT_PWM2_CLK_EN;
  85. case PERIPH_PWM3_MODULE:
  86. return DPORT_PWM3_CLK_EN;
  87. case PERIPH_UHCI0_MODULE:
  88. return DPORT_UHCI0_CLK_EN;
  89. case PERIPH_UHCI1_MODULE:
  90. return DPORT_UHCI1_CLK_EN;
  91. case PERIPH_PCNT_MODULE:
  92. return DPORT_PCNT_CLK_EN;
  93. case PERIPH_SPI_MODULE:
  94. return DPORT_SPI01_CLK_EN;
  95. #if CONFIG_IDF_TARGET_ESP32
  96. case PERIPH_HSPI_MODULE:
  97. return DPORT_SPI2_CLK_EN;
  98. case PERIPH_VSPI_MODULE:
  99. return DPORT_SPI3_CLK_EN;
  100. case PERIPH_SPI_DMA_MODULE:
  101. return DPORT_SPI_DMA_CLK_EN;
  102. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  103. case PERIPH_FSPI_MODULE:
  104. return DPORT_SPI2_CLK_EN;
  105. case PERIPH_HSPI_MODULE:
  106. return DPORT_SPI3_CLK_EN;
  107. case PERIPH_VSPI_MODULE:
  108. return DPORT_SPI4_CLK_EN;
  109. case PERIPH_SPI2_DMA_MODULE:
  110. return DPORT_SPI2_DMA_CLK_EN;
  111. case PERIPH_SPI3_DMA_MODULE:
  112. return DPORT_SPI3_DMA_CLK_EN;
  113. case PERIPH_SPI_SHARED_DMA_MODULE:
  114. return DPORT_SPI_SHARED_DMA_CLK_EN;
  115. #endif
  116. case PERIPH_SDMMC_MODULE:
  117. return DPORT_WIFI_CLK_SDIO_HOST_EN;
  118. case PERIPH_SDIO_SLAVE_MODULE:
  119. return DPORT_WIFI_CLK_SDIOSLAVE_EN;
  120. case PERIPH_CAN_MODULE:
  121. return DPORT_CAN_CLK_EN;
  122. case PERIPH_EMAC_MODULE:
  123. return DPORT_WIFI_CLK_EMAC_EN;
  124. case PERIPH_RNG_MODULE:
  125. return DPORT_WIFI_CLK_RNG_EN;
  126. case PERIPH_WIFI_MODULE:
  127. #if CONFIG_IDF_TARGET_ESP32
  128. return DPORT_WIFI_CLK_WIFI_EN_M;
  129. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  130. return 0;
  131. #endif
  132. case PERIPH_BT_MODULE:
  133. return DPORT_WIFI_CLK_BT_EN_M;
  134. case PERIPH_WIFI_BT_COMMON_MODULE:
  135. return DPORT_WIFI_CLK_WIFI_BT_COMMON_M;
  136. case PERIPH_BT_BASEBAND_MODULE:
  137. return DPORT_BT_BASEBAND_EN;
  138. case PERIPH_BT_LC_MODULE:
  139. return DPORT_BT_LC_EN;
  140. #if CONFIG_IDF_TARGET_ESP32
  141. case PERIPH_AES_MODULE:
  142. return DPORT_PERI_EN_AES;
  143. case PERIPH_SHA_MODULE:
  144. return DPORT_PERI_EN_SHA;
  145. case PERIPH_RSA_MODULE:
  146. return DPORT_PERI_EN_RSA;
  147. #endif
  148. default:
  149. return 0;
  150. }
  151. }
  152. static uint32_t get_rst_en_mask(periph_module_t periph, bool enable)
  153. {
  154. switch(periph) {
  155. case PERIPH_RMT_MODULE:
  156. return DPORT_RMT_RST;
  157. case PERIPH_LEDC_MODULE:
  158. return DPORT_LEDC_RST;
  159. case PERIPH_UART0_MODULE:
  160. return DPORT_UART_RST;
  161. case PERIPH_UART1_MODULE:
  162. return DPORT_UART1_RST;
  163. #if CONFIG_IDF_TARGET_ESP32
  164. case PERIPH_UART2_MODULE:
  165. return DPORT_UART2_RST;
  166. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  167. case PERIPH_USB_MODULE:
  168. return DPORT_USB_RST;
  169. #endif
  170. case PERIPH_I2C0_MODULE:
  171. return DPORT_I2C_EXT0_RST;
  172. case PERIPH_I2C1_MODULE:
  173. return DPORT_I2C_EXT1_RST;
  174. case PERIPH_I2S0_MODULE:
  175. return DPORT_I2S0_RST;
  176. case PERIPH_I2S1_MODULE:
  177. return DPORT_I2S1_RST;
  178. case PERIPH_TIMG0_MODULE:
  179. return DPORT_TIMERGROUP_RST;
  180. case PERIPH_TIMG1_MODULE:
  181. return DPORT_TIMERGROUP1_RST;
  182. case PERIPH_PWM0_MODULE:
  183. return DPORT_PWM0_RST;
  184. case PERIPH_PWM1_MODULE:
  185. return DPORT_PWM1_RST;
  186. case PERIPH_PWM2_MODULE:
  187. return DPORT_PWM2_RST;
  188. case PERIPH_PWM3_MODULE:
  189. return DPORT_PWM3_RST;
  190. case PERIPH_UHCI0_MODULE:
  191. return DPORT_UHCI0_RST;
  192. case PERIPH_UHCI1_MODULE:
  193. return DPORT_UHCI1_RST;
  194. case PERIPH_PCNT_MODULE:
  195. return DPORT_PCNT_RST;
  196. case PERIPH_SPI_MODULE:
  197. return DPORT_SPI01_RST;
  198. #if CONFIG_IDF_TARGET_ESP32
  199. case PERIPH_HSPI_MODULE:
  200. return DPORT_SPI2_RST;
  201. case PERIPH_VSPI_MODULE:
  202. return DPORT_SPI3_RST;
  203. case PERIPH_SPI_DMA_MODULE:
  204. return DPORT_SPI_DMA_RST;
  205. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  206. case PERIPH_FSPI_MODULE:
  207. return DPORT_SPI2_RST;
  208. case PERIPH_HSPI_MODULE:
  209. return DPORT_SPI3_RST;
  210. case PERIPH_VSPI_MODULE:
  211. return DPORT_SPI4_RST;
  212. case PERIPH_SPI2_DMA_MODULE:
  213. return DPORT_SPI2_DMA_RST;
  214. case PERIPH_SPI3_DMA_MODULE:
  215. return DPORT_SPI3_DMA_RST;
  216. case PERIPH_SPI_SHARED_DMA_MODULE:
  217. return DPORT_SPI_SHARED_DMA_RST;
  218. #endif
  219. case PERIPH_SDMMC_MODULE:
  220. return DPORT_SDIO_HOST_RST;
  221. case PERIPH_SDIO_SLAVE_MODULE:
  222. return DPORT_SDIO_RST;
  223. case PERIPH_CAN_MODULE:
  224. return DPORT_CAN_RST;
  225. case PERIPH_EMAC_MODULE:
  226. return DPORT_EMAC_RST;
  227. #if CONFIG_IDF_TARGET_ESP32
  228. case PERIPH_AES_MODULE:
  229. if (enable == true) {
  230. // Clear reset on digital signature & secure boot units, otherwise AES unit is held in reset also.
  231. return (DPORT_PERI_EN_AES | DPORT_PERI_EN_DIGITAL_SIGNATURE | DPORT_PERI_EN_SECUREBOOT);
  232. } else {
  233. //Don't return other units to reset, as this pulls reset on RSA & SHA units, respectively.
  234. return DPORT_PERI_EN_AES;
  235. }
  236. case PERIPH_SHA_MODULE:
  237. if (enable == true) {
  238. // Clear reset on secure boot, otherwise SHA is held in reset
  239. return (DPORT_PERI_EN_SHA | DPORT_PERI_EN_SECUREBOOT);
  240. } else {
  241. // Don't assert reset on secure boot, otherwise AES is held in reset
  242. return DPORT_PERI_EN_SHA;
  243. }
  244. case PERIPH_RSA_MODULE:
  245. if (enable == true) {
  246. // Also clear reset on digital signature, otherwise RSA is held in reset
  247. return (DPORT_PERI_EN_RSA | DPORT_PERI_EN_DIGITAL_SIGNATURE);
  248. } else {
  249. // Don't reset digital signature unit, as this resets AES also
  250. return DPORT_PERI_EN_RSA;
  251. }
  252. #endif
  253. case PERIPH_WIFI_MODULE:
  254. case PERIPH_BT_MODULE:
  255. case PERIPH_WIFI_BT_COMMON_MODULE:
  256. case PERIPH_BT_BASEBAND_MODULE:
  257. case PERIPH_BT_LC_MODULE:
  258. return 0;
  259. default:
  260. return 0;
  261. }
  262. }
  263. static bool is_wifi_clk_peripheral(periph_module_t periph)
  264. {
  265. /* A small subset of peripherals use WIFI_CLK_EN_REG and
  266. CORE_RST_EN_REG for their clock & reset registers */
  267. switch(periph) {
  268. case PERIPH_SDMMC_MODULE:
  269. case PERIPH_SDIO_SLAVE_MODULE:
  270. case PERIPH_EMAC_MODULE:
  271. case PERIPH_RNG_MODULE:
  272. case PERIPH_WIFI_MODULE:
  273. case PERIPH_BT_MODULE:
  274. case PERIPH_WIFI_BT_COMMON_MODULE:
  275. case PERIPH_BT_BASEBAND_MODULE:
  276. case PERIPH_BT_LC_MODULE:
  277. return true;
  278. default:
  279. return false;
  280. }
  281. }
  282. static uint32_t get_clk_en_reg(periph_module_t periph)
  283. {
  284. #if CONFIG_IDF_TARGET_ESP32
  285. if (periph == PERIPH_AES_MODULE || periph == PERIPH_SHA_MODULE || periph == PERIPH_RSA_MODULE) {
  286. return DPORT_PERI_CLK_EN_REG;
  287. }
  288. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  289. if(periph == PERIPH_SPI_SHARED_DMA_MODULE) {
  290. return DPORT_PERIP_CLK_EN1_REG;
  291. }
  292. #endif
  293. else {
  294. return is_wifi_clk_peripheral(periph) ? DPORT_WIFI_CLK_EN_REG : DPORT_PERIP_CLK_EN_REG;
  295. }
  296. }
  297. static uint32_t get_rst_en_reg(periph_module_t periph)
  298. {
  299. #if CONFIG_IDF_TARGET_ESP32
  300. if (periph == PERIPH_AES_MODULE || periph == PERIPH_SHA_MODULE || periph == PERIPH_RSA_MODULE) {
  301. return DPORT_PERI_RST_EN_REG;
  302. }
  303. #elif CONFIG_IDF_TARGET_ESP32S2BETA
  304. if(periph == PERIPH_SPI_SHARED_DMA_MODULE){
  305. return DPORT_PERIP_CLK_EN1_REG;
  306. }
  307. #endif
  308. else {
  309. return is_wifi_clk_peripheral(periph) ? DPORT_CORE_RST_EN_REG : DPORT_PERIP_RST_EN_REG;
  310. }
  311. }
  312. IRAM_ATTR void wifi_bt_common_module_enable(void)
  313. {
  314. portENTER_CRITICAL_SAFE(&periph_spinlock);
  315. if (ref_counts == 0) {
  316. DPORT_SET_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG,DPORT_WIFI_CLK_WIFI_BT_COMMON_M);
  317. DPORT_CLEAR_PERI_REG_MASK(DPORT_CORE_RST_EN_REG,0);
  318. }
  319. ref_counts++;
  320. portEXIT_CRITICAL_SAFE(&periph_spinlock);
  321. }
  322. IRAM_ATTR void wifi_bt_common_module_disable(void)
  323. {
  324. portENTER_CRITICAL_SAFE(&periph_spinlock);
  325. ref_counts--;
  326. if (ref_counts == 0) {
  327. DPORT_CLEAR_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG,DPORT_WIFI_CLK_WIFI_BT_COMMON_M);
  328. DPORT_SET_PERI_REG_MASK(DPORT_CORE_RST_EN_REG,0);
  329. }
  330. portEXIT_CRITICAL_SAFE(&periph_spinlock);
  331. }