spi_slave.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "sdkconfig.h"
  15. #include <hal/spi_ll.h>
  16. #include <hal/spi_slave_hal.h>
  17. #include <soc/lldesc.h>
  18. #include "driver/spi_common_internal.h"
  19. #include "driver/spi_slave.h"
  20. #include "soc/spi_periph.h"
  21. #include "esp_types.h"
  22. #include "esp_attr.h"
  23. #include "esp_intr_alloc.h"
  24. #include "esp_log.h"
  25. #include "esp_err.h"
  26. #include "esp_pm.h"
  27. #include "freertos/FreeRTOS.h"
  28. #include "freertos/semphr.h"
  29. #include "freertos/xtensa_api.h"
  30. #include "freertos/task.h"
  31. #include "soc/soc_memory_layout.h"
  32. #include "driver/gpio.h"
  33. #include "esp_heap_caps.h"
  34. static const char *SPI_TAG = "spi_slave";
  35. #define SPI_CHECK(a, str, ret_val) \
  36. if (!(a)) { \
  37. ESP_LOGE(SPI_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  38. return (ret_val); \
  39. }
  40. #define VALID_HOST(x) (x>SPI_HOST && x<=VSPI_HOST)
  41. #ifdef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  42. #define SPI_SLAVE_ISR_ATTR IRAM_ATTR
  43. #else
  44. #define SPI_SLAVE_ISR_ATTR
  45. #endif
  46. #ifdef CONFIG_SPI_SLAVE_IN_IRAM
  47. #define SPI_SLAVE_ATTR IRAM_ATTR
  48. #else
  49. #define SPI_SLAVE_ATTR
  50. #endif
  51. typedef struct {
  52. int id;
  53. spi_slave_interface_config_t cfg;
  54. intr_handle_t intr;
  55. spi_slave_hal_context_t hal;
  56. spi_slave_transaction_t *cur_trans;
  57. uint32_t flags;
  58. int max_transfer_sz;
  59. QueueHandle_t trans_queue;
  60. QueueHandle_t ret_queue;
  61. int dma_chan;
  62. #ifdef CONFIG_PM_ENABLE
  63. esp_pm_lock_handle_t pm_lock;
  64. #endif
  65. } spi_slave_t;
  66. static spi_slave_t *spihost[SOC_SPI_PERIPH_NUM];
  67. static void IRAM_ATTR spi_intr(void *arg);
  68. static inline bool bus_is_iomux(spi_slave_t *host)
  69. {
  70. return host->flags&SPICOMMON_BUSFLAG_IOMUX_PINS;
  71. }
  72. static void freeze_cs(spi_slave_t *host)
  73. {
  74. gpio_matrix_in(GPIO_FUNC_IN_HIGH, spi_periph_signal[host->id].spics_in, false);
  75. }
  76. // Use this function instead of cs_initial to avoid overwrite the output config
  77. // This is used in test by internal gpio matrix connections
  78. static inline void restore_cs(spi_slave_t *host)
  79. {
  80. if (bus_is_iomux(host)) {
  81. gpio_iomux_in(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in);
  82. } else {
  83. gpio_matrix_in(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in, false);
  84. }
  85. }
  86. esp_err_t spi_slave_initialize(spi_host_device_t host, const spi_bus_config_t *bus_config, const spi_slave_interface_config_t *slave_config, int dma_chan)
  87. {
  88. bool spi_chan_claimed, dma_chan_claimed;
  89. esp_err_t ret = ESP_OK;
  90. esp_err_t err;
  91. //We only support HSPI/VSPI, period.
  92. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  93. #if defined(CONFIG_IDF_TARGET_ESP32)
  94. SPI_CHECK( dma_chan >= 0 && dma_chan <= 2, "invalid dma channel", ESP_ERR_INVALID_ARG );
  95. #elif defined(CONFIG_IDF_TARGET_ESP32S2BETA)
  96. SPI_CHECK( dma_chan == 0 || dma_chan == host, "invalid dma channel", ESP_ERR_INVALID_ARG );
  97. #endif
  98. SPI_CHECK((bus_config->intr_flags & (ESP_INTR_FLAG_HIGH|ESP_INTR_FLAG_EDGE|ESP_INTR_FLAG_INTRDISABLED))==0, "intr flag not allowed", ESP_ERR_INVALID_ARG);
  99. #ifndef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  100. SPI_CHECK((bus_config->intr_flags & ESP_INTR_FLAG_IRAM)==0, "ESP_INTR_FLAG_IRAM should be disabled when CONFIG_SPI_SLAVE_ISR_IN_IRAM is not set.", ESP_ERR_INVALID_ARG);
  101. #endif
  102. spi_chan_claimed=spicommon_periph_claim(host, "spi slave");
  103. SPI_CHECK(spi_chan_claimed, "host already in use", ESP_ERR_INVALID_STATE);
  104. bool use_dma = dma_chan != 0;
  105. if (use_dma) {
  106. dma_chan_claimed=spicommon_dma_chan_claim(dma_chan);
  107. if ( !dma_chan_claimed ) {
  108. spicommon_periph_free( host );
  109. SPI_CHECK(dma_chan_claimed, "dma channel already in use", ESP_ERR_INVALID_STATE);
  110. }
  111. }
  112. spihost[host] = malloc(sizeof(spi_slave_t));
  113. if (spihost[host] == NULL) {
  114. ret = ESP_ERR_NO_MEM;
  115. goto cleanup;
  116. }
  117. memset(spihost[host], 0, sizeof(spi_slave_t));
  118. memcpy(&spihost[host]->cfg, slave_config, sizeof(spi_slave_interface_config_t));
  119. spihost[host]->id = host;
  120. err = spicommon_bus_initialize_io(host, bus_config, dma_chan, SPICOMMON_BUSFLAG_SLAVE|bus_config->flags, &spihost[host]->flags);
  121. if (err!=ESP_OK) {
  122. ret = err;
  123. goto cleanup;
  124. }
  125. spicommon_cs_initialize(host, slave_config->spics_io_num, 0, !bus_is_iomux(spihost[host]));
  126. // The slave DMA suffers from unexpected transactions. Forbid reading if DMA is enabled by disabling the CS line.
  127. if (use_dma) freeze_cs(spihost[host]);
  128. int dma_desc_ct = 0;
  129. spihost[host]->dma_chan = dma_chan;
  130. if (use_dma) {
  131. //See how many dma descriptors we need and allocate them
  132. dma_desc_ct = (bus_config->max_transfer_sz + SPI_MAX_DMA_LEN - 1) / SPI_MAX_DMA_LEN;
  133. if (dma_desc_ct == 0) dma_desc_ct = 1; //default to 4k when max is not given
  134. spihost[host]->max_transfer_sz = dma_desc_ct * SPI_MAX_DMA_LEN;
  135. } else {
  136. //We're limited to non-DMA transfers: the SPI work registers can hold 64 bytes at most.
  137. spihost[host]->max_transfer_sz = SOC_SPI_MAXIMUM_BUFFER_SIZE;
  138. }
  139. #ifdef CONFIG_PM_ENABLE
  140. err = esp_pm_lock_create(ESP_PM_APB_FREQ_MAX, 0, "spi_slave",
  141. &spihost[host]->pm_lock);
  142. if (err != ESP_OK) {
  143. ret = err;
  144. goto cleanup;
  145. }
  146. // Lock APB frequency while SPI slave driver is in use
  147. esp_pm_lock_acquire(spihost[host]->pm_lock);
  148. #endif //CONFIG_PM_ENABLE
  149. //Create queues
  150. spihost[host]->trans_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  151. spihost[host]->ret_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  152. if (!spihost[host]->trans_queue || !spihost[host]->ret_queue) {
  153. ret = ESP_ERR_NO_MEM;
  154. goto cleanup;
  155. }
  156. int flags = bus_config->intr_flags | ESP_INTR_FLAG_INTRDISABLED;
  157. err = esp_intr_alloc(spicommon_irqsource_for_host(host), flags, spi_intr, (void *)spihost[host], &spihost[host]->intr);
  158. if (err != ESP_OK) {
  159. ret = err;
  160. goto cleanup;
  161. }
  162. spi_slave_hal_context_t *hal = &spihost[host]->hal;
  163. spi_slave_hal_init(hal, host);
  164. if (dma_desc_ct) {
  165. hal->dmadesc_tx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  166. hal->dmadesc_rx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  167. if (!hal->dmadesc_tx || !hal->dmadesc_rx) {
  168. ret = ESP_ERR_NO_MEM;
  169. goto cleanup;
  170. }
  171. }
  172. hal->dmadesc_n = dma_desc_ct;
  173. hal->rx_lsbfirst = (slave_config->flags & SPI_SLAVE_RXBIT_LSBFIRST) ? 1 : 0;
  174. hal->tx_lsbfirst = (slave_config->flags & SPI_SLAVE_TXBIT_LSBFIRST) ? 1 : 0;
  175. hal->mode = slave_config->mode;
  176. hal->use_dma = use_dma;
  177. spi_slave_hal_setup_device(hal);
  178. return ESP_OK;
  179. cleanup:
  180. if (spihost[host]) {
  181. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  182. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  183. free(spihost[host]->hal.dmadesc_tx);
  184. free(spihost[host]->hal.dmadesc_rx);
  185. #ifdef CONFIG_PM_ENABLE
  186. if (spihost[host]->pm_lock) {
  187. esp_pm_lock_release(spihost[host]->pm_lock);
  188. esp_pm_lock_delete(spihost[host]->pm_lock);
  189. }
  190. #endif
  191. }
  192. spi_slave_hal_deinit(&spihost[host]->hal);
  193. free(spihost[host]);
  194. spihost[host] = NULL;
  195. spicommon_periph_free(host);
  196. if (dma_chan != 0) spicommon_dma_chan_free(dma_chan);
  197. return ret;
  198. }
  199. esp_err_t spi_slave_free(spi_host_device_t host)
  200. {
  201. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  202. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  203. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  204. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  205. if ( spihost[host]->dma_chan > 0 ) {
  206. spicommon_dma_chan_free ( spihost[host]->dma_chan );
  207. }
  208. free(spihost[host]->hal.dmadesc_tx);
  209. free(spihost[host]->hal.dmadesc_rx);
  210. esp_intr_free(spihost[host]->intr);
  211. #ifdef CONFIG_PM_ENABLE
  212. esp_pm_lock_release(spihost[host]->pm_lock);
  213. esp_pm_lock_delete(spihost[host]->pm_lock);
  214. #endif //CONFIG_PM_ENABLE
  215. free(spihost[host]);
  216. spihost[host] = NULL;
  217. spicommon_periph_free(host);
  218. return ESP_OK;
  219. }
  220. esp_err_t SPI_SLAVE_ATTR spi_slave_queue_trans(spi_host_device_t host, const spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  221. {
  222. BaseType_t r;
  223. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  224. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  225. SPI_CHECK(spihost[host]->dma_chan == 0 || trans_desc->tx_buffer==NULL || esp_ptr_dma_capable(trans_desc->tx_buffer),
  226. "txdata not in DMA-capable memory", ESP_ERR_INVALID_ARG);
  227. SPI_CHECK(spihost[host]->dma_chan == 0 || trans_desc->rx_buffer==NULL ||
  228. (esp_ptr_dma_capable(trans_desc->rx_buffer) && esp_ptr_word_aligned(trans_desc->rx_buffer) &&
  229. (trans_desc->length%4==0)),
  230. "rxdata not in DMA-capable memory or not WORD aligned", ESP_ERR_INVALID_ARG);
  231. SPI_CHECK(trans_desc->length <= spihost[host]->max_transfer_sz * 8, "data transfer > host maximum", ESP_ERR_INVALID_ARG);
  232. r = xQueueSend(spihost[host]->trans_queue, (void *)&trans_desc, ticks_to_wait);
  233. if (!r) return ESP_ERR_TIMEOUT;
  234. esp_intr_enable(spihost[host]->intr);
  235. return ESP_OK;
  236. }
  237. esp_err_t SPI_SLAVE_ATTR spi_slave_get_trans_result(spi_host_device_t host, spi_slave_transaction_t **trans_desc, TickType_t ticks_to_wait)
  238. {
  239. BaseType_t r;
  240. SPI_CHECK(VALID_HOST(host), "invalid host", ESP_ERR_INVALID_ARG);
  241. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  242. r = xQueueReceive(spihost[host]->ret_queue, (void *)trans_desc, ticks_to_wait);
  243. if (!r) return ESP_ERR_TIMEOUT;
  244. return ESP_OK;
  245. }
  246. esp_err_t SPI_SLAVE_ATTR spi_slave_transmit(spi_host_device_t host, spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  247. {
  248. esp_err_t ret;
  249. spi_slave_transaction_t *ret_trans;
  250. //ToDo: check if any spi transfers in flight
  251. ret = spi_slave_queue_trans(host, trans_desc, ticks_to_wait);
  252. if (ret != ESP_OK) return ret;
  253. ret = spi_slave_get_trans_result(host, &ret_trans, ticks_to_wait);
  254. if (ret != ESP_OK) return ret;
  255. assert(ret_trans == trans_desc);
  256. return ESP_OK;
  257. }
  258. #ifdef DEBUG_SLAVE
  259. static void dumpregs(spi_dev_t *hw)
  260. {
  261. ets_printf("***REG DUMP ***\n");
  262. ets_printf("mosi_dlen : %08X\n", hw->mosi_dlen.val);
  263. ets_printf("miso_dlen : %08X\n", hw->miso_dlen.val);
  264. ets_printf("slv_wrbuf_dlen : %08X\n", hw->slv_wrbuf_dlen.val);
  265. ets_printf("slv_rdbuf_dlen : %08X\n", hw->slv_rdbuf_dlen.val);
  266. ets_printf("slave : %08X\n", hw->slave.val);
  267. ets_printf("slv_rdata_bit : %x\n", hw->slv_rd_bit.slv_rdata_bit);
  268. ets_printf("dma_rx_status : %08X\n", hw->dma_rx_status);
  269. ets_printf("dma_tx_status : %08X\n", hw->dma_tx_status);
  270. }
  271. static void dumpll(lldesc_t *ll)
  272. {
  273. ets_printf("****LL DUMP****\n");
  274. ets_printf("Size %d\n", ll->size);
  275. ets_printf("Len: %d\n", ll->length);
  276. ets_printf("Owner: %s\n", ll->owner ? "dma" : "cpu");
  277. }
  278. #endif
  279. static void SPI_SLAVE_ISR_ATTR spi_slave_restart_after_dmareset(void *arg)
  280. {
  281. spi_slave_t *host = (spi_slave_t *)arg;
  282. esp_intr_enable(host->intr);
  283. }
  284. //This is run in interrupt context and apart from initialization and destruction, this is the only code
  285. //touching the host (=spihost[x]) variable. The rest of the data arrives in queues. That is why there are
  286. //no muxes in this code.
  287. static void SPI_SLAVE_ISR_ATTR spi_intr(void *arg)
  288. {
  289. BaseType_t r;
  290. BaseType_t do_yield = pdFALSE;
  291. spi_slave_transaction_t *trans = NULL;
  292. spi_slave_t *host = (spi_slave_t *)arg;
  293. spi_slave_hal_context_t *hal = &host->hal;
  294. #ifdef DEBUG_SLAVE
  295. dumpregs(host->hw);
  296. if (host->dmadesc_rx) dumpll(&host->dmadesc_rx[0]);
  297. #endif
  298. assert(spi_slave_hal_usr_is_done(hal));
  299. bool use_dma = host->dma_chan != 0;
  300. if (host->cur_trans) {
  301. // When DMA is enabled, the slave rx dma suffers from unexpected transactions. Forbid reading until transaction ready.
  302. if (use_dma) freeze_cs(host);
  303. spi_slave_hal_store_result(hal);
  304. host->cur_trans->trans_len = spi_slave_hal_get_rcv_bitlen(hal);
  305. if (spi_slave_hal_dma_need_reset(hal)) {
  306. spicommon_dmaworkaround_req_reset(host->dma_chan, spi_slave_restart_after_dmareset, host);
  307. }
  308. if (host->cfg.post_trans_cb) host->cfg.post_trans_cb(host->cur_trans);
  309. //Okay, transaction is done.
  310. //Return transaction descriptor.
  311. xQueueSendFromISR(host->ret_queue, &host->cur_trans, &do_yield);
  312. host->cur_trans = NULL;
  313. }
  314. if (use_dma) {
  315. spicommon_dmaworkaround_idle(host->dma_chan);
  316. if (spicommon_dmaworkaround_reset_in_progress()) {
  317. //We need to wait for the reset to complete. Disable int (will be re-enabled on reset callback) and exit isr.
  318. esp_intr_disable(host->intr);
  319. if (do_yield) portYIELD_FROM_ISR();
  320. return;
  321. }
  322. }
  323. //Disable interrupt before checking to avoid concurrency issue.
  324. esp_intr_disable(host->intr);
  325. //Grab next transaction
  326. r = xQueueReceiveFromISR(host->trans_queue, &trans, &do_yield);
  327. if (r) {
  328. //enable the interrupt again if there is packet to send
  329. esp_intr_enable(host->intr);
  330. //We have a transaction. Send it.
  331. host->cur_trans = trans;
  332. hal->bitlen = trans->length;
  333. hal->rx_buffer = trans->rx_buffer;
  334. hal->tx_buffer = trans->tx_buffer;
  335. if (use_dma) {
  336. spicommon_dmaworkaround_transfer_active(host->dma_chan);
  337. }
  338. spi_slave_hal_prepare_data(hal);
  339. //The slave rx dma get disturbed by unexpected transaction. Only connect the CS when slave is ready.
  340. if (use_dma) {
  341. restore_cs(host);
  342. }
  343. //Kick off transfer
  344. spi_slave_hal_user_start(hal);
  345. if (host->cfg.post_setup_cb) host->cfg.post_setup_cb(trans);
  346. }
  347. if (do_yield) portYIELD_FROM_ISR();
  348. }