system_api_esp32.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. // Copyright 2013-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <string.h>
  15. #include "esp_system.h"
  16. #include "esp_private/system_internal.h"
  17. #include "esp_attr.h"
  18. #include "esp_efuse.h"
  19. #include "esp_wifi.h"
  20. #include "esp_log.h"
  21. #include "sdkconfig.h"
  22. #include "esp32/rom/efuse.h"
  23. #include "esp32/rom/cache.h"
  24. #include "esp32/rom/uart.h"
  25. #include "soc/dport_reg.h"
  26. #include "soc/gpio_periph.h"
  27. #include "soc/efuse_periph.h"
  28. #include "soc/rtc_periph.h"
  29. #include "soc/timer_periph.h"
  30. #include "soc/cpu.h"
  31. #include "soc/rtc.h"
  32. #include "soc/rtc_wdt.h"
  33. #include "soc/soc_memory_layout.h"
  34. #include "xt_instr_macros.h"
  35. #include "hal/timer_ll.h"
  36. #include "freertos/xtensa_api.h"
  37. /* "inner" restart function for after RTOS, interrupts & anything else on this
  38. * core are already stopped. Stalls other core, resets hardware,
  39. * triggers restart.
  40. */
  41. void IRAM_ATTR esp_restart_noos(void)
  42. {
  43. // Disable interrupts
  44. xt_ints_off(0xFFFFFFFF);
  45. // Enable RTC watchdog for 1 second
  46. rtc_wdt_protect_off();
  47. rtc_wdt_disable();
  48. rtc_wdt_set_stage(RTC_WDT_STAGE0, RTC_WDT_STAGE_ACTION_RESET_RTC);
  49. rtc_wdt_set_stage(RTC_WDT_STAGE1, RTC_WDT_STAGE_ACTION_RESET_SYSTEM);
  50. rtc_wdt_set_length_of_reset_signal(RTC_WDT_SYS_RESET_SIG, RTC_WDT_LENGTH_200ns);
  51. rtc_wdt_set_length_of_reset_signal(RTC_WDT_CPU_RESET_SIG, RTC_WDT_LENGTH_200ns);
  52. rtc_wdt_set_time(RTC_WDT_STAGE0, 1000);
  53. rtc_wdt_flashboot_mode_enable();
  54. // Reset and stall the other CPU.
  55. // CPU must be reset before stalling, in case it was running a s32c1i
  56. // instruction. This would cause memory pool to be locked by arbiter
  57. // to the stalled CPU, preventing current CPU from accessing this pool.
  58. const uint32_t core_id = xPortGetCoreID();
  59. const uint32_t other_core_id = (core_id == 0) ? 1 : 0;
  60. esp_cpu_reset(other_core_id);
  61. esp_cpu_stall(other_core_id);
  62. // Other core is now stalled, can access DPORT registers directly
  63. esp_dport_access_int_abort();
  64. // Disable TG0/TG1 watchdogs
  65. timer_ll_wdt_set_protect(&TIMERG0, false);
  66. timer_ll_wdt_set_enable(&TIMERG0, false);
  67. timer_ll_wdt_set_protect(&TIMERG0, true);
  68. timer_ll_wdt_set_protect(&TIMERG1, false);
  69. timer_ll_wdt_set_enable(&TIMERG1, false);
  70. timer_ll_wdt_set_protect(&TIMERG1, true);
  71. // Flush any data left in UART FIFOs
  72. uart_tx_wait_idle(0);
  73. uart_tx_wait_idle(1);
  74. uart_tx_wait_idle(2);
  75. #ifdef CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
  76. if (esp_ptr_external_ram(get_sp())) {
  77. // If stack_addr is from External Memory (CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY is used)
  78. // then need to switch SP to Internal Memory otherwise
  79. // we will get the "Cache disabled but cached memory region accessed" error after Cache_Read_Disable.
  80. uint32_t new_sp = SOC_DRAM_LOW + (SOC_DRAM_HIGH - SOC_DRAM_LOW) / 2;
  81. SET_STACK(new_sp);
  82. }
  83. #endif
  84. // Disable cache
  85. Cache_Read_Disable(0);
  86. Cache_Read_Disable(1);
  87. // 2nd stage bootloader reconfigures SPI flash signals.
  88. // Reset them to the defaults expected by ROM.
  89. WRITE_PERI_REG(GPIO_FUNC0_IN_SEL_CFG_REG, 0x30);
  90. WRITE_PERI_REG(GPIO_FUNC1_IN_SEL_CFG_REG, 0x30);
  91. WRITE_PERI_REG(GPIO_FUNC2_IN_SEL_CFG_REG, 0x30);
  92. WRITE_PERI_REG(GPIO_FUNC3_IN_SEL_CFG_REG, 0x30);
  93. WRITE_PERI_REG(GPIO_FUNC4_IN_SEL_CFG_REG, 0x30);
  94. WRITE_PERI_REG(GPIO_FUNC5_IN_SEL_CFG_REG, 0x30);
  95. // Reset wifi/bluetooth/ethernet/sdio (bb/mac)
  96. DPORT_SET_PERI_REG_MASK(DPORT_CORE_RST_EN_REG,
  97. DPORT_BB_RST | DPORT_FE_RST | DPORT_MAC_RST |
  98. DPORT_BT_RST | DPORT_BTMAC_RST | DPORT_SDIO_RST |
  99. DPORT_SDIO_HOST_RST | DPORT_EMAC_RST | DPORT_MACPWR_RST |
  100. DPORT_RW_BTMAC_RST | DPORT_RW_BTLP_RST);
  101. DPORT_REG_WRITE(DPORT_CORE_RST_EN_REG, 0);
  102. // Reset timer/spi/uart
  103. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG,
  104. DPORT_TIMERS_RST | DPORT_SPI01_RST | DPORT_SPI2_RST | DPORT_SPI3_RST | DPORT_SPI_DMA_RST | DPORT_UART_RST | DPORT_UART1_RST | DPORT_UART2_RST | DPORT_UART_MEM_RST);
  105. DPORT_REG_WRITE(DPORT_PERIP_RST_EN_REG, 0);
  106. // Set CPU back to XTAL source, no PLL, same as hard reset
  107. rtc_clk_cpu_freq_set_xtal();
  108. // Clear entry point for APP CPU
  109. DPORT_REG_WRITE(DPORT_APPCPU_CTRL_D_REG, 0);
  110. // Reset CPUs
  111. if (core_id == 0) {
  112. // Running on PRO CPU: APP CPU is stalled. Can reset both CPUs.
  113. esp_cpu_reset(1);
  114. esp_cpu_reset(0);
  115. } else {
  116. // Running on APP CPU: need to reset PRO CPU and unstall it,
  117. // then reset APP CPU
  118. esp_cpu_reset(0);
  119. esp_cpu_unstall(0);
  120. esp_cpu_reset(1);
  121. }
  122. while(true) {
  123. ;
  124. }
  125. }
  126. void esp_chip_info(esp_chip_info_t* out_info)
  127. {
  128. uint32_t efuse_rd3 = REG_READ(EFUSE_BLK0_RDATA3_REG);
  129. memset(out_info, 0, sizeof(*out_info));
  130. out_info->model = CHIP_ESP32;
  131. out_info->revision = esp_efuse_get_chip_ver();
  132. if ((efuse_rd3 & EFUSE_RD_CHIP_VER_DIS_APP_CPU_M) == 0) {
  133. out_info->cores = 2;
  134. } else {
  135. out_info->cores = 1;
  136. }
  137. out_info->features = CHIP_FEATURE_WIFI_BGN;
  138. if ((efuse_rd3 & EFUSE_RD_CHIP_VER_DIS_BT_M) == 0) {
  139. out_info->features |= CHIP_FEATURE_BT | CHIP_FEATURE_BLE;
  140. }
  141. int package = (efuse_rd3 & EFUSE_RD_CHIP_VER_PKG_M) >> EFUSE_RD_CHIP_VER_PKG_S;
  142. if (package == EFUSE_RD_CHIP_VER_PKG_ESP32D2WDQ5 ||
  143. package == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD2 ||
  144. package == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD4 ||
  145. package == EFUSE_RD_CHIP_VER_PKG_ESP32PICOV302) {
  146. out_info->features |= CHIP_FEATURE_EMB_FLASH;
  147. }
  148. }