cpu_start.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "sdkconfig.h"
  17. #include "esp_attr.h"
  18. #include "esp_err.h"
  19. #include "esp32s2beta/rom/ets_sys.h"
  20. #include "esp32s2beta/rom/uart.h"
  21. #include "esp32s2beta/rom/rtc.h"
  22. #include "esp32s2beta/rom/cache.h"
  23. #include "esp32s2beta/dport_access.h"
  24. #include "esp32s2beta/brownout.h"
  25. #include "esp32s2beta/cache_err_int.h"
  26. #include "esp32s2beta/spiram.h"
  27. #include "soc/cpu.h"
  28. #include "soc/rtc.h"
  29. #include "soc/dport_reg.h"
  30. #include "soc/io_mux_reg.h"
  31. #include "soc/rtc_cntl_reg.h"
  32. #include "soc/timer_group_reg.h"
  33. #include "soc/periph_defs.h"
  34. #include "soc/rtc_wdt.h"
  35. #include "driver/rtc_io.h"
  36. #include "freertos/FreeRTOS.h"
  37. #include "freertos/task.h"
  38. #include "freertos/semphr.h"
  39. #include "freertos/queue.h"
  40. #include "freertos/portmacro.h"
  41. #include "esp_heap_caps_init.h"
  42. #include "esp_system.h"
  43. #include "esp_spi_flash.h"
  44. #include "esp_flash_internal.h"
  45. #include "nvs_flash.h"
  46. #include "esp_event.h"
  47. #include "esp_spi_flash.h"
  48. #include "esp_ipc.h"
  49. #include "esp_private/crosscore_int.h"
  50. #include "esp_log.h"
  51. #include "esp_vfs_dev.h"
  52. #include "esp_newlib.h"
  53. #include "esp_int_wdt.h"
  54. #include "esp_task.h"
  55. #include "esp_task_wdt.h"
  56. #include "esp_phy_init.h"
  57. #include "esp_coexist_internal.h"
  58. #include "esp_debug_helpers.h"
  59. #include "esp_core_dump.h"
  60. #include "esp_app_trace.h"
  61. #include "esp_private/dbg_stubs.h"
  62. #include "esp_clk_internal.h"
  63. #include "esp_timer.h"
  64. #include "esp_pm.h"
  65. #include "esp_private/pm_impl.h"
  66. #include "trax.h"
  67. #include "esp_efuse.h"
  68. #define STRINGIFY(s) STRINGIFY2(s)
  69. #define STRINGIFY2(s) #s
  70. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  71. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  72. static void do_global_ctors(void);
  73. static void main_task(void* args);
  74. extern void app_main(void);
  75. extern esp_err_t esp_pthread_init(void);
  76. extern int _bss_start;
  77. extern int _bss_end;
  78. extern int _rtc_bss_start;
  79. extern int _rtc_bss_end;
  80. extern int _init_start;
  81. extern void (*__init_array_start)(void);
  82. extern void (*__init_array_end)(void);
  83. extern volatile int port_xSchedulerRunning[2];
  84. static const char* TAG = "cpu_start";
  85. struct object { long placeholder[ 10 ]; };
  86. void __register_frame_info (const void *begin, struct object *ob);
  87. extern char __eh_frame[];
  88. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  89. // workaround for C++ exception large memory allocation
  90. void _Unwind_SetEnableExceptionFdeSorting(unsigned char enable);
  91. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  92. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  93. static bool s_spiram_okay=true;
  94. /*
  95. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  96. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  97. */
  98. void IRAM_ATTR call_start_cpu0(void)
  99. {
  100. RESET_REASON rst_reas;
  101. cpu_configure_region_protection();
  102. //Move exception vectors to IRAM
  103. asm volatile (\
  104. "wsr %0, vecbase\n" \
  105. ::"r"(&_init_start));
  106. rst_reas = rtc_get_reset_reason(0);
  107. // from panic handler we can be reset by RWDT or TG0WDT
  108. if (rst_reas == RTCWDT_SYS_RESET || rst_reas == TG0WDT_SYS_RESET) {
  109. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  110. rtc_wdt_disable();
  111. #endif
  112. }
  113. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  114. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  115. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  116. if (rst_reas != DEEPSLEEP_RESET) {
  117. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  118. }
  119. /* Configure the mode of instruction cache : cache size, cache associated ways, cache line size. */
  120. extern void esp_config_instruction_cache_mode(void);
  121. esp_config_instruction_cache_mode();
  122. /* copy MMU table from ICache to DCache, so we can use DCache to access rodata later. */
  123. #if CONFIG_ESP32S2_RODATA_USE_DATA_CACHE
  124. MMU_Drom0_I2D_Copy();
  125. #endif
  126. /* If we need use SPIRAM, we should use data cache, or if we want to access rodata, we also should use data cache.
  127. Configure the mode of data : cache size, cache associated ways, cache line size.
  128. Enable data cache, so if we don't use SPIRAM, it just works. */
  129. #if CONFIG_SPIRAM_BOOT_INIT || CONFIG_ESP32S2_RODATA_USE_DATA_CACHE
  130. extern void esp_config_data_cache_mode(void);
  131. esp_config_data_cache_mode();
  132. Cache_Enable_DCache(0);
  133. #endif
  134. /* In SPIRAM code, we will reconfigure data cache, as well as instruction cache, so that we can:
  135. 1. make data buses works with SPIRAM
  136. 2. make instruction and rodata work with SPIRAM, still through instruction cache */
  137. #if CONFIG_SPIRAM_BOOT_INIT
  138. esp_spiram_init_cache();
  139. if (esp_spiram_init() != ESP_OK) {
  140. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  141. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  142. s_spiram_okay = false;
  143. #else
  144. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  145. abort();
  146. #endif
  147. }
  148. #endif
  149. /* Start to use data cache to access rodata. */
  150. #if CONFIG_ESP32S2_RODATA_USE_DATA_CACHE
  151. extern void esp_switch_rodata_to_dcache(void);
  152. esp_switch_rodata_to_dcache();
  153. #endif
  154. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  155. ESP_EARLY_LOGI(TAG, "Single core mode");
  156. #if CONFIG_SPIRAM_MEMTEST
  157. if (s_spiram_okay) {
  158. bool ext_ram_ok=esp_spiram_test();
  159. if (!ext_ram_ok) {
  160. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  161. abort();
  162. }
  163. }
  164. #endif
  165. #if CONFIG_SPIRAM_FETCH_INSTRUCTIONS
  166. extern void esp_spiram_enable_instruction_access(void);
  167. esp_spiram_enable_instruction_access();
  168. #endif
  169. #if CONFIG_SPIRAM_RODATA
  170. extern void esp_spiram_enable_rodata_access(void);
  171. esp_spiram_enable_rodata_access();
  172. #endif
  173. #if CONFIG_ESP32S2_INSTRUCTION_CACHE_WRAP || CONFIG_ESP32S2_DATA_CACHE_WRAP
  174. uint32_t icache_wrap_enable = 0,dcache_wrap_enable = 0;
  175. #if CONFIG_ESP32S2_INSTRUCTION_CACHE_WRAP
  176. icache_wrap_enable = 1;
  177. #endif
  178. #if CONFIG_ESP32S2_DATA_CACHE_WRAP
  179. dcache_wrap_enable = 1;
  180. #endif
  181. extern void esp_enable_cache_wrap(uint32_t icache_wrap_enable, uint32_t dcache_wrap_enable);
  182. esp_enable_cache_wrap(icache_wrap_enable, dcache_wrap_enable);
  183. #endif
  184. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  185. If the heap allocator is initialized first, it will put free memory linked list items into
  186. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  187. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  188. works around this problem.
  189. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  190. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  191. fail initializing it properly. */
  192. heap_caps_init();
  193. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  194. start_cpu0();
  195. }
  196. static void intr_matrix_clear(void)
  197. {
  198. //Clear all the interrupt matrix register
  199. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i < ETS_MAX_INTR_SOURCE; i++) {
  200. intr_matrix_set(0, i, ETS_INVALID_INUM);
  201. }
  202. }
  203. void start_cpu0_default(void)
  204. {
  205. esp_err_t err;
  206. esp_setup_syscall_table();
  207. if (s_spiram_okay) {
  208. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  209. esp_err_t r=esp_spiram_add_to_heapalloc();
  210. if (r != ESP_OK) {
  211. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  212. abort();
  213. }
  214. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  215. r=esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  216. if (r != ESP_OK) {
  217. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool!");
  218. abort();
  219. }
  220. #endif
  221. #if CONFIG_SPIRAM_USE_MALLOC
  222. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  223. #endif
  224. #endif
  225. }
  226. //Enable trace memory and immediately start trace.
  227. #if CONFIG_ESP32S2_TRAX
  228. trax_enable(TRAX_ENA_PRO);
  229. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  230. #endif
  231. esp_clk_init();
  232. esp_perip_clk_init();
  233. intr_matrix_clear();
  234. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  235. #ifdef CONFIG_PM_ENABLE
  236. const int uart_clk_freq = REF_CLK_FREQ;
  237. /* When DFS is enabled, use REFTICK as UART clock source */
  238. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  239. #else
  240. const int uart_clk_freq = APB_CLK_FREQ;
  241. #endif // CONFIG_PM_DFS_ENABLE
  242. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  243. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  244. #if CONFIG_ESP32S2_BROWNOUT_DET
  245. esp_brownout_init();
  246. #endif
  247. rtc_gpio_force_hold_dis_all();
  248. esp_vfs_dev_uart_register();
  249. esp_reent_init(_GLOBAL_REENT);
  250. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  251. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  252. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  253. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  254. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  255. #else
  256. _GLOBAL_REENT->_stdin = (FILE*) &__sf_fake_stdin;
  257. _GLOBAL_REENT->_stdout = (FILE*) &__sf_fake_stdout;
  258. _GLOBAL_REENT->_stderr = (FILE*) &__sf_fake_stderr;
  259. #endif
  260. // After setting _GLOBAL_REENT, ESP_LOGIx can be used instead of ESP_EARLY_LOGx.
  261. #if CONFIG_ESP32S2_DISABLE_BASIC_ROM_CONSOLE
  262. esp_efuse_disable_basic_rom_console();
  263. #endif
  264. esp_timer_init();
  265. esp_set_time_from_rtc();
  266. #if CONFIG_APPTRACE_ENABLE
  267. err = esp_apptrace_init();
  268. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  269. #endif
  270. #if CONFIG_SYSVIEW_ENABLE
  271. SEGGER_SYSVIEW_Conf();
  272. #endif
  273. #if CONFIG_ESP32S2_DEBUG_STUBS_ENABLE
  274. esp_dbg_stubs_init();
  275. #endif
  276. err = esp_pthread_init();
  277. assert(err == ESP_OK && "Failed to init pthread module!");
  278. do_global_ctors();
  279. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  280. ESP_EARLY_LOGD(TAG, "Setting C++ exception workarounds.");
  281. _Unwind_SetEnableExceptionFdeSorting(0);
  282. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  283. #if CONFIG_ESP_INT_WDT
  284. esp_int_wdt_init();
  285. //Initialize the interrupt watch dog
  286. esp_int_wdt_cpu_init();
  287. #endif
  288. esp_cache_err_int_init();
  289. esp_crosscore_int_init();
  290. spi_flash_init();
  291. /* init default OS-aware flash access critical section */
  292. spi_flash_guard_set(&g_flash_guard_default_ops);
  293. esp_flash_app_init();
  294. esp_err_t flash_ret = esp_flash_init_default_chip();
  295. assert(flash_ret == ESP_OK);
  296. #ifdef CONFIG_PM_ENABLE
  297. esp_pm_impl_init();
  298. #ifdef CONFIG_PM_DFS_INIT_AUTO
  299. rtc_cpu_freq_t max_freq;
  300. rtc_clk_cpu_freq_from_mhz(CONFIG_ESP32S2_DEFAULT_CPU_FREQ_MHZ, &max_freq);
  301. esp_pm_config_esp32_t cfg = {
  302. .max_cpu_freq = max_freq,
  303. .min_cpu_freq = RTC_CPU_FREQ_XTAL
  304. };
  305. esp_pm_configure(&cfg);
  306. #endif //CONFIG_PM_DFS_INIT_AUTO
  307. #endif //CONFIG_PM_ENABLE
  308. #if CONFIG_ESP32_ENABLE_COREDUMP
  309. esp_core_dump_init();
  310. #endif
  311. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  312. ESP_TASK_MAIN_STACK, NULL,
  313. ESP_TASK_MAIN_PRIO, NULL, 0);
  314. assert(res == pdTRUE);
  315. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  316. vTaskStartScheduler();
  317. abort(); /* Only get to here if not enough free heap to start scheduler */
  318. }
  319. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  320. size_t __cxx_eh_arena_size_get(void)
  321. {
  322. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  323. }
  324. #endif
  325. static void do_global_ctors(void)
  326. {
  327. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  328. static struct object ob;
  329. __register_frame_info( __eh_frame, &ob );
  330. #endif
  331. void (**p)(void);
  332. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  333. (*p)();
  334. }
  335. }
  336. static void main_task(void* args)
  337. {
  338. //Enable allocation in region where the startup stacks were located.
  339. heap_caps_enable_nonos_stack_heaps();
  340. //Initialize task wdt if configured to do so
  341. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  342. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  343. #elif CONFIG_ESP_TASK_WDT
  344. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  345. #endif
  346. //Add IDLE 0 to task wdt
  347. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  348. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  349. if(idle_0 != NULL){
  350. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  351. }
  352. #endif
  353. // Now that the application is about to start, disable boot watchdog
  354. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  355. rtc_wdt_disable();
  356. #endif
  357. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  358. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  359. if (efuse_partition) {
  360. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  361. }
  362. #endif
  363. app_main();
  364. vTaskDelete(NULL);
  365. }