rtc_init.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include "soc/soc.h"
  16. #include "soc/rtc.h"
  17. #include "soc/rtc_cntl_reg.h"
  18. #include "soc/dport_reg.h"
  19. #include "soc/efuse_periph.h"
  20. #include "soc/gpio_reg.h"
  21. #include "soc/spi_mem_reg.h"
  22. #include "i2c_rtc_clk.h"
  23. /* Various delays to be programmed into power control state machines */
  24. #define RTC_CNTL_XTL_BUF_WAIT_SLP 2
  25. #define RTC_CNTL_PLL_BUF_WAIT_SLP 2
  26. #define RTC_CNTL_CK8M_WAIT_SLP 4
  27. #define OTHER_BLOCKS_POWERUP 1
  28. #define OTHER_BLOCKS_WAIT 1
  29. #define ROM_RAM_POWERUP_CYCLES OTHER_BLOCKS_POWERUP
  30. #define ROM_RAM_WAIT_CYCLES OTHER_BLOCKS_WAIT
  31. #define WIFI_POWERUP_CYCLES OTHER_BLOCKS_POWERUP
  32. #define WIFI_WAIT_CYCLES OTHER_BLOCKS_WAIT
  33. #define RTC_POWERUP_CYCLES OTHER_BLOCKS_POWERUP
  34. #define RTC_WAIT_CYCLES OTHER_BLOCKS_WAIT
  35. #define DG_WRAP_POWERUP_CYCLES OTHER_BLOCKS_POWERUP
  36. #define DG_WRAP_WAIT_CYCLES OTHER_BLOCKS_WAIT
  37. #define RTC_MEM_POWERUP_CYCLES OTHER_BLOCKS_POWERUP
  38. #define RTC_MEM_WAIT_CYCLES OTHER_BLOCKS_WAIT
  39. #ifndef CONFIG_HARDWARE_IS_FPGA
  40. void rtc_init(rtc_config_t cfg)
  41. {
  42. CLEAR_PERI_REG_MASK(RTC_CNTL_ANA_CONF_REG, RTC_CNTL_PVTMON_PU);
  43. rtc_clk_set_xtal_wait();
  44. REG_SET_FIELD(RTC_CNTL_TIMER1_REG, RTC_CNTL_PLL_BUF_WAIT, cfg.pll_wait);
  45. REG_SET_FIELD(RTC_CNTL_TIMER1_REG, RTC_CNTL_CK8M_WAIT, cfg.ck8m_wait);
  46. /* Moved from rtc sleep to rtc init to save sleep function running time */
  47. // set shortest possible sleep time limit
  48. REG_SET_FIELD(RTC_CNTL_TIMER5_REG, RTC_CNTL_MIN_SLP_VAL, RTC_CNTL_MIN_SLP_VAL_MIN);
  49. /* This power domian removed
  50. * set rom&ram timer
  51. * REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_ROM_RAM_POWERUP_TIMER, ROM_RAM_POWERUP_CYCLES);
  52. * REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_ROM_RAM_WAIT_TIMER, ROM_RAM_WAIT_CYCLES);
  53. */
  54. // set wifi timer
  55. REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_WIFI_POWERUP_TIMER, WIFI_POWERUP_CYCLES);
  56. REG_SET_FIELD(RTC_CNTL_TIMER3_REG, RTC_CNTL_WIFI_WAIT_TIMER, WIFI_WAIT_CYCLES);
  57. // set rtc peri timer
  58. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_POWERUP_TIMER, RTC_POWERUP_CYCLES);
  59. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_WAIT_TIMER, RTC_WAIT_CYCLES);
  60. // set digital wrap timer
  61. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_DG_WRAP_POWERUP_TIMER, DG_WRAP_POWERUP_CYCLES);
  62. REG_SET_FIELD(RTC_CNTL_TIMER4_REG, RTC_CNTL_DG_WRAP_WAIT_TIMER, DG_WRAP_WAIT_CYCLES);
  63. // set rtc memory timer
  64. REG_SET_FIELD(RTC_CNTL_TIMER5_REG, RTC_CNTL_RTCMEM_POWERUP_TIMER, RTC_MEM_POWERUP_CYCLES);
  65. REG_SET_FIELD(RTC_CNTL_TIMER5_REG, RTC_CNTL_RTCMEM_WAIT_TIMER, RTC_MEM_WAIT_CYCLES);
  66. SET_PERI_REG_MASK(RTC_CNTL_BIAS_CONF_REG,
  67. RTC_CNTL_DEC_HEARTBEAT_WIDTH | RTC_CNTL_INC_HEARTBEAT_PERIOD);
  68. /* Reset RTC bias to default value (needed if waking up from deep sleep) */
  69. REG_SET_FIELD(RTC_CNTL_REG, RTC_CNTL_DBIAS_WAK, RTC_CNTL_DBIAS_1V10);
  70. REG_SET_FIELD(RTC_CNTL_REG, RTC_CNTL_DBIAS_SLP, RTC_CNTL_DBIAS_1V10);
  71. if (cfg.clkctl_init) {
  72. //clear CMMU clock force on
  73. CLEAR_PERI_REG_MASK(DPORT_PRO_CACHE_MMU_POWER_CTRL_REG, DPORT_PRO_CACHE_MMU_MEM_FORCE_ON);
  74. //clear rom clock force on
  75. REG_SET_FIELD(DPORT_ROM_CTRL_0_REG, DPORT_ROM_FO, 0);
  76. //clear sram clock force on
  77. REG_SET_FIELD(DPORT_SRAM_CTRL_0_REG, DPORT_SRAM_FO, 0);
  78. //clear tag clock force on
  79. CLEAR_PERI_REG_MASK(DPORT_PRO_DCACHE_TAG_POWER_CTRL_REG, DPORT_PRO_DCACHE_TAG_MEM_FORCE_ON);
  80. CLEAR_PERI_REG_MASK(DPORT_PRO_ICACHE_TAG_POWER_CTRL_REG, DPORT_PRO_ICACHE_TAG_MEM_FORCE_ON);
  81. //clear register clock force on
  82. CLEAR_PERI_REG_MASK(SPI_MEM_CLOCK_GATE_REG(0), SPI_MEM_CLK_EN);
  83. CLEAR_PERI_REG_MASK(SPI_MEM_CLOCK_GATE_REG(1), SPI_MEM_CLK_EN);
  84. }
  85. if (cfg.pwrctl_init) {
  86. CLEAR_PERI_REG_MASK(RTC_CNTL_CLK_CONF_REG, RTC_CNTL_CK8M_FORCE_PU);
  87. //cancel xtal force pu if no need to force power up
  88. //cannot cancel xtal force pu if pll is force power on
  89. if (!(cfg.xtal_fpu | cfg.bbpll_fpu)) {
  90. CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_XTL_FORCE_PU);
  91. } else {
  92. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_XTL_FORCE_PU);
  93. }
  94. // cancel BIAS force pu
  95. // CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_CORE_FORCE_PU);
  96. // CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_I2C_FORCE_PU);
  97. CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_FORCE_NOSLEEP);
  98. // bias follow 8M
  99. // SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_CORE_FOLW_8M);
  100. // SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_I2C_FOLW_8M);
  101. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BIAS_SLEEP_FOLW_8M);
  102. // CLEAR APLL close
  103. CLEAR_PERI_REG_MASK(RTC_CNTL_ANA_CONF_REG, RTC_CNTL_PLLA_FORCE_PU);
  104. SET_PERI_REG_MASK(RTC_CNTL_ANA_CONF_REG, RTC_CNTL_PLLA_FORCE_PD);
  105. //cancel bbpll force pu if setting no force power up
  106. if (!cfg.bbpll_fpu) {
  107. CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BBPLL_FORCE_PU);
  108. CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BBPLL_I2C_FORCE_PU);
  109. CLEAR_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BB_I2C_FORCE_PU);
  110. } else {
  111. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BBPLL_FORCE_PU);
  112. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BBPLL_I2C_FORCE_PU);
  113. SET_PERI_REG_MASK(RTC_CNTL_OPTIONS0_REG, RTC_CNTL_BB_I2C_FORCE_PU);
  114. }
  115. //cancel RTC REG force PU
  116. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_PWC_FORCE_PU);
  117. CLEAR_PERI_REG_MASK(RTC_CNTL_REG, RTC_CNTL_REGULATOR_FORCE_PU);
  118. CLEAR_PERI_REG_MASK(RTC_CNTL_REG, RTC_CNTL_DBOOST_FORCE_PU);
  119. //combine two rtc memory options
  120. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FORCE_PU);
  121. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FORCE_NOISO);
  122. if (cfg.rtc_dboost_fpd) {
  123. SET_PERI_REG_MASK(RTC_CNTL_REG, RTC_CNTL_DBOOST_FORCE_PD);
  124. } else {
  125. CLEAR_PERI_REG_MASK(RTC_CNTL_REG, RTC_CNTL_DBOOST_FORCE_PD);
  126. }
  127. //cancel digital pu force
  128. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_MEM_FORCE_PU);
  129. /* If this mask is enabled, all soc memories cannot enter power down mode */
  130. /* We should control soc memory power down mode from RTC, so we will not touch this register any more */
  131. CLEAR_PERI_REG_MASK(DPORT_MEM_PD_MASK_REG, DPORT_LSLP_MEM_PD_MASK);
  132. /* If this pd_cfg is set to 1, all memory won't enter low power mode during light sleep */
  133. /* If this pd_cfg is set to 0, all memory will enter low power mode during light sleep */
  134. rtc_sleep_pd_config_t pd_cfg = RTC_SLEEP_PD_CONFIG_ALL(0);
  135. rtc_sleep_pd(pd_cfg);
  136. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_DG_WRAP_FORCE_PU);
  137. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_WIFI_FORCE_PU);
  138. // ROM_RAM power domain is removed
  139. // CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_PWC_REG, RTC_CNTL_CPU_ROM_RAM_FORCE_PU);
  140. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_ISO_REG, RTC_CNTL_DG_WRAP_FORCE_NOISO);
  141. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_ISO_REG, RTC_CNTL_WIFI_FORCE_NOISO);
  142. // CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_ISO_REG, RTC_CNTL_CPU_ROM_RAM_FORCE_NOISO);
  143. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_FORCE_NOISO);
  144. //cancel digital PADS force no iso
  145. if (cfg.cpu_waiti_clk_gate){
  146. CLEAR_PERI_REG_MASK(DPORT_CPU_PER_CONF_REG, DPORT_CPU_WAIT_MODE_FORCE_ON);
  147. }
  148. else{
  149. SET_PERI_REG_MASK(DPORT_CPU_PER_CONF_REG, DPORT_CPU_WAIT_MODE_FORCE_ON);
  150. }
  151. /*if DPORT_CPU_WAIT_MODE_FORCE_ON == 0 , the cpu clk will be closed when cpu enter WAITI mode*/
  152. #ifdef CONFIG_CHIP_IS_ESP32
  153. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_PAD_FORCE_UNHOLD);
  154. CLEAR_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_PAD_FORCE_NOISO);
  155. #endif
  156. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_ISO_REG, RTC_CNTL_DG_PAD_FORCE_UNHOLD);
  157. CLEAR_PERI_REG_MASK(RTC_CNTL_DIG_ISO_REG, RTC_CNTL_DG_PAD_FORCE_NOISO);
  158. #ifdef CONFIG_CHIP_IS_ESP32
  159. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_PAD_AUTOHOLD_EN);
  160. SET_PERI_REG_MASK(RTC_CNTL_PWC_REG, RTC_CNTL_DG_PAD_AUTOHOLD_EN);
  161. #endif
  162. }
  163. }
  164. #endif
  165. rtc_vddsdio_config_t rtc_vddsdio_get_config(void)
  166. {
  167. rtc_vddsdio_config_t result;
  168. uint32_t sdio_conf_reg = REG_READ(RTC_CNTL_SDIO_CONF_REG);
  169. result.drefh = (sdio_conf_reg & RTC_CNTL_DREFH_SDIO_M) >> RTC_CNTL_DREFH_SDIO_S;
  170. result.drefm = (sdio_conf_reg & RTC_CNTL_DREFM_SDIO_M) >> RTC_CNTL_DREFM_SDIO_S;
  171. result.drefl = (sdio_conf_reg & RTC_CNTL_DREFL_SDIO_M) >> RTC_CNTL_DREFL_SDIO_S;
  172. if (sdio_conf_reg & RTC_CNTL_SDIO_FORCE) {
  173. // Get configuration from RTC
  174. result.force = 1;
  175. result.enable = (sdio_conf_reg & RTC_CNTL_XPD_SDIO_REG_M) >> RTC_CNTL_XPD_SDIO_REG_S;
  176. result.tieh = (sdio_conf_reg & RTC_CNTL_SDIO_TIEH_M) >> RTC_CNTL_SDIO_TIEH_S;
  177. return result;
  178. } else {
  179. result.force = 0;
  180. }
  181. uint32_t efuse_reg = REG_READ(EFUSE_RD_REPEAT_DATA1_REG);
  182. if (efuse_reg & EFUSE_SDIO_FORCE) {
  183. // Get configuration from EFUSE
  184. result.enable = (efuse_reg & EFUSE_SDIO_XPD_M) >> EFUSE_SDIO_XPD_S;
  185. result.tieh = (efuse_reg & EFUSE_SDIO_TIEH_M) >> EFUSE_SDIO_TIEH_S;
  186. result.drefm = (efuse_reg & EFUSE_SDIO_DREFM_M) >> EFUSE_SDIO_DREFM_S;
  187. result.drefl = (efuse_reg & EFUSE_SDIO_DREFL_M) >> EFUSE_SDIO_DREFL_S;
  188. efuse_reg = REG_READ(EFUSE_RD_REPEAT_DATA0_REG);
  189. result.drefh = (efuse_reg & EFUSE_SDIO_DREFH_M) >> EFUSE_SDIO_DREFH_S;
  190. return result;
  191. }
  192. // Otherwise, VDD_SDIO is controlled by bootstrapping pin
  193. uint32_t strap_reg = REG_READ(GPIO_STRAP_REG);
  194. result.tieh = (strap_reg & BIT(5)) ? RTC_VDDSDIO_TIEH_1_8V : RTC_VDDSDIO_TIEH_3_3V;
  195. result.enable = 1;
  196. return result;
  197. }
  198. void rtc_vddsdio_set_config(rtc_vddsdio_config_t config)
  199. {
  200. uint32_t val = 0;
  201. val |= (config.force << RTC_CNTL_SDIO_FORCE_S);
  202. val |= (config.enable << RTC_CNTL_XPD_SDIO_REG_S);
  203. val |= (config.drefh << RTC_CNTL_DREFH_SDIO_S);
  204. val |= (config.drefm << RTC_CNTL_DREFM_SDIO_S);
  205. val |= (config.drefl << RTC_CNTL_DREFL_SDIO_S);
  206. val |= (config.tieh << RTC_CNTL_SDIO_TIEH_S);
  207. val |= RTC_CNTL_SDIO_PD_EN;
  208. REG_WRITE(RTC_CNTL_SDIO_CONF_REG, val);
  209. }