cpu_start.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "esp_attr.h"
  17. #include "esp_err.h"
  18. #include "esp32/rom/ets_sys.h"
  19. #include "esp32/rom/uart.h"
  20. #include "esp32/rom/rtc.h"
  21. #include "esp32/rom/cache.h"
  22. #include "soc/cpu.h"
  23. #include "soc/rtc.h"
  24. #include "soc/dport_reg.h"
  25. #include "soc/gpio_periph.h"
  26. #include "soc/timer_periph.h"
  27. #include "soc/efuse_periph.h"
  28. #include "hal/wdt_hal.h"
  29. #include "driver/rtc_io.h"
  30. #include "freertos/FreeRTOS.h"
  31. #include "freertos/task.h"
  32. #include "freertos/semphr.h"
  33. #include "freertos/queue.h"
  34. #include "esp_heap_caps_init.h"
  35. #include "sdkconfig.h"
  36. #include "esp_system.h"
  37. #include "esp_spi_flash.h"
  38. #include "esp_flash_internal.h"
  39. #include "nvs_flash.h"
  40. #include "esp_spi_flash.h"
  41. #include "esp_private/crosscore_int.h"
  42. #include "esp_log.h"
  43. #include "esp_vfs_dev.h"
  44. #include "esp_newlib.h"
  45. #include "esp32/brownout.h"
  46. #include "esp_int_wdt.h"
  47. #include "esp_task.h"
  48. #include "esp_task_wdt.h"
  49. #include "esp_phy_init.h"
  50. #include "esp32/cache_err_int.h"
  51. #include "esp_coexist_internal.h"
  52. #include "esp_core_dump.h"
  53. #include "esp_app_trace.h"
  54. #include "esp_private/dbg_stubs.h"
  55. #include "esp_flash_encrypt.h"
  56. #include "esp32/spiram.h"
  57. #include "esp_clk_internal.h"
  58. #include "esp_timer.h"
  59. #include "esp_pm.h"
  60. #include "esp_private/pm_impl.h"
  61. #include "trax.h"
  62. #include "esp_ota_ops.h"
  63. #include "esp_efuse.h"
  64. #include "bootloader_flash_config.h"
  65. #include "bootloader_mem.h"
  66. #ifdef CONFIG_APP_BUILD_TYPE_ELF_RAM
  67. #include "esp32/rom/efuse.h"
  68. #include "esp32/rom/spi_flash.h"
  69. #endif // CONFIG_APP_BUILD_TYPE_ELF_RAM
  70. #define STRINGIFY(s) STRINGIFY2(s)
  71. #define STRINGIFY2(s) #s
  72. void start_cpu0(void) __attribute__((weak, alias("start_cpu0_default"))) __attribute__((noreturn));
  73. void start_cpu0_default(void) IRAM_ATTR __attribute__((noreturn));
  74. #if !CONFIG_FREERTOS_UNICORE
  75. static void IRAM_ATTR call_start_cpu1(void) __attribute__((noreturn));
  76. void start_cpu1(void) __attribute__((weak, alias("start_cpu1_default"))) __attribute__((noreturn));
  77. void start_cpu1_default(void) IRAM_ATTR __attribute__((noreturn));
  78. static bool app_cpu_started = false;
  79. #endif //!CONFIG_FREERTOS_UNICORE
  80. static void do_global_ctors(void);
  81. static void main_task(void* args);
  82. extern void app_main(void);
  83. extern esp_err_t esp_pthread_init(void);
  84. extern int _bss_start;
  85. extern int _bss_end;
  86. extern int _rtc_bss_start;
  87. extern int _rtc_bss_end;
  88. #ifdef CONFIG_ESP32_IRAM_AS_8BIT_ACCESSIBLE_MEMORY
  89. extern int _iram_bss_start;
  90. extern int _iram_bss_end;
  91. #endif
  92. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  93. extern int _ext_ram_bss_start;
  94. extern int _ext_ram_bss_end;
  95. #endif
  96. extern int _init_start;
  97. extern void (*__init_array_start)(void);
  98. extern void (*__init_array_end)(void);
  99. extern volatile int port_xSchedulerRunning[2];
  100. static const char* TAG = "cpu_start";
  101. struct object { long placeholder[ 10 ]; };
  102. void __register_frame_info (const void *begin, struct object *ob);
  103. extern char __eh_frame[];
  104. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  105. // workaround for C++ exception large memory allocation
  106. void _Unwind_SetEnableExceptionFdeSorting(unsigned char enable);
  107. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  108. //If CONFIG_SPIRAM_IGNORE_NOTFOUND is set and external RAM is not found or errors out on testing, this is set to false.
  109. static bool s_spiram_okay=true;
  110. /*
  111. * We arrive here after the bootloader finished loading the program from flash. The hardware is mostly uninitialized,
  112. * and the app CPU is in reset. We do have a stack, so we can do the initialization in C.
  113. */
  114. void IRAM_ATTR call_start_cpu0(void)
  115. {
  116. #if CONFIG_FREERTOS_UNICORE
  117. RESET_REASON rst_reas[1];
  118. #else
  119. RESET_REASON rst_reas[2];
  120. #endif
  121. bootloader_init_mem();
  122. // Move exception vectors to IRAM
  123. cpu_hal_set_vecbase(&_init_start);
  124. rst_reas[0] = rtc_get_reset_reason(0);
  125. #if !CONFIG_FREERTOS_UNICORE
  126. rst_reas[1] = rtc_get_reset_reason(1);
  127. #endif
  128. // from panic handler we can be reset by RWDT or TG0WDT
  129. if (rst_reas[0] == RTCWDT_SYS_RESET || rst_reas[0] == TG0WDT_SYS_RESET
  130. #if !CONFIG_FREERTOS_UNICORE
  131. || rst_reas[1] == RTCWDT_SYS_RESET || rst_reas[1] == TG0WDT_SYS_RESET
  132. #endif
  133. ) {
  134. #ifndef CONFIG_BOOTLOADER_WDT_ENABLE
  135. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  136. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  137. wdt_hal_disable(&rtc_wdt_ctx);
  138. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  139. #endif
  140. }
  141. //Clear BSS. Please do not attempt to do any complex stuff (like early logging) before this.
  142. memset(&_bss_start, 0, (&_bss_end - &_bss_start) * sizeof(_bss_start));
  143. #ifdef CONFIG_ESP32_IRAM_AS_8BIT_ACCESSIBLE_MEMORY
  144. // Clear IRAM BSS
  145. memset(&_iram_bss_start, 0, (&_iram_bss_end - &_iram_bss_start) * sizeof(_iram_bss_start));
  146. #endif
  147. /* Unless waking from deep sleep (implying RTC memory is intact), clear RTC bss */
  148. if (rst_reas[0] != DEEPSLEEP_RESET) {
  149. memset(&_rtc_bss_start, 0, (&_rtc_bss_end - &_rtc_bss_start) * sizeof(_rtc_bss_start));
  150. }
  151. #if CONFIG_SPIRAM_BOOT_INIT
  152. if (esp_spiram_init() != ESP_OK) {
  153. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  154. ESP_EARLY_LOGE(TAG, "Failed to init external RAM, needed for external .bss segment");
  155. abort();
  156. #endif
  157. #if CONFIG_SPIRAM_IGNORE_NOTFOUND
  158. ESP_EARLY_LOGI(TAG, "Failed to init external RAM; continuing without it.");
  159. s_spiram_okay = false;
  160. #else
  161. ESP_EARLY_LOGE(TAG, "Failed to init external RAM!");
  162. abort();
  163. #endif
  164. }
  165. esp_spiram_init_cache();
  166. #endif
  167. ESP_EARLY_LOGI(TAG, "Pro cpu up.");
  168. if (LOG_LOCAL_LEVEL >= ESP_LOG_INFO) {
  169. const esp_app_desc_t *app_desc = esp_ota_get_app_description();
  170. ESP_EARLY_LOGI(TAG, "Application information:");
  171. #ifndef CONFIG_APP_EXCLUDE_PROJECT_NAME_VAR
  172. ESP_EARLY_LOGI(TAG, "Project name: %s", app_desc->project_name);
  173. #endif
  174. #ifndef CONFIG_APP_EXCLUDE_PROJECT_VER_VAR
  175. ESP_EARLY_LOGI(TAG, "App version: %s", app_desc->version);
  176. #endif
  177. #ifdef CONFIG_BOOTLOADER_APP_SECURE_VERSION
  178. ESP_EARLY_LOGI(TAG, "Secure version: %d", app_desc->secure_version);
  179. #endif
  180. #ifdef CONFIG_APP_COMPILE_TIME_DATE
  181. ESP_EARLY_LOGI(TAG, "Compile time: %s %s", app_desc->date, app_desc->time);
  182. #endif
  183. char buf[17];
  184. esp_ota_get_app_elf_sha256(buf, sizeof(buf));
  185. ESP_EARLY_LOGI(TAG, "ELF file SHA256: %s...", buf);
  186. ESP_EARLY_LOGI(TAG, "ESP-IDF: %s", app_desc->idf_ver);
  187. }
  188. #if !CONFIG_FREERTOS_UNICORE
  189. if (REG_GET_BIT(EFUSE_BLK0_RDATA3_REG, EFUSE_RD_CHIP_VER_DIS_APP_CPU)) {
  190. ESP_EARLY_LOGE(TAG, "Running on single core chip, but application is built with dual core support.");
  191. ESP_EARLY_LOGE(TAG, "Please enable CONFIG_FREERTOS_UNICORE option in menuconfig.");
  192. abort();
  193. }
  194. ESP_EARLY_LOGI(TAG, "Starting app cpu, entry point is %p", call_start_cpu1);
  195. //Flush and enable icache for APP CPU
  196. Cache_Flush(1);
  197. Cache_Read_Enable(1);
  198. esp_cpu_unstall(1);
  199. // Enable clock and reset APP CPU. Note that OpenOCD may have already
  200. // enabled clock and taken APP CPU out of reset. In this case don't reset
  201. // APP CPU again, as that will clear the breakpoints which may have already
  202. // been set.
  203. if (!DPORT_GET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN)) {
  204. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  205. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_C_REG, DPORT_APPCPU_RUNSTALL);
  206. DPORT_SET_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  207. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_A_REG, DPORT_APPCPU_RESETTING);
  208. }
  209. ets_set_appcpu_boot_addr((uint32_t)call_start_cpu1);
  210. while (!app_cpu_started) {
  211. ets_delay_us(100);
  212. }
  213. #else
  214. ESP_EARLY_LOGI(TAG, "Single core mode");
  215. DPORT_CLEAR_PERI_REG_MASK(DPORT_APPCPU_CTRL_B_REG, DPORT_APPCPU_CLKGATE_EN);
  216. #endif
  217. #if CONFIG_SPIRAM_MEMTEST
  218. if (s_spiram_okay) {
  219. bool ext_ram_ok=esp_spiram_test();
  220. if (!ext_ram_ok) {
  221. ESP_EARLY_LOGE(TAG, "External RAM failed memory test!");
  222. abort();
  223. }
  224. }
  225. #endif
  226. #if CONFIG_SPIRAM_ALLOW_BSS_SEG_EXTERNAL_MEMORY
  227. memset(&_ext_ram_bss_start, 0, (&_ext_ram_bss_end - &_ext_ram_bss_start) * sizeof(_ext_ram_bss_start));
  228. #endif
  229. /* Initialize heap allocator. WARNING: This *needs* to happen *after* the app cpu has booted.
  230. If the heap allocator is initialized first, it will put free memory linked list items into
  231. memory also used by the ROM. Starting the app cpu will let its ROM initialize that memory,
  232. corrupting those linked lists. Initializing the allocator *after* the app cpu has booted
  233. works around this problem.
  234. With SPI RAM enabled, there's a second reason: half of the SPI RAM will be managed by the
  235. app CPU, and when that is not up yet, the memory will be inaccessible and heap_caps_init may
  236. fail initializing it properly. */
  237. heap_caps_init();
  238. ESP_EARLY_LOGI(TAG, "Pro cpu start user code");
  239. start_cpu0();
  240. }
  241. #if !CONFIG_FREERTOS_UNICORE
  242. static void wdt_reset_cpu1_info_enable(void)
  243. {
  244. DPORT_REG_SET_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_PDEBUG_ENABLE | DPORT_APP_CPU_RECORD_ENABLE);
  245. DPORT_REG_CLR_BIT(DPORT_APP_CPU_RECORD_CTRL_REG, DPORT_APP_CPU_RECORD_ENABLE);
  246. }
  247. void IRAM_ATTR call_start_cpu1(void)
  248. {
  249. // Move exception vectors to IRAM
  250. cpu_hal_set_vecbase(&_init_start);
  251. ets_set_appcpu_boot_addr(0);
  252. bootloader_init_mem();
  253. #if CONFIG_ESP_CONSOLE_UART_NONE
  254. ets_install_putc1(NULL);
  255. ets_install_putc2(NULL);
  256. #else // CONFIG_ESP_CONSOLE_UART_NONE
  257. uartAttach();
  258. ets_install_uart_printf();
  259. uart_tx_switch(CONFIG_ESP_CONSOLE_UART_NUM);
  260. #endif
  261. wdt_reset_cpu1_info_enable();
  262. ESP_EARLY_LOGI(TAG, "App cpu up.");
  263. app_cpu_started = 1;
  264. start_cpu1();
  265. }
  266. #endif //!CONFIG_FREERTOS_UNICORE
  267. static void intr_matrix_clear(void)
  268. {
  269. //Clear all the interrupt matrix register
  270. for (int i = ETS_WIFI_MAC_INTR_SOURCE; i <= ETS_CACHE_IA_INTR_SOURCE; i++) {
  271. intr_matrix_set(0, i, ETS_INVALID_INUM);
  272. #if !CONFIG_FREERTOS_UNICORE
  273. intr_matrix_set(1, i, ETS_INVALID_INUM);
  274. #endif
  275. }
  276. }
  277. void start_cpu0_default(void)
  278. {
  279. esp_err_t err;
  280. esp_setup_syscall_table();
  281. if (s_spiram_okay) {
  282. #if CONFIG_SPIRAM_BOOT_INIT && (CONFIG_SPIRAM_USE_CAPS_ALLOC || CONFIG_SPIRAM_USE_MALLOC)
  283. esp_err_t r=esp_spiram_add_to_heapalloc();
  284. if (r != ESP_OK) {
  285. ESP_EARLY_LOGE(TAG, "External RAM could not be added to heap!");
  286. abort();
  287. }
  288. #if CONFIG_SPIRAM_USE_MALLOC
  289. heap_caps_malloc_extmem_enable(CONFIG_SPIRAM_MALLOC_ALWAYSINTERNAL);
  290. #endif
  291. #endif
  292. }
  293. //Enable trace memory and immediately start trace.
  294. #if CONFIG_ESP32_TRAX
  295. #if CONFIG_ESP32_TRAX_TWOBANKS
  296. trax_enable(TRAX_ENA_PRO_APP);
  297. #else
  298. trax_enable(TRAX_ENA_PRO);
  299. #endif
  300. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  301. #endif
  302. esp_clk_init();
  303. esp_perip_clk_init();
  304. intr_matrix_clear();
  305. #ifndef CONFIG_ESP_CONSOLE_UART_NONE
  306. #ifdef CONFIG_PM_ENABLE
  307. const int uart_clk_freq = REF_CLK_FREQ;
  308. /* When DFS is enabled, use REFTICK as UART clock source */
  309. CLEAR_PERI_REG_MASK(UART_CONF0_REG(CONFIG_ESP_CONSOLE_UART_NUM), UART_TICK_REF_ALWAYS_ON);
  310. #else
  311. const int uart_clk_freq = APB_CLK_FREQ;
  312. #endif // CONFIG_PM_DFS_ENABLE
  313. uart_div_modify(CONFIG_ESP_CONSOLE_UART_NUM, (uart_clk_freq << 4) / CONFIG_ESP_CONSOLE_UART_BAUDRATE);
  314. #endif // CONFIG_ESP_CONSOLE_UART_NONE
  315. #if CONFIG_ESP32_BROWNOUT_DET
  316. esp_brownout_init();
  317. #endif
  318. rtc_gpio_force_hold_dis_all();
  319. #ifdef CONFIG_VFS_SUPPORT_IO
  320. esp_vfs_dev_uart_register();
  321. #endif // CONFIG_VFS_SUPPORT_IO
  322. #if defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_UART_NONE)
  323. esp_reent_init(_GLOBAL_REENT);
  324. const char* default_uart_dev = "/dev/uart/" STRINGIFY(CONFIG_ESP_CONSOLE_UART_NUM);
  325. _GLOBAL_REENT->_stdin = fopen(default_uart_dev, "r");
  326. _GLOBAL_REENT->_stdout = fopen(default_uart_dev, "w");
  327. _GLOBAL_REENT->_stderr = fopen(default_uart_dev, "w");
  328. #else // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_UART_NONE)
  329. _REENT_SMALL_CHECK_INIT(_GLOBAL_REENT);
  330. #endif // defined(CONFIG_VFS_SUPPORT_IO) && !defined(CONFIG_ESP_CONSOLE_UART_NONE)
  331. // After setting _GLOBAL_REENT, ESP_LOGIx can be used instead of ESP_EARLY_LOGx.
  332. #ifdef CONFIG_SECURE_FLASH_ENC_ENABLED
  333. esp_flash_encryption_init_checks();
  334. #endif
  335. #if CONFIG_ESP32_DISABLE_BASIC_ROM_CONSOLE
  336. esp_efuse_disable_basic_rom_console();
  337. #endif
  338. #if CONFIG_SECURE_DISABLE_ROM_DL_MODE
  339. esp_efuse_disable_rom_download_mode();
  340. #endif
  341. esp_timer_init();
  342. esp_set_time_from_rtc();
  343. #if CONFIG_APPTRACE_ENABLE
  344. err = esp_apptrace_init();
  345. assert(err == ESP_OK && "Failed to init apptrace module on PRO CPU!");
  346. #endif
  347. #if CONFIG_SYSVIEW_ENABLE
  348. SEGGER_SYSVIEW_Conf();
  349. #endif
  350. #if CONFIG_ESP_DEBUG_STUBS_ENABLE
  351. esp_dbg_stubs_init();
  352. #endif
  353. err = esp_pthread_init();
  354. assert(err == ESP_OK && "Failed to init pthread module!");
  355. do_global_ctors();
  356. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  357. ESP_EARLY_LOGD(TAG, "Setting C++ exception workarounds.");
  358. _Unwind_SetEnableExceptionFdeSorting(0);
  359. #endif // CONFIG_COMPILER_CXX_EXCEPTIONS
  360. #if CONFIG_ESP_INT_WDT
  361. esp_int_wdt_init();
  362. //Initialize the interrupt watch dog for CPU0.
  363. esp_int_wdt_cpu_init();
  364. #else
  365. #if CONFIG_ESP32_ECO3_CACHE_LOCK_FIX
  366. assert(!soc_has_cache_lock_bug() && "ESP32 Rev 3 + Dual Core + PSRAM requires INT WDT enabled in project config!");
  367. #endif
  368. #endif
  369. esp_cache_err_int_init();
  370. esp_crosscore_int_init();
  371. #ifndef CONFIG_FREERTOS_UNICORE
  372. esp_dport_access_int_init();
  373. #endif
  374. bootloader_flash_update_id();
  375. // Read the application binary image header. This will also decrypt the header if the image is encrypted.
  376. __attribute__((unused)) esp_image_header_t fhdr = {0};
  377. #ifdef CONFIG_APP_BUILD_TYPE_ELF_RAM
  378. fhdr.spi_mode = ESP_IMAGE_SPI_MODE_DIO;
  379. fhdr.spi_speed = ESP_IMAGE_SPI_SPEED_40M;
  380. fhdr.spi_size = ESP_IMAGE_FLASH_SIZE_4MB;
  381. extern void esp_rom_spiflash_attach(uint32_t, bool);
  382. esp_rom_spiflash_attach(ets_efuse_get_spiconfig(), false);
  383. esp_rom_spiflash_unlock();
  384. #else
  385. // This assumes that DROM is the first segment in the application binary, i.e. that we can read
  386. // the binary header through cache by accessing SOC_DROM_LOW address.
  387. memcpy(&fhdr, (void*) SOC_DROM_LOW, sizeof(fhdr));
  388. #endif // CONFIG_APP_BUILD_TYPE_ELF_RAM
  389. #if !CONFIG_SPIRAM_BOOT_INIT
  390. // If psram is uninitialized, we need to improve some flash configuration.
  391. bootloader_flash_clock_config(&fhdr);
  392. bootloader_flash_gpio_config(&fhdr);
  393. bootloader_flash_dummy_config(&fhdr);
  394. bootloader_flash_cs_timing_config();
  395. #endif //!CONFIG_SPIRAM_BOOT_INIT
  396. #if CONFIG_SPI_FLASH_SIZE_OVERRIDE
  397. int app_flash_size = esp_image_get_flash_size(fhdr.spi_size);
  398. if (app_flash_size < 1 * 1024 * 1024) {
  399. ESP_LOGE(TAG, "Invalid flash size in app image header.");
  400. abort();
  401. }
  402. bootloader_flash_update_size(app_flash_size);
  403. #endif //CONFIG_SPI_FLASH_SIZE_OVERRIDE
  404. spi_flash_init();
  405. /* init default OS-aware flash access critical section */
  406. spi_flash_guard_set(&g_flash_guard_default_ops);
  407. esp_flash_app_init();
  408. esp_err_t flash_ret = esp_flash_init_default_chip();
  409. assert(flash_ret == ESP_OK);
  410. #ifdef CONFIG_PM_ENABLE
  411. esp_pm_impl_init();
  412. #ifdef CONFIG_PM_DFS_INIT_AUTO
  413. int xtal_freq = (int) rtc_clk_xtal_freq_get();
  414. esp_pm_config_esp32_t cfg = {
  415. .max_freq_mhz = CONFIG_ESP32_DEFAULT_CPU_FREQ_MHZ,
  416. .min_freq_mhz = xtal_freq,
  417. };
  418. esp_pm_configure(&cfg);
  419. #endif //CONFIG_PM_DFS_INIT_AUTO
  420. #endif //CONFIG_PM_ENABLE
  421. #if CONFIG_ESP32_ENABLE_COREDUMP
  422. esp_core_dump_init();
  423. #endif
  424. #if CONFIG_ESP32_WIFI_SW_COEXIST_ENABLE
  425. esp_coex_adapter_register(&g_coex_adapter_funcs);
  426. coex_pre_init();
  427. #endif
  428. portBASE_TYPE res = xTaskCreatePinnedToCore(&main_task, "main",
  429. ESP_TASK_MAIN_STACK, NULL,
  430. ESP_TASK_MAIN_PRIO, NULL, 0);
  431. assert(res == pdTRUE);
  432. ESP_LOGI(TAG, "Starting scheduler on PRO CPU.");
  433. vTaskStartScheduler();
  434. abort(); /* Only get to here if not enough free heap to start scheduler */
  435. }
  436. #if !CONFIG_FREERTOS_UNICORE
  437. void start_cpu1_default(void)
  438. {
  439. // Wait for FreeRTOS initialization to finish on PRO CPU
  440. while (port_xSchedulerRunning[0] == 0) {
  441. ;
  442. }
  443. #if CONFIG_ESP32_TRAX_TWOBANKS
  444. trax_start_trace(TRAX_DOWNCOUNT_WORDS);
  445. #endif
  446. #if CONFIG_APPTRACE_ENABLE
  447. esp_err_t err = esp_apptrace_init();
  448. assert(err == ESP_OK && "Failed to init apptrace module on APP CPU!");
  449. #endif
  450. #if CONFIG_ESP_INT_WDT
  451. //Initialize the interrupt watch dog for CPU1.
  452. esp_int_wdt_cpu_init();
  453. #endif
  454. //Take care putting stuff here: if asked, FreeRTOS will happily tell you the scheduler
  455. //has started, but it isn't active *on this CPU* yet.
  456. esp_cache_err_int_init();
  457. esp_crosscore_int_init();
  458. esp_dport_access_int_init();
  459. ESP_EARLY_LOGI(TAG, "Starting scheduler on APP CPU.");
  460. xPortStartScheduler();
  461. abort(); /* Only get to here if FreeRTOS somehow very broken */
  462. }
  463. #endif //!CONFIG_FREERTOS_UNICORE
  464. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  465. size_t __cxx_eh_arena_size_get(void)
  466. {
  467. return CONFIG_COMPILER_CXX_EXCEPTIONS_EMG_POOL_SIZE;
  468. }
  469. #endif
  470. static void do_global_ctors(void)
  471. {
  472. #ifdef CONFIG_COMPILER_CXX_EXCEPTIONS
  473. static struct object ob;
  474. __register_frame_info( __eh_frame, &ob );
  475. #endif
  476. void (**p)(void);
  477. for (p = &__init_array_end - 1; p >= &__init_array_start; --p) {
  478. (*p)();
  479. }
  480. }
  481. static void main_task(void* args)
  482. {
  483. #if !CONFIG_FREERTOS_UNICORE
  484. // Wait for FreeRTOS initialization to finish on APP CPU, before replacing its startup stack
  485. while (port_xSchedulerRunning[1] == 0) {
  486. ;
  487. }
  488. #endif
  489. //Enable allocation in region where the startup stacks were located.
  490. heap_caps_enable_nonos_stack_heaps();
  491. // Now we have startup stack RAM available for heap, enable any DMA pool memory
  492. #if CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL
  493. esp_err_t r = esp_spiram_reserve_dma_pool(CONFIG_SPIRAM_MALLOC_RESERVE_INTERNAL);
  494. if (r != ESP_OK) {
  495. ESP_EARLY_LOGE(TAG, "Could not reserve internal/DMA pool (error 0x%x)", r);
  496. abort();
  497. }
  498. #endif
  499. //Initialize task wdt if configured to do so
  500. #ifdef CONFIG_ESP_TASK_WDT_PANIC
  501. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, true));
  502. #elif CONFIG_ESP_TASK_WDT
  503. ESP_ERROR_CHECK(esp_task_wdt_init(CONFIG_ESP_TASK_WDT_TIMEOUT_S, false));
  504. #endif
  505. //Add IDLE 0 to task wdt
  506. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU0
  507. TaskHandle_t idle_0 = xTaskGetIdleTaskHandleForCPU(0);
  508. if(idle_0 != NULL){
  509. ESP_ERROR_CHECK(esp_task_wdt_add(idle_0));
  510. }
  511. #endif
  512. //Add IDLE 1 to task wdt
  513. #ifdef CONFIG_ESP_TASK_WDT_CHECK_IDLE_TASK_CPU1
  514. TaskHandle_t idle_1 = xTaskGetIdleTaskHandleForCPU(1);
  515. if(idle_1 != NULL){
  516. ESP_ERROR_CHECK(esp_task_wdt_add(idle_1));
  517. }
  518. #endif
  519. // Now that the application is about to start, disable boot watchdog
  520. #ifndef CONFIG_BOOTLOADER_WDT_DISABLE_IN_USER_CODE
  521. wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  522. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  523. wdt_hal_disable(&rtc_wdt_ctx);
  524. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  525. #endif
  526. #ifdef CONFIG_BOOTLOADER_EFUSE_SECURE_VERSION_EMULATE
  527. const esp_partition_t *efuse_partition = esp_partition_find_first(ESP_PARTITION_TYPE_DATA, ESP_PARTITION_SUBTYPE_DATA_EFUSE_EM, NULL);
  528. if (efuse_partition) {
  529. esp_efuse_init(efuse_partition->address, efuse_partition->size);
  530. }
  531. #endif
  532. app_main();
  533. vTaskDelete(NULL);
  534. }