spiram_psram.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. Driver bits for PSRAM chips (at the moment only the ESP-PSRAM32 chip).
  3. */
  4. // Copyright 2013-2017 Espressif Systems (Shanghai) PTE LTD
  5. //
  6. // Licensed under the Apache License, Version 2.0 (the "License");
  7. // you may not use this file except in compliance with the License.
  8. // You may obtain a copy of the License at
  9. //
  10. // http://www.apache.org/licenses/LICENSE-2.0
  11. //
  12. // Unless required by applicable law or agreed to in writing, software
  13. // distributed under the License is distributed on an "AS IS" BASIS,
  14. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  15. // See the License for the specific language governing permissions and
  16. // limitations under the License.
  17. #include "sdkconfig.h"
  18. #include "string.h"
  19. #include "esp_attr.h"
  20. #include "esp_err.h"
  21. #include "esp_types.h"
  22. #include "esp_log.h"
  23. #include "esp_efuse.h"
  24. #include "spiram_psram.h"
  25. #include "esp32/rom/spi_flash.h"
  26. #include "esp32/rom/cache.h"
  27. #include "esp32/rom/efuse.h"
  28. #include "esp_rom_efuse.h"
  29. #include "soc/dport_reg.h"
  30. #include "soc/efuse_periph.h"
  31. #include "soc/soc_caps.h"
  32. #include "driver/gpio.h"
  33. #include "hal/gpio_hal.h"
  34. #include "driver/spi_common_internal.h"
  35. #include "driver/periph_ctrl.h"
  36. #include "bootloader_common.h"
  37. #include "esp_rom_gpio.h"
  38. #include "bootloader_flash_config.h"
  39. #if CONFIG_SPIRAM
  40. #include "soc/rtc.h"
  41. //Commands for PSRAM chip
  42. #define PSRAM_READ 0x03
  43. #define PSRAM_FAST_READ 0x0B
  44. #define PSRAM_FAST_READ_DUMMY 0x3
  45. #define PSRAM_FAST_READ_QUAD 0xEB
  46. #define PSRAM_FAST_READ_QUAD_DUMMY 0x5
  47. #define PSRAM_WRITE 0x02
  48. #define PSRAM_QUAD_WRITE 0x38
  49. #define PSRAM_ENTER_QMODE 0x35
  50. #define PSRAM_EXIT_QMODE 0xF5
  51. #define PSRAM_RESET_EN 0x66
  52. #define PSRAM_RESET 0x99
  53. #define PSRAM_SET_BURST_LEN 0xC0
  54. #define PSRAM_DEVICE_ID 0x9F
  55. typedef enum {
  56. PSRAM_CLK_MODE_NORM = 0, /*!< Normal SPI mode */
  57. PSRAM_CLK_MODE_DCLK = 1, /*!< Two extra clock cycles after CS is set high level */
  58. } psram_clk_mode_t;
  59. #define PSRAM_ID_KGD_M 0xff
  60. #define PSRAM_ID_KGD_S 8
  61. #define PSRAM_ID_KGD 0x5d
  62. #define PSRAM_ID_EID_M 0xff
  63. #define PSRAM_ID_EID_S 16
  64. // Use the [7:5](bit7~bit5) of EID to distinguish the psram size:
  65. //
  66. // BIT7 | BIT6 | BIT5 | SIZE(MBIT)
  67. // -------------------------------------
  68. // 0 | 0 | 0 | 16
  69. // 0 | 0 | 1 | 32
  70. // 0 | 1 | 0 | 64
  71. #define PSRAM_EID_SIZE_M 0x07
  72. #define PSRAM_EID_SIZE_S 5
  73. typedef enum {
  74. PSRAM_EID_SIZE_16MBITS = 0,
  75. PSRAM_EID_SIZE_32MBITS = 1,
  76. PSRAM_EID_SIZE_64MBITS = 2,
  77. } psram_eid_size_t;
  78. #define PSRAM_KGD(id) (((id) >> PSRAM_ID_KGD_S) & PSRAM_ID_KGD_M)
  79. #define PSRAM_EID(id) (((id) >> PSRAM_ID_EID_S) & PSRAM_ID_EID_M)
  80. #define PSRAM_SIZE_ID(id) ((PSRAM_EID(id) >> PSRAM_EID_SIZE_S) & PSRAM_EID_SIZE_M)
  81. #define PSRAM_IS_VALID(id) (PSRAM_KGD(id) == PSRAM_ID_KGD)
  82. // For the old version 32Mbit psram, using the spicial driver */
  83. #define PSRAM_IS_32MBIT_VER0(id) (PSRAM_EID(id) == 0x20)
  84. #define PSRAM_IS_64MBIT_TRIAL(id) (PSRAM_EID(id) == 0x26)
  85. // IO-pins for PSRAM.
  86. // WARNING: PSRAM shares all but the CS and CLK pins with the flash, so these defines
  87. // hardcode the flash pins as well, making this code incompatible with either a setup
  88. // that has the flash on non-standard pins or ESP32s with built-in flash.
  89. #define PSRAM_SPIQ_SD0_IO 7
  90. #define PSRAM_SPID_SD1_IO 8
  91. #define PSRAM_SPIWP_SD3_IO 10
  92. #define PSRAM_SPIHD_SD2_IO 9
  93. #define FLASH_HSPI_CLK_IO 14
  94. #define FLASH_HSPI_CS_IO 15
  95. #define PSRAM_HSPI_SPIQ_SD0_IO 12
  96. #define PSRAM_HSPI_SPID_SD1_IO 13
  97. #define PSRAM_HSPI_SPIWP_SD3_IO 2
  98. #define PSRAM_HSPI_SPIHD_SD2_IO 4
  99. // PSRAM clock and cs IO should be configured based on hardware design.
  100. // For ESP32-WROVER or ESP32-WROVER-B module, the clock IO is IO17, the cs IO is IO16,
  101. // they are the default value for these two configs.
  102. #define D0WD_PSRAM_CLK_IO CONFIG_D0WD_PSRAM_CLK_IO // Default value is 17
  103. #define D0WD_PSRAM_CS_IO CONFIG_D0WD_PSRAM_CS_IO // Default value is 16
  104. #define D2WD_PSRAM_CLK_IO CONFIG_D2WD_PSRAM_CLK_IO // Default value is 9
  105. #define D2WD_PSRAM_CS_IO CONFIG_D2WD_PSRAM_CS_IO // Default value is 10
  106. // For ESP32-PICO chip, the psram share clock with flash. The flash clock pin is fixed, which is IO6.
  107. #define PICO_PSRAM_CLK_IO 6
  108. #define PICO_PSRAM_CS_IO CONFIG_PICO_PSRAM_CS_IO // Default value is 10
  109. #define PICO_V3_02_PSRAM_CLK_IO 10
  110. #define PICO_V3_02_PSRAM_CS_IO 9
  111. typedef struct {
  112. uint8_t flash_clk_io;
  113. uint8_t flash_cs_io;
  114. uint8_t psram_clk_io;
  115. uint8_t psram_cs_io;
  116. uint8_t psram_spiq_sd0_io;
  117. uint8_t psram_spid_sd1_io;
  118. uint8_t psram_spiwp_sd3_io;
  119. uint8_t psram_spihd_sd2_io;
  120. } psram_io_t;
  121. #define PSRAM_INTERNAL_IO_28 28
  122. #define PSRAM_INTERNAL_IO_29 29
  123. #define PSRAM_IO_MATRIX_DUMMY_40M ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_40M
  124. #define PSRAM_IO_MATRIX_DUMMY_80M ESP_ROM_SPIFLASH_DUMMY_LEN_PLUS_80M
  125. #define _SPI_CACHE_PORT 0
  126. #define _SPI_FLASH_PORT 1
  127. #define _SPI_80M_CLK_DIV 1
  128. #define _SPI_40M_CLK_DIV 2
  129. //For 4MB PSRAM, we need one more SPI host, select which one to use by kconfig
  130. #ifdef CONFIG_SPIRAM_OCCUPY_HSPI_HOST
  131. #define PSRAM_SPI_MODULE PERIPH_HSPI_MODULE
  132. #define PSRAM_SPI_HOST HSPI_HOST
  133. #define PSRAM_CLK_SIGNAL HSPICLK_OUT_IDX
  134. #define PSRAM_SPI_NUM PSRAM_SPI_2
  135. #define PSRAM_SPICLKEN DPORT_SPI2_CLK_EN
  136. #elif defined CONFIG_SPIRAM_OCCUPY_VSPI_HOST
  137. #define PSRAM_SPI_MODULE PERIPH_VSPI_MODULE
  138. #define PSRAM_SPI_HOST VSPI_HOST
  139. #define PSRAM_CLK_SIGNAL VSPICLK_OUT_IDX
  140. #define PSRAM_SPI_NUM PSRAM_SPI_3
  141. #define PSRAM_SPICLKEN DPORT_SPI3_CLK_EN
  142. #else //set to SPI avoid HSPI and VSPI being used
  143. #define PSRAM_SPI_MODULE PERIPH_SPI_MODULE
  144. #define PSRAM_SPI_HOST SPI_HOST
  145. #define PSRAM_CLK_SIGNAL SPICLK_OUT_IDX
  146. #define PSRAM_SPI_NUM PSRAM_SPI_1
  147. #define PSRAM_SPICLKEN DPORT_SPI01_CLK_EN
  148. #endif
  149. static const char* TAG = "psram";
  150. typedef enum {
  151. PSRAM_SPI_1 = 0x1,
  152. PSRAM_SPI_2,
  153. PSRAM_SPI_3,
  154. PSRAM_SPI_MAX ,
  155. } psram_spi_num_t;
  156. static psram_cache_mode_t s_psram_mode = PSRAM_CACHE_MAX;
  157. static psram_clk_mode_t s_clk_mode = PSRAM_CLK_MODE_DCLK;
  158. static uint64_t s_psram_id = 0;
  159. static bool s_2t_mode_enabled = false;
  160. /* dummy_len_plus values defined in ROM for SPI flash configuration */
  161. extern uint8_t g_rom_spiflash_dummy_len_plus[];
  162. static int extra_dummy = 0;
  163. typedef enum {
  164. PSRAM_CMD_QPI,
  165. PSRAM_CMD_SPI,
  166. } psram_cmd_mode_t;
  167. typedef struct {
  168. uint16_t cmd; /*!< Command value */
  169. uint16_t cmdBitLen; /*!< Command byte length*/
  170. uint32_t *addr; /*!< Point to address value*/
  171. uint16_t addrBitLen; /*!< Address byte length*/
  172. uint32_t *txData; /*!< Point to send data buffer*/
  173. uint16_t txDataBitLen; /*!< Send data byte length.*/
  174. uint32_t *rxData; /*!< Point to recevie data buffer*/
  175. uint16_t rxDataBitLen; /*!< Recevie Data byte length.*/
  176. uint32_t dummyBitLen;
  177. } psram_cmd_t;
  178. static void IRAM_ATTR psram_cache_init(psram_cache_mode_t psram_cache_mode, psram_vaddr_mode_t vaddrmode);
  179. static uint8_t s_psram_cs_io = (uint8_t)-1;
  180. uint8_t psram_get_cs_io(void)
  181. {
  182. return s_psram_cs_io;
  183. }
  184. static void psram_clear_spi_fifo(psram_spi_num_t spi_num)
  185. {
  186. int i;
  187. for (i = 0; i < 16; i++) {
  188. WRITE_PERI_REG(SPI_W0_REG(spi_num)+i*4, 0);
  189. }
  190. }
  191. //set basic SPI write mode
  192. static void psram_set_basic_write_mode(psram_spi_num_t spi_num)
  193. {
  194. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QIO);
  195. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DIO);
  196. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QUAD);
  197. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DUAL);
  198. }
  199. //set QPI write mode
  200. static void psram_set_qio_write_mode(psram_spi_num_t spi_num)
  201. {
  202. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QIO);
  203. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DIO);
  204. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_QUAD);
  205. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_FWRITE_DUAL);
  206. }
  207. //set QPI read mode
  208. static void psram_set_qio_read_mode(psram_spi_num_t spi_num)
  209. {
  210. SET_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QIO);
  211. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QUAD);
  212. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DUAL);
  213. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DIO);
  214. }
  215. //set SPI read mode
  216. static void psram_set_basic_read_mode(psram_spi_num_t spi_num)
  217. {
  218. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QIO);
  219. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_QUAD);
  220. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DUAL);
  221. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_FREAD_DIO);
  222. }
  223. //start sending cmd/addr and optionally, receiving data
  224. static void IRAM_ATTR psram_cmd_recv_start(psram_spi_num_t spi_num, uint32_t* pRxData, uint16_t rxByteLen,
  225. psram_cmd_mode_t cmd_mode)
  226. {
  227. //get cs1
  228. CLEAR_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS1_DIS_M);
  229. SET_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS0_DIS_M);
  230. uint32_t mode_backup = (READ_PERI_REG(SPI_USER_REG(spi_num)) >> SPI_FWRITE_DUAL_S) & 0xf;
  231. uint32_t rd_mode_backup = READ_PERI_REG(SPI_CTRL_REG(spi_num)) & (SPI_FREAD_DIO_M | SPI_FREAD_DUAL_M | SPI_FREAD_QUAD_M | SPI_FREAD_QIO_M);
  232. if (cmd_mode == PSRAM_CMD_SPI) {
  233. psram_set_basic_write_mode(spi_num);
  234. psram_set_basic_read_mode(spi_num);
  235. } else if (cmd_mode == PSRAM_CMD_QPI) {
  236. psram_set_qio_write_mode(spi_num);
  237. psram_set_qio_read_mode(spi_num);
  238. }
  239. //Wait for SPI0 to idle
  240. while ( READ_PERI_REG(SPI_EXT2_REG(0)) != 0);
  241. DPORT_SET_PERI_REG_MASK(DPORT_HOST_INF_SEL_REG, 1 << 14);
  242. // Start send data
  243. SET_PERI_REG_MASK(SPI_CMD_REG(spi_num), SPI_USR);
  244. while ((READ_PERI_REG(SPI_CMD_REG(spi_num)) & SPI_USR));
  245. DPORT_CLEAR_PERI_REG_MASK(DPORT_HOST_INF_SEL_REG, 1 << 14);
  246. //recover spi mode
  247. SET_PERI_REG_BITS(SPI_USER_REG(spi_num), (pRxData?SPI_FWRITE_DUAL_M:0xf), mode_backup, SPI_FWRITE_DUAL_S);
  248. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), (SPI_FREAD_DIO_M|SPI_FREAD_DUAL_M|SPI_FREAD_QUAD_M|SPI_FREAD_QIO_M));
  249. SET_PERI_REG_MASK(SPI_CTRL_REG(spi_num), rd_mode_backup);
  250. //return cs to cs0
  251. SET_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS1_DIS_M);
  252. CLEAR_PERI_REG_MASK(SPI_PIN_REG(PSRAM_SPI_1), SPI_CS0_DIS_M);
  253. if (pRxData) {
  254. int idx = 0;
  255. // Read data out
  256. do {
  257. *pRxData++ = READ_PERI_REG(SPI_W0_REG(spi_num) + (idx << 2));
  258. } while (++idx < ((rxByteLen / 4) + ((rxByteLen % 4) ? 1 : 0)));
  259. }
  260. }
  261. static uint32_t backup_usr[3];
  262. static uint32_t backup_usr1[3];
  263. static uint32_t backup_usr2[3];
  264. //setup spi command/addr/data/dummy in user mode
  265. static int psram_cmd_config(psram_spi_num_t spi_num, psram_cmd_t* pInData)
  266. {
  267. while (READ_PERI_REG(SPI_CMD_REG(spi_num)) & SPI_USR);
  268. backup_usr[spi_num]=READ_PERI_REG(SPI_USER_REG(spi_num));
  269. backup_usr1[spi_num]=READ_PERI_REG(SPI_USER1_REG(spi_num));
  270. backup_usr2[spi_num]=READ_PERI_REG(SPI_USER2_REG(spi_num));
  271. // Set command by user.
  272. if (pInData->cmdBitLen != 0) {
  273. // Max command length 16 bits.
  274. SET_PERI_REG_BITS(SPI_USER2_REG(spi_num), SPI_USR_COMMAND_BITLEN, pInData->cmdBitLen - 1,
  275. SPI_USR_COMMAND_BITLEN_S);
  276. // Enable command
  277. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_COMMAND);
  278. // Load command,bit15-0 is cmd value.
  279. SET_PERI_REG_BITS(SPI_USER2_REG(spi_num), SPI_USR_COMMAND_VALUE, pInData->cmd, SPI_USR_COMMAND_VALUE_S);
  280. } else {
  281. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_COMMAND);
  282. SET_PERI_REG_BITS(SPI_USER2_REG(spi_num), SPI_USR_COMMAND_BITLEN, 0, SPI_USR_COMMAND_BITLEN_S);
  283. }
  284. // Set Address by user.
  285. if (pInData->addrBitLen != 0) {
  286. SET_PERI_REG_BITS(SPI_USER1_REG(spi_num), SPI_USR_ADDR_BITLEN, (pInData->addrBitLen - 1), SPI_USR_ADDR_BITLEN_S);
  287. // Enable address
  288. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_ADDR);
  289. // Set address
  290. WRITE_PERI_REG(SPI_ADDR_REG(spi_num), *pInData->addr);
  291. } else {
  292. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_ADDR);
  293. SET_PERI_REG_BITS(SPI_USER1_REG(spi_num), SPI_USR_ADDR_BITLEN, 0, SPI_USR_ADDR_BITLEN_S);
  294. }
  295. // Set data by user.
  296. uint32_t* p_tx_val = pInData->txData;
  297. if (pInData->txDataBitLen != 0) {
  298. // Enable MOSI
  299. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MOSI);
  300. // Load send buffer
  301. int len = (pInData->txDataBitLen + 31) / 32;
  302. if (p_tx_val != NULL) {
  303. memcpy((void*)SPI_W0_REG(spi_num), p_tx_val, len * 4);
  304. }
  305. // Set data send buffer length.Max data length 64 bytes.
  306. SET_PERI_REG_BITS(SPI_MOSI_DLEN_REG(spi_num), SPI_USR_MOSI_DBITLEN, (pInData->txDataBitLen - 1),
  307. SPI_USR_MOSI_DBITLEN_S);
  308. } else {
  309. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MOSI);
  310. SET_PERI_REG_BITS(SPI_MOSI_DLEN_REG(spi_num), SPI_USR_MOSI_DBITLEN, 0, SPI_USR_MOSI_DBITLEN_S);
  311. }
  312. // Set rx data by user.
  313. if (pInData->rxDataBitLen != 0) {
  314. // Enable MOSI
  315. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MISO);
  316. // Set data send buffer length.Max data length 64 bytes.
  317. SET_PERI_REG_BITS(SPI_MISO_DLEN_REG(spi_num), SPI_USR_MISO_DBITLEN, (pInData->rxDataBitLen - 1),
  318. SPI_USR_MISO_DBITLEN_S);
  319. } else {
  320. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_USR_MISO);
  321. SET_PERI_REG_BITS(SPI_MISO_DLEN_REG(spi_num), SPI_USR_MISO_DBITLEN, 0, SPI_USR_MISO_DBITLEN_S);
  322. }
  323. if (pInData->dummyBitLen != 0) {
  324. SET_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_USR_DUMMY); // dummy en
  325. SET_PERI_REG_BITS(SPI_USER1_REG(PSRAM_SPI_1), SPI_USR_DUMMY_CYCLELEN_V, pInData->dummyBitLen - 1,
  326. SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  327. } else {
  328. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_USR_DUMMY); // dummy en
  329. SET_PERI_REG_BITS(SPI_USER1_REG(PSRAM_SPI_1), SPI_USR_DUMMY_CYCLELEN_V, 0, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  330. }
  331. return 0;
  332. }
  333. static void psram_cmd_end(int spi_num) {
  334. while (READ_PERI_REG(SPI_CMD_REG(spi_num)) & SPI_USR);
  335. WRITE_PERI_REG(SPI_USER_REG(spi_num), backup_usr[spi_num]);
  336. WRITE_PERI_REG(SPI_USER1_REG(spi_num), backup_usr1[spi_num]);
  337. WRITE_PERI_REG(SPI_USER2_REG(spi_num), backup_usr2[spi_num]);
  338. }
  339. //exit QPI mode(set back to SPI mode)
  340. static void psram_disable_qio_mode(psram_spi_num_t spi_num)
  341. {
  342. psram_cmd_t ps_cmd;
  343. uint32_t cmd_exit_qpi;
  344. cmd_exit_qpi = PSRAM_EXIT_QMODE;
  345. ps_cmd.txDataBitLen = 8;
  346. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  347. switch (s_psram_mode) {
  348. case PSRAM_CACHE_F80M_S80M:
  349. break;
  350. case PSRAM_CACHE_F80M_S40M:
  351. case PSRAM_CACHE_F40M_S40M:
  352. default:
  353. cmd_exit_qpi = PSRAM_EXIT_QMODE << 8;
  354. ps_cmd.txDataBitLen = 16;
  355. break;
  356. }
  357. }
  358. ps_cmd.txData = &cmd_exit_qpi;
  359. ps_cmd.cmd = 0;
  360. ps_cmd.cmdBitLen = 0;
  361. ps_cmd.addr = 0;
  362. ps_cmd.addrBitLen = 0;
  363. ps_cmd.rxData = NULL;
  364. ps_cmd.rxDataBitLen = 0;
  365. ps_cmd.dummyBitLen = 0;
  366. psram_cmd_config(spi_num, &ps_cmd);
  367. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_QPI);
  368. psram_cmd_end(spi_num);
  369. }
  370. //read psram id, should issue `psram_disable_qio_mode` before calling this
  371. static void psram_read_id(psram_spi_num_t spi_num, uint64_t* dev_id)
  372. {
  373. uint32_t dummy_bits = 0 + extra_dummy;
  374. uint32_t psram_id[2] = {0};
  375. psram_cmd_t ps_cmd;
  376. uint32_t addr = 0;
  377. ps_cmd.addrBitLen = 3 * 8;
  378. ps_cmd.cmd = PSRAM_DEVICE_ID;
  379. ps_cmd.cmdBitLen = 8;
  380. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  381. switch (s_psram_mode) {
  382. case PSRAM_CACHE_F80M_S80M:
  383. break;
  384. case PSRAM_CACHE_F80M_S40M:
  385. case PSRAM_CACHE_F40M_S40M:
  386. default:
  387. ps_cmd.cmdBitLen = 2; //this two bits is used to delay 2 clock cycle
  388. ps_cmd.cmd = 0;
  389. addr = (PSRAM_DEVICE_ID << 24) | 0;
  390. ps_cmd.addrBitLen = 4 * 8;
  391. break;
  392. }
  393. }
  394. ps_cmd.addr = &addr;
  395. ps_cmd.txDataBitLen = 0;
  396. ps_cmd.txData = NULL;
  397. ps_cmd.rxDataBitLen = 8 * 8;
  398. ps_cmd.rxData = psram_id;
  399. ps_cmd.dummyBitLen = dummy_bits;
  400. psram_cmd_config(spi_num, &ps_cmd);
  401. psram_clear_spi_fifo(spi_num);
  402. psram_cmd_recv_start(spi_num, ps_cmd.rxData, ps_cmd.rxDataBitLen / 8, PSRAM_CMD_SPI);
  403. psram_cmd_end(spi_num);
  404. *dev_id = (uint64_t)(((uint64_t)psram_id[1] << 32) | psram_id[0]);
  405. }
  406. //enter QPI mode
  407. static esp_err_t IRAM_ATTR psram_enable_qio_mode(psram_spi_num_t spi_num)
  408. {
  409. psram_cmd_t ps_cmd;
  410. uint32_t addr = (PSRAM_ENTER_QMODE << 24) | 0;
  411. ps_cmd.cmdBitLen = 0;
  412. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  413. switch (s_psram_mode) {
  414. case PSRAM_CACHE_F80M_S80M:
  415. break;
  416. case PSRAM_CACHE_F80M_S40M:
  417. case PSRAM_CACHE_F40M_S40M:
  418. default:
  419. ps_cmd.cmdBitLen = 2;
  420. break;
  421. }
  422. }
  423. ps_cmd.cmd = 0;
  424. ps_cmd.addr = &addr;
  425. ps_cmd.addrBitLen = 8;
  426. ps_cmd.txData = NULL;
  427. ps_cmd.txDataBitLen = 0;
  428. ps_cmd.rxData = NULL;
  429. ps_cmd.rxDataBitLen = 0;
  430. ps_cmd.dummyBitLen = 0;
  431. psram_cmd_config(spi_num, &ps_cmd);
  432. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_SPI);
  433. psram_cmd_end(spi_num);
  434. return ESP_OK;
  435. }
  436. #if CONFIG_SPIRAM_2T_MODE
  437. // use SPI user mode to write psram
  438. static void spi_user_psram_write(psram_spi_num_t spi_num, uint32_t address, uint32_t *data_buffer, uint32_t data_len)
  439. {
  440. uint32_t addr = (PSRAM_QUAD_WRITE << 24) | (address & 0x7fffff);
  441. psram_cmd_t ps_cmd;
  442. ps_cmd.cmdBitLen = 0;
  443. ps_cmd.cmd = 0;
  444. ps_cmd.addr = &addr;
  445. ps_cmd.addrBitLen = 4 * 8;
  446. ps_cmd.txDataBitLen = 32 * 8;
  447. ps_cmd.txData = NULL;
  448. ps_cmd.rxDataBitLen = 0;
  449. ps_cmd.rxData = NULL;
  450. ps_cmd.dummyBitLen = 0;
  451. for(uint32_t i=0; i<data_len; i+=32) {
  452. psram_clear_spi_fifo(spi_num);
  453. addr = (PSRAM_QUAD_WRITE << 24) | ((address & 0x7fffff) + i);
  454. ps_cmd.txData = data_buffer + (i / 4);
  455. psram_cmd_config(spi_num, &ps_cmd);
  456. psram_cmd_recv_start(spi_num, ps_cmd.rxData, ps_cmd.rxDataBitLen / 8, PSRAM_CMD_QPI);
  457. }
  458. psram_cmd_end(spi_num);
  459. }
  460. // use SPI user mode to read psram
  461. static void spi_user_psram_read(psram_spi_num_t spi_num, uint32_t address, uint32_t *data_buffer, uint32_t data_len)
  462. {
  463. uint32_t addr = (PSRAM_FAST_READ_QUAD << 24) | (address & 0x7fffff);
  464. uint32_t dummy_bits = PSRAM_FAST_READ_QUAD_DUMMY + 1;
  465. psram_cmd_t ps_cmd;
  466. ps_cmd.cmdBitLen = 0;
  467. ps_cmd.cmd = 0;
  468. ps_cmd.addr = &addr;
  469. ps_cmd.addrBitLen = 4 * 8;
  470. ps_cmd.txDataBitLen = 0;
  471. ps_cmd.txData = NULL;
  472. ps_cmd.rxDataBitLen = 32 * 8;
  473. ps_cmd.dummyBitLen = dummy_bits + extra_dummy;
  474. for(uint32_t i=0; i<data_len; i+=32) {
  475. psram_clear_spi_fifo(spi_num);
  476. addr = (PSRAM_FAST_READ_QUAD << 24) | ((address & 0x7fffff) + i);
  477. ps_cmd.rxData = data_buffer + (i / 4);
  478. psram_cmd_config(spi_num, &ps_cmd);
  479. psram_cmd_recv_start(spi_num, ps_cmd.rxData, ps_cmd.rxDataBitLen / 8, PSRAM_CMD_QPI);
  480. }
  481. psram_cmd_end(spi_num);
  482. }
  483. //enable psram 2T mode
  484. static esp_err_t IRAM_ATTR psram_2t_mode_enable(psram_spi_num_t spi_num)
  485. {
  486. psram_disable_qio_mode(spi_num);
  487. // configure psram clock as 5 MHz
  488. uint32_t div = rtc_clk_apb_freq_get() / 5000000;
  489. esp_rom_spiflash_config_clk(div, spi_num);
  490. psram_cmd_t ps_cmd;
  491. // setp1: send cmd 0x5e
  492. // send one more bit clock after send cmd
  493. ps_cmd.cmd = 0x5e;
  494. ps_cmd.cmdBitLen = 8;
  495. ps_cmd.addrBitLen = 0;
  496. ps_cmd.addr = 0;
  497. ps_cmd.txDataBitLen = 0;
  498. ps_cmd.txData = NULL;
  499. ps_cmd.rxDataBitLen =0;
  500. ps_cmd.rxData = NULL;
  501. ps_cmd.dummyBitLen = 1;
  502. psram_cmd_config(spi_num, &ps_cmd);
  503. psram_clear_spi_fifo(spi_num);
  504. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_SPI);
  505. psram_cmd_end(spi_num);
  506. // setp2: send cmd 0x5f
  507. // send one more bit clock after send cmd
  508. ps_cmd.cmd = 0x5f;
  509. psram_cmd_config(spi_num, &ps_cmd);
  510. psram_clear_spi_fifo(spi_num);
  511. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_SPI);
  512. psram_cmd_end(spi_num);
  513. // setp3: keep cs as high level
  514. // send 128 cycles clock
  515. // send 1 bit high levle in ninth clock from the back to PSRAM SIO1
  516. GPIO_OUTPUT_SET(D0WD_PSRAM_CS_IO, 1);
  517. esp_rom_gpio_connect_out_signal(D0WD_PSRAM_CS_IO, SIG_GPIO_OUT_IDX, 0, 0);
  518. esp_rom_gpio_connect_out_signal(PSRAM_SPID_SD1_IO, SPIQ_OUT_IDX, 0, 0);
  519. esp_rom_gpio_connect_in_signal(PSRAM_SPID_SD1_IO, SPIQ_IN_IDX, 0);
  520. esp_rom_gpio_connect_out_signal(PSRAM_SPIQ_SD0_IO, SPID_OUT_IDX, 0, 0);
  521. esp_rom_gpio_connect_in_signal(PSRAM_SPIQ_SD0_IO, SPID_IN_IDX, 0);
  522. uint32_t w_data_2t[4] = {0x0, 0x0, 0x0, 0x00010000};
  523. ps_cmd.cmd = 0;
  524. ps_cmd.cmdBitLen = 0;
  525. ps_cmd.txDataBitLen = 128;
  526. ps_cmd.txData = w_data_2t;
  527. ps_cmd.dummyBitLen = 0;
  528. psram_clear_spi_fifo(spi_num);
  529. psram_cmd_config(spi_num, &ps_cmd);
  530. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_SPI);
  531. psram_cmd_end(spi_num);
  532. esp_rom_gpio_connect_out_signal(PSRAM_SPIQ_SD0_IO, SPIQ_OUT_IDX, 0, 0);
  533. esp_rom_gpio_connect_in_signal(PSRAM_SPIQ_SD0_IO, SPIQ_IN_IDX, 0);
  534. esp_rom_gpio_connect_out_signal(PSRAM_SPID_SD1_IO, SPID_OUT_IDX, 0, 0);
  535. esp_rom_gpio_connect_in_signal(PSRAM_SPID_SD1_IO, SPID_IN_IDX, 0);
  536. esp_rom_gpio_connect_out_signal(D0WD_PSRAM_CS_IO, SPICS1_OUT_IDX, 0, 0);
  537. // setp4: send cmd 0x5f
  538. // send one more bit clock after send cmd
  539. ps_cmd.cmd = 0x5f;
  540. ps_cmd.cmdBitLen = 8;
  541. ps_cmd.txDataBitLen = 0;
  542. ps_cmd.txData = NULL;
  543. ps_cmd.dummyBitLen = 1;
  544. psram_cmd_config(spi_num, &ps_cmd);
  545. psram_clear_spi_fifo(spi_num);
  546. psram_cmd_recv_start(spi_num, NULL, 0, PSRAM_CMD_SPI);
  547. psram_cmd_end(spi_num);
  548. // configure psram clock back to the default value
  549. switch (s_psram_mode) {
  550. case PSRAM_CACHE_F80M_S40M:
  551. case PSRAM_CACHE_F40M_S40M:
  552. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, spi_num);
  553. break;
  554. case PSRAM_CACHE_F80M_S80M:
  555. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, spi_num);
  556. break;
  557. default:
  558. break;
  559. }
  560. psram_enable_qio_mode(spi_num);
  561. return ESP_OK;
  562. }
  563. #define CHECK_DATA_LEN (1024)
  564. #define CHECK_ADDR_STEP (0x100000)
  565. #define SIZE_32MBIT (0x400000)
  566. #define SIZE_64MBIT (0x800000)
  567. static esp_err_t psram_2t_mode_check(psram_spi_num_t spi_num)
  568. {
  569. uint8_t w_check_data[CHECK_DATA_LEN] = {0};
  570. uint8_t r_check_data[CHECK_DATA_LEN] = {0};
  571. for (uint32_t addr=0; addr<SIZE_32MBIT; addr+=CHECK_ADDR_STEP) {
  572. spi_user_psram_write(spi_num, addr, (uint32_t *)w_check_data, CHECK_DATA_LEN);
  573. }
  574. memset(w_check_data, 0xff, sizeof(w_check_data));
  575. for (uint32_t addr=SIZE_32MBIT; addr<SIZE_64MBIT; addr+=CHECK_ADDR_STEP) {
  576. spi_user_psram_write(spi_num, addr, (uint32_t *)w_check_data, CHECK_DATA_LEN);
  577. }
  578. for (uint32_t addr=0; addr<SIZE_32MBIT; addr+=CHECK_ADDR_STEP) {
  579. spi_user_psram_read(spi_num, addr, (uint32_t *)r_check_data, CHECK_DATA_LEN);
  580. for (uint32_t j=0; j<CHECK_DATA_LEN; j++) {
  581. if (r_check_data[j] != 0xff) {
  582. return ESP_FAIL;
  583. }
  584. }
  585. }
  586. return ESP_OK;
  587. }
  588. #endif
  589. void psram_set_cs_timing(psram_spi_num_t spi_num, psram_clk_mode_t clk_mode)
  590. {
  591. if (clk_mode == PSRAM_CLK_MODE_NORM) {
  592. SET_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_CS_HOLD_M | SPI_CS_SETUP_M);
  593. // Set cs time.
  594. SET_PERI_REG_BITS(SPI_CTRL2_REG(spi_num), SPI_HOLD_TIME_V, 1, SPI_HOLD_TIME_S);
  595. SET_PERI_REG_BITS(SPI_CTRL2_REG(spi_num), SPI_SETUP_TIME_V, 0, SPI_SETUP_TIME_S);
  596. } else {
  597. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_CS_HOLD_M | SPI_CS_SETUP_M);
  598. }
  599. }
  600. //spi param init for psram
  601. void IRAM_ATTR psram_spi_init(psram_spi_num_t spi_num, psram_cache_mode_t mode)
  602. {
  603. CLEAR_PERI_REG_MASK(SPI_SLAVE_REG(spi_num), SPI_TRANS_DONE << 5);
  604. // SPI_CPOL & SPI_CPHA
  605. CLEAR_PERI_REG_MASK(SPI_PIN_REG(spi_num), SPI_CK_IDLE_EDGE);
  606. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_CK_OUT_EDGE);
  607. // SPI bit order
  608. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_WR_BIT_ORDER);
  609. CLEAR_PERI_REG_MASK(SPI_CTRL_REG(spi_num), SPI_RD_BIT_ORDER);
  610. // SPI bit order
  611. CLEAR_PERI_REG_MASK(SPI_USER_REG(spi_num), SPI_DOUTDIN);
  612. // May be not must to do.
  613. WRITE_PERI_REG(SPI_USER1_REG(spi_num), 0);
  614. // SPI mode type
  615. CLEAR_PERI_REG_MASK(SPI_SLAVE_REG(spi_num), SPI_SLAVE_MODE);
  616. memset((void*)SPI_W0_REG(spi_num), 0, 16 * 4);
  617. psram_set_cs_timing(spi_num, s_clk_mode);
  618. }
  619. //psram gpio init , different working frequency we have different solutions
  620. static void IRAM_ATTR psram_gpio_config(psram_io_t *psram_io, psram_cache_mode_t mode)
  621. {
  622. int spi_cache_dummy = 0;
  623. uint32_t rd_mode_reg = READ_PERI_REG(SPI_CTRL_REG(0));
  624. if (rd_mode_reg & SPI_FREAD_QIO_M) {
  625. spi_cache_dummy = SPI0_R_QIO_DUMMY_CYCLELEN;
  626. } else if (rd_mode_reg & SPI_FREAD_DIO_M) {
  627. spi_cache_dummy = SPI0_R_DIO_DUMMY_CYCLELEN;
  628. SET_PERI_REG_BITS(SPI_USER1_REG(0), SPI_USR_ADDR_BITLEN_V, SPI0_R_DIO_ADDR_BITSLEN, SPI_USR_ADDR_BITLEN_S);
  629. } else if (rd_mode_reg & (SPI_FREAD_QUAD_M | SPI_FREAD_DUAL_M)) {
  630. spi_cache_dummy = SPI0_R_FAST_DUMMY_CYCLELEN;
  631. } else {
  632. spi_cache_dummy = SPI0_R_FAST_DUMMY_CYCLELEN;
  633. }
  634. switch (mode) {
  635. case PSRAM_CACHE_F80M_S40M:
  636. extra_dummy = PSRAM_IO_MATRIX_DUMMY_40M;
  637. g_rom_spiflash_dummy_len_plus[_SPI_CACHE_PORT] = PSRAM_IO_MATRIX_DUMMY_80M;
  638. g_rom_spiflash_dummy_len_plus[_SPI_FLASH_PORT] = PSRAM_IO_MATRIX_DUMMY_40M;
  639. SET_PERI_REG_BITS(SPI_USER1_REG(_SPI_CACHE_PORT), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + PSRAM_IO_MATRIX_DUMMY_80M, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  640. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, _SPI_CACHE_PORT);
  641. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, _SPI_FLASH_PORT);
  642. //set drive ability for clock
  643. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->flash_clk_io], FUN_DRV, 3, FUN_DRV_S);
  644. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_clk_io], FUN_DRV, 2, FUN_DRV_S);
  645. break;
  646. case PSRAM_CACHE_F80M_S80M:
  647. extra_dummy = PSRAM_IO_MATRIX_DUMMY_80M;
  648. g_rom_spiflash_dummy_len_plus[_SPI_CACHE_PORT] = PSRAM_IO_MATRIX_DUMMY_80M;
  649. g_rom_spiflash_dummy_len_plus[_SPI_FLASH_PORT] = PSRAM_IO_MATRIX_DUMMY_80M;
  650. SET_PERI_REG_BITS(SPI_USER1_REG(_SPI_CACHE_PORT), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + PSRAM_IO_MATRIX_DUMMY_80M, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  651. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, _SPI_CACHE_PORT);
  652. esp_rom_spiflash_config_clk(_SPI_80M_CLK_DIV, _SPI_FLASH_PORT);
  653. //set drive ability for clock
  654. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->flash_clk_io], FUN_DRV, 3, FUN_DRV_S);
  655. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_clk_io], FUN_DRV, 3, FUN_DRV_S);
  656. break;
  657. case PSRAM_CACHE_F40M_S40M:
  658. extra_dummy = PSRAM_IO_MATRIX_DUMMY_40M;
  659. g_rom_spiflash_dummy_len_plus[_SPI_CACHE_PORT] = PSRAM_IO_MATRIX_DUMMY_40M;
  660. g_rom_spiflash_dummy_len_plus[_SPI_FLASH_PORT] = PSRAM_IO_MATRIX_DUMMY_40M;
  661. SET_PERI_REG_BITS(SPI_USER1_REG(_SPI_CACHE_PORT), SPI_USR_DUMMY_CYCLELEN_V, spi_cache_dummy + PSRAM_IO_MATRIX_DUMMY_40M, SPI_USR_DUMMY_CYCLELEN_S); //DUMMY
  662. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, _SPI_CACHE_PORT);
  663. esp_rom_spiflash_config_clk(_SPI_40M_CLK_DIV, _SPI_FLASH_PORT);
  664. //set drive ability for clock
  665. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->flash_clk_io], FUN_DRV, 2, FUN_DRV_S);
  666. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_clk_io], FUN_DRV, 2, FUN_DRV_S);
  667. break;
  668. default:
  669. break;
  670. }
  671. SET_PERI_REG_MASK(SPI_USER_REG(0), SPI_USR_DUMMY); // dummy enable
  672. // In bootloader, all the signals are already configured,
  673. // We keep the following code in case the bootloader is some older version.
  674. esp_rom_gpio_connect_out_signal(psram_io->flash_cs_io, SPICS0_OUT_IDX, 0, 0);
  675. esp_rom_gpio_connect_out_signal(psram_io->psram_cs_io, SPICS1_OUT_IDX, 0, 0);
  676. esp_rom_gpio_connect_out_signal(psram_io->psram_spiq_sd0_io, SPIQ_OUT_IDX, 0, 0);
  677. esp_rom_gpio_connect_in_signal(psram_io->psram_spiq_sd0_io, SPIQ_IN_IDX, 0);
  678. esp_rom_gpio_connect_out_signal(psram_io->psram_spid_sd1_io, SPID_OUT_IDX, 0, 0);
  679. esp_rom_gpio_connect_in_signal(psram_io->psram_spid_sd1_io, SPID_IN_IDX, 0);
  680. esp_rom_gpio_connect_out_signal(psram_io->psram_spiwp_sd3_io, SPIWP_OUT_IDX, 0, 0);
  681. esp_rom_gpio_connect_in_signal(psram_io->psram_spiwp_sd3_io, SPIWP_IN_IDX, 0);
  682. esp_rom_gpio_connect_out_signal(psram_io->psram_spihd_sd2_io, SPIHD_OUT_IDX, 0, 0);
  683. esp_rom_gpio_connect_in_signal(psram_io->psram_spihd_sd2_io, SPIHD_IN_IDX, 0);
  684. //select pin function gpio
  685. if ((psram_io->flash_clk_io == SPI_IOMUX_PIN_NUM_CLK) && (psram_io->flash_clk_io != psram_io->psram_clk_io)) {
  686. //flash clock signal should come from IO MUX.
  687. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->flash_clk_io], FUNC_SD_CLK_SPICLK);
  688. } else {
  689. //flash clock signal should come from GPIO matrix.
  690. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->flash_clk_io], PIN_FUNC_GPIO);
  691. }
  692. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->flash_cs_io], PIN_FUNC_GPIO);
  693. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->psram_cs_io], PIN_FUNC_GPIO);
  694. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->psram_clk_io], PIN_FUNC_GPIO);
  695. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->psram_spiq_sd0_io], PIN_FUNC_GPIO);
  696. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->psram_spid_sd1_io], PIN_FUNC_GPIO);
  697. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->psram_spihd_sd2_io], PIN_FUNC_GPIO);
  698. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[psram_io->psram_spiwp_sd3_io], PIN_FUNC_GPIO);
  699. uint32_t flash_id = g_rom_flashchip.device_id;
  700. if (flash_id == FLASH_ID_GD25LQ32C) {
  701. // Set drive ability for 1.8v flash in 80Mhz.
  702. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->flash_cs_io], FUN_DRV_V, 3, FUN_DRV_S);
  703. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->flash_clk_io], FUN_DRV_V, 3, FUN_DRV_S);
  704. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_cs_io], FUN_DRV_V, 3, FUN_DRV_S);
  705. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_clk_io], FUN_DRV_V, 3, FUN_DRV_S);
  706. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_spiq_sd0_io], FUN_DRV_V, 3, FUN_DRV_S);
  707. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_spid_sd1_io], FUN_DRV_V, 3, FUN_DRV_S);
  708. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_spihd_sd2_io], FUN_DRV_V, 3, FUN_DRV_S);
  709. SET_PERI_REG_BITS(GPIO_PIN_MUX_REG[psram_io->psram_spiwp_sd3_io], FUN_DRV_V, 3, FUN_DRV_S);
  710. }
  711. }
  712. psram_size_t psram_get_size(void)
  713. {
  714. if ((PSRAM_SIZE_ID(s_psram_id) == PSRAM_EID_SIZE_64MBITS) || PSRAM_IS_64MBIT_TRIAL(s_psram_id)) {
  715. return s_2t_mode_enabled ? PSRAM_SIZE_32MBITS : PSRAM_SIZE_64MBITS;
  716. } else if (PSRAM_SIZE_ID(s_psram_id) == PSRAM_EID_SIZE_32MBITS) {
  717. return PSRAM_SIZE_32MBITS;
  718. } else if (PSRAM_SIZE_ID(s_psram_id) == PSRAM_EID_SIZE_16MBITS) {
  719. return PSRAM_SIZE_16MBITS;
  720. } else {
  721. return PSRAM_SIZE_MAX;
  722. }
  723. }
  724. //used in UT only
  725. bool psram_is_32mbit_ver0(void)
  726. {
  727. return PSRAM_IS_32MBIT_VER0(s_psram_id);
  728. }
  729. /*
  730. * Psram mode init will overwrite original flash speed mode, so that it is possible to change psram and flash speed after OTA.
  731. * Flash read mode(QIO/QOUT/DIO/DOUT) will not be changed in app bin. It is decided by bootloader, OTA can not change this mode.
  732. */
  733. esp_err_t IRAM_ATTR psram_enable(psram_cache_mode_t mode, psram_vaddr_mode_t vaddrmode) //psram init
  734. {
  735. psram_io_t psram_io={0};
  736. uint32_t pkg_ver = esp_efuse_get_pkg_ver();
  737. if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32D2WDQ5) {
  738. ESP_EARLY_LOGI(TAG, "This chip is ESP32-D2WD");
  739. rtc_vddsdio_config_t cfg = rtc_vddsdio_get_config();
  740. if (cfg.tieh != RTC_VDDSDIO_TIEH_1_8V) {
  741. ESP_EARLY_LOGE(TAG, "VDDSDIO is not 1.8V");
  742. return ESP_FAIL;
  743. }
  744. psram_io.psram_clk_io = D2WD_PSRAM_CLK_IO;
  745. psram_io.psram_cs_io = D2WD_PSRAM_CS_IO;
  746. } else if ((pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD2) || (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOD4)) {
  747. ESP_EARLY_LOGI(TAG, "This chip is ESP32-PICO");
  748. rtc_vddsdio_config_t cfg = rtc_vddsdio_get_config();
  749. if (cfg.tieh != RTC_VDDSDIO_TIEH_3_3V) {
  750. ESP_EARLY_LOGE(TAG, "VDDSDIO is not 3.3V");
  751. return ESP_FAIL;
  752. }
  753. s_clk_mode = PSRAM_CLK_MODE_NORM;
  754. psram_io.psram_clk_io = PICO_PSRAM_CLK_IO;
  755. psram_io.psram_cs_io = PICO_PSRAM_CS_IO;
  756. } else if (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32PICOV302) {
  757. ESP_EARLY_LOGI(TAG, "This chip is ESP32-PICO-V3-02");
  758. rtc_vddsdio_config_t cfg = rtc_vddsdio_get_config();
  759. if (cfg.tieh != RTC_VDDSDIO_TIEH_3_3V) {
  760. ESP_EARLY_LOGE(TAG, "VDDSDIO is not 3.3V");
  761. return ESP_FAIL;
  762. }
  763. s_clk_mode = PSRAM_CLK_MODE_NORM;
  764. psram_io.psram_clk_io = PICO_V3_02_PSRAM_CLK_IO;
  765. psram_io.psram_cs_io = PICO_V3_02_PSRAM_CS_IO;
  766. } else if ((pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32D0WDQ6) || (pkg_ver == EFUSE_RD_CHIP_VER_PKG_ESP32D0WDQ5)){
  767. ESP_EARLY_LOGI(TAG, "This chip is ESP32-D0WD");
  768. psram_io.psram_clk_io = D0WD_PSRAM_CLK_IO;
  769. psram_io.psram_cs_io = D0WD_PSRAM_CS_IO;
  770. } else {
  771. ESP_EARLY_LOGE(TAG, "Not a valid or known package id: %d", pkg_ver);
  772. abort();
  773. }
  774. s_psram_cs_io = psram_io.psram_cs_io;
  775. const uint32_t spiconfig = esp_rom_efuse_get_flash_gpio_info();
  776. if (spiconfig == ESP_ROM_EFUSE_FLASH_DEFAULT_SPI) {
  777. psram_io.flash_clk_io = SPI_IOMUX_PIN_NUM_CLK;
  778. psram_io.flash_cs_io = SPI_IOMUX_PIN_NUM_CS;
  779. psram_io.psram_spiq_sd0_io = PSRAM_SPIQ_SD0_IO;
  780. psram_io.psram_spid_sd1_io = PSRAM_SPID_SD1_IO;
  781. psram_io.psram_spiwp_sd3_io = PSRAM_SPIWP_SD3_IO;
  782. psram_io.psram_spihd_sd2_io = PSRAM_SPIHD_SD2_IO;
  783. } else if (spiconfig == ESP_ROM_EFUSE_FLASH_DEFAULT_HSPI) {
  784. psram_io.flash_clk_io = FLASH_HSPI_CLK_IO;
  785. psram_io.flash_cs_io = FLASH_HSPI_CS_IO;
  786. psram_io.psram_spiq_sd0_io = PSRAM_HSPI_SPIQ_SD0_IO;
  787. psram_io.psram_spid_sd1_io = PSRAM_HSPI_SPID_SD1_IO;
  788. psram_io.psram_spiwp_sd3_io = PSRAM_HSPI_SPIWP_SD3_IO;
  789. psram_io.psram_spihd_sd2_io = PSRAM_HSPI_SPIHD_SD2_IO;
  790. } else {
  791. psram_io.flash_clk_io = EFUSE_SPICONFIG_RET_SPICLK(spiconfig);
  792. psram_io.flash_cs_io = EFUSE_SPICONFIG_RET_SPICS0(spiconfig);
  793. psram_io.psram_spiq_sd0_io = EFUSE_SPICONFIG_RET_SPIQ(spiconfig);
  794. psram_io.psram_spid_sd1_io = EFUSE_SPICONFIG_RET_SPID(spiconfig);
  795. psram_io.psram_spihd_sd2_io = EFUSE_SPICONFIG_RET_SPIHD(spiconfig);
  796. psram_io.psram_spiwp_sd3_io = bootloader_flash_get_wp_pin();
  797. }
  798. assert(mode < PSRAM_CACHE_MAX && "we don't support any other mode for now.");
  799. s_psram_mode = mode;
  800. WRITE_PERI_REG(SPI_EXT3_REG(0), 0x1);
  801. CLEAR_PERI_REG_MASK(SPI_USER_REG(PSRAM_SPI_1), SPI_USR_PREP_HOLD_M);
  802. psram_spi_init(PSRAM_SPI_1, mode);
  803. switch (mode) {
  804. case PSRAM_CACHE_F80M_S80M:
  805. esp_rom_gpio_connect_out_signal(psram_io.psram_clk_io, SPICLK_OUT_IDX, 0, 0);
  806. break;
  807. case PSRAM_CACHE_F80M_S40M:
  808. case PSRAM_CACHE_F40M_S40M:
  809. default:
  810. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  811. /* We need to delay CLK to the PSRAM with respect to the clock signal as output by the SPI peripheral.
  812. We do this by routing it signal to signal 224/225, which are used as a loopback; the extra run through
  813. the GPIO matrix causes the delay. We use GPIO20 (which is not in any package but has pad logic in
  814. silicon) as a temporary pad for this. So the signal path is:
  815. SPI CLK --> GPIO28 --> signal224(in then out) --> internal GPIO29 --> signal225(in then out) --> GPIO17(PSRAM CLK)
  816. */
  817. esp_rom_gpio_connect_out_signal(PSRAM_INTERNAL_IO_28, SPICLK_OUT_IDX, 0, 0);
  818. esp_rom_gpio_connect_in_signal(PSRAM_INTERNAL_IO_28, SIG_IN_FUNC224_IDX, 0);
  819. esp_rom_gpio_connect_out_signal(PSRAM_INTERNAL_IO_29, SIG_IN_FUNC224_IDX, 0, 0);
  820. esp_rom_gpio_connect_in_signal(PSRAM_INTERNAL_IO_29, SIG_IN_FUNC225_IDX, 0);
  821. esp_rom_gpio_connect_out_signal(psram_io.psram_clk_io, SIG_IN_FUNC225_IDX, 0, 0);
  822. } else {
  823. esp_rom_gpio_connect_out_signal(psram_io.psram_clk_io, SPICLK_OUT_IDX, 0, 0);
  824. }
  825. break;
  826. }
  827. // Rise VDDSIO for 1.8V psram.
  828. bootloader_common_vddsdio_configure();
  829. // GPIO related settings
  830. psram_gpio_config(&psram_io, mode);
  831. psram_spi_num_t spi_num = PSRAM_SPI_1;
  832. psram_disable_qio_mode(spi_num);
  833. psram_read_id(spi_num, &s_psram_id);
  834. if (!PSRAM_IS_VALID(s_psram_id)) {
  835. /* 16Mbit psram ID read error workaround:
  836. * treat the first read id as a dummy one as the pre-condition,
  837. * Send Read ID command again
  838. */
  839. psram_read_id(spi_num, &s_psram_id);
  840. if (!PSRAM_IS_VALID(s_psram_id)) {
  841. ESP_EARLY_LOGE(TAG, "PSRAM ID read error: 0x%08x", (uint32_t)s_psram_id);
  842. return ESP_FAIL;
  843. }
  844. }
  845. if (psram_is_32mbit_ver0()) {
  846. s_clk_mode = PSRAM_CLK_MODE_DCLK;
  847. if (mode == PSRAM_CACHE_F80M_S80M) {
  848. #ifdef CONFIG_SPIRAM_OCCUPY_NO_HOST
  849. ESP_EARLY_LOGE(TAG, "This version of PSRAM needs to claim an extra SPI peripheral at 80MHz. Please either: choose lower frequency by SPIRAM_SPEED_, or select one SPI peripheral it by SPIRAM_OCCUPY_*SPI_HOST in the menuconfig.");
  850. abort();
  851. #else
  852. /* note: If the third mode(80Mhz+80Mhz) is enabled for 32MBit 1V8 psram, one of HSPI/VSPI port will be
  853. occupied by the system (according to kconfig).
  854. Application code should never touch HSPI/VSPI hardware in this case. We try to stop applications
  855. from doing this using the drivers by claiming the port for ourselves */
  856. periph_module_enable(PSRAM_SPI_MODULE);
  857. bool r=spicommon_periph_claim(PSRAM_SPI_HOST, "psram");
  858. if (!r) {
  859. return ESP_ERR_INVALID_STATE;
  860. }
  861. esp_rom_gpio_connect_out_signal(psram_io.psram_clk_io, PSRAM_CLK_SIGNAL, 0, 0);
  862. //use spi3 clock,but use spi1 data/cs wires
  863. //We get a solid 80MHz clock from SPI3 by setting it up, starting a transaction, waiting until it
  864. //is in progress, then cutting the clock (but not the reset!) to that peripheral.
  865. WRITE_PERI_REG(SPI_ADDR_REG(PSRAM_SPI_NUM), 32 << 24);
  866. SET_PERI_REG_MASK(SPI_CMD_REG(PSRAM_SPI_NUM), SPI_FLASH_READ_M);
  867. uint32_t spi_status;
  868. while (1) {
  869. spi_status = READ_PERI_REG(SPI_EXT2_REG(PSRAM_SPI_NUM));
  870. if (spi_status != 0 && spi_status != 1) {
  871. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, PSRAM_SPICLKEN);
  872. break;
  873. }
  874. }
  875. #endif
  876. }
  877. } else {
  878. // For other psram, we don't need any extra clock cycles after cs get back to high level
  879. s_clk_mode = PSRAM_CLK_MODE_NORM;
  880. esp_rom_gpio_connect_out_signal(PSRAM_INTERNAL_IO_28, SIG_GPIO_OUT_IDX, 0, 0);
  881. esp_rom_gpio_connect_out_signal(PSRAM_INTERNAL_IO_29, SIG_GPIO_OUT_IDX, 0, 0);
  882. esp_rom_gpio_connect_out_signal(psram_io.psram_clk_io, SPICLK_OUT_IDX, 0, 0);
  883. }
  884. // Update cs timing according to psram driving method.
  885. psram_set_cs_timing(PSRAM_SPI_1, s_clk_mode);
  886. psram_set_cs_timing(_SPI_CACHE_PORT, s_clk_mode);
  887. psram_enable_qio_mode(PSRAM_SPI_1);
  888. if(((PSRAM_SIZE_ID(s_psram_id) == PSRAM_EID_SIZE_64MBITS) || PSRAM_IS_64MBIT_TRIAL(s_psram_id))) {
  889. #if CONFIG_SPIRAM_2T_MODE
  890. #if CONFIG_SPIRAM_BANKSWITCH_ENABLE
  891. ESP_EARLY_LOGE(TAG, "PSRAM 2T mode and SPIRAM bank switching can not enabled meanwhile. Please read the help text for SPIRAM_2T_MODE in the project configuration menu.");
  892. abort();
  893. #endif
  894. /* Note: 2T mode command should not be sent twice,
  895. otherwise psram would get back to normal mode. */
  896. if (psram_2t_mode_check(PSRAM_SPI_1) != ESP_OK) {
  897. psram_2t_mode_enable(PSRAM_SPI_1);
  898. if (psram_2t_mode_check(PSRAM_SPI_1) != ESP_OK) {
  899. ESP_EARLY_LOGE(TAG, "PSRAM 2T mode enable fail!");
  900. return ESP_FAIL;
  901. }
  902. }
  903. s_2t_mode_enabled = true;
  904. ESP_EARLY_LOGI(TAG, "PSRAM is in 2T mode");
  905. #endif
  906. }
  907. psram_cache_init(mode, vaddrmode);
  908. return ESP_OK;
  909. }
  910. //register initialization for sram cache params and r/w commands
  911. static void IRAM_ATTR psram_cache_init(psram_cache_mode_t psram_cache_mode, psram_vaddr_mode_t vaddrmode)
  912. {
  913. switch (psram_cache_mode) {
  914. case PSRAM_CACHE_F80M_S80M:
  915. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(31)); //flash 1 div clk,80+40;
  916. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(30)); //pre clk div , ONLY IF SPI/SRAM@ DIFFERENT SPEED,JUST FOR SPI0. FLASH DIV 2+SRAM DIV4
  917. break;
  918. case PSRAM_CACHE_F80M_S40M:
  919. CLEAR_PERI_REG_MASK(SPI_CLOCK_REG(0), SPI_CLK_EQU_SYSCLK_M);
  920. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKDIV_PRE_V, 0, SPI_CLKDIV_PRE_S);
  921. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKCNT_N, 1, SPI_CLKCNT_N_S);
  922. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKCNT_H, 0, SPI_CLKCNT_H_S);
  923. SET_PERI_REG_BITS(SPI_CLOCK_REG(0), SPI_CLKCNT_L, 1, SPI_CLKCNT_L_S);
  924. SET_PERI_REG_MASK(SPI_DATE_REG(0), BIT(31)); //flash 1 div clk
  925. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(30)); //pre clk div , ONLY IF SPI/SRAM@ DIFFERENT SPEED,JUST FOR SPI0.
  926. break;
  927. case PSRAM_CACHE_F40M_S40M:
  928. default:
  929. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(31)); //flash 1 div clk
  930. CLEAR_PERI_REG_MASK(SPI_DATE_REG(0), BIT(30)); //pre clk div
  931. break;
  932. }
  933. CLEAR_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_USR_SRAM_DIO_M); //disable dio mode for cache command
  934. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_USR_SRAM_QIO_M); //enable qio mode for cache command
  935. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_CACHE_SRAM_USR_RCMD_M); //enable cache read command
  936. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_CACHE_SRAM_USR_WCMD_M); //enable cache write command
  937. SET_PERI_REG_BITS(SPI_CACHE_SCTRL_REG(0), SPI_SRAM_ADDR_BITLEN_V, 23, SPI_SRAM_ADDR_BITLEN_S); //write address for cache command.
  938. SET_PERI_REG_MASK(SPI_CACHE_SCTRL_REG(0), SPI_USR_RD_SRAM_DUMMY_M); //enable cache read dummy
  939. //config sram cache r/w command
  940. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_V, 7,
  941. SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_S);
  942. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_VALUE_V, PSRAM_FAST_READ_QUAD,
  943. SPI_CACHE_SRAM_USR_RD_CMD_VALUE_S); //0xEB
  944. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_BITLEN, 7,
  945. SPI_CACHE_SRAM_USR_WR_CMD_BITLEN_S);
  946. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_VALUE, PSRAM_QUAD_WRITE,
  947. SPI_CACHE_SRAM_USR_WR_CMD_VALUE_S); //0x38
  948. SET_PERI_REG_BITS(SPI_CACHE_SCTRL_REG(0), SPI_SRAM_DUMMY_CYCLELEN_V, PSRAM_FAST_READ_QUAD_DUMMY + extra_dummy,
  949. SPI_SRAM_DUMMY_CYCLELEN_S); //dummy, psram cache : 40m--+1dummy; 80m--+2dummy
  950. switch (psram_cache_mode) {
  951. case PSRAM_CACHE_F80M_S80M: //in this mode , no delay is needed
  952. break;
  953. case PSRAM_CACHE_F80M_S40M: //if sram is @40M, need 2 cycles of delay
  954. case PSRAM_CACHE_F40M_S40M:
  955. default:
  956. if (s_clk_mode == PSRAM_CLK_MODE_DCLK) {
  957. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_V, 15,
  958. SPI_CACHE_SRAM_USR_RD_CMD_BITLEN_S); //read command length, 2 bytes(1byte for delay),sending in qio mode in cache
  959. SET_PERI_REG_BITS(SPI_SRAM_DRD_CMD_REG(0), SPI_CACHE_SRAM_USR_RD_CMD_VALUE_V, ((PSRAM_FAST_READ_QUAD) << 8),
  960. SPI_CACHE_SRAM_USR_RD_CMD_VALUE_S); //0xEB, read command value,(0x00 for delay,0xeb for cmd)
  961. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_BITLEN, 15,
  962. SPI_CACHE_SRAM_USR_WR_CMD_BITLEN_S); //write command length,2 bytes(1byte for delay,send in qio mode in cache)
  963. SET_PERI_REG_BITS(SPI_SRAM_DWR_CMD_REG(0), SPI_CACHE_SRAM_USR_WR_CMD_VALUE, ((PSRAM_QUAD_WRITE) << 8),
  964. SPI_CACHE_SRAM_USR_WR_CMD_VALUE_S); //0x38, write command value,(0x00 for delay)
  965. SET_PERI_REG_BITS(SPI_CACHE_SCTRL_REG(0), SPI_SRAM_DUMMY_CYCLELEN_V, PSRAM_FAST_READ_QUAD_DUMMY + extra_dummy,
  966. SPI_SRAM_DUMMY_CYCLELEN_S); //dummy, psram cache : 40m--+1dummy; 80m--+2dummy
  967. }
  968. break;
  969. }
  970. DPORT_CLEAR_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL_REG, DPORT_PRO_DRAM_HL|DPORT_PRO_DRAM_SPLIT);
  971. DPORT_CLEAR_PERI_REG_MASK(DPORT_APP_CACHE_CTRL_REG, DPORT_APP_DRAM_HL|DPORT_APP_DRAM_SPLIT);
  972. if (vaddrmode == PSRAM_VADDR_MODE_LOWHIGH) {
  973. DPORT_SET_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL_REG, DPORT_PRO_DRAM_HL);
  974. DPORT_SET_PERI_REG_MASK(DPORT_APP_CACHE_CTRL_REG, DPORT_APP_DRAM_HL);
  975. } else if (vaddrmode == PSRAM_VADDR_MODE_EVENODD) {
  976. DPORT_SET_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL_REG, DPORT_PRO_DRAM_SPLIT);
  977. DPORT_SET_PERI_REG_MASK(DPORT_APP_CACHE_CTRL_REG, DPORT_APP_DRAM_SPLIT);
  978. }
  979. DPORT_CLEAR_PERI_REG_MASK(DPORT_PRO_CACHE_CTRL1_REG, DPORT_PRO_CACHE_MASK_DRAM1|DPORT_PRO_CACHE_MASK_OPSDRAM); //use Dram1 to visit ext sram.
  980. //cache page mode : 1 -->16k 4 -->2k 0-->32k,(accord with the settings in cache_sram_mmu_set)
  981. DPORT_SET_PERI_REG_BITS(DPORT_PRO_CACHE_CTRL1_REG, DPORT_PRO_CMMU_SRAM_PAGE_MODE, 0, DPORT_PRO_CMMU_SRAM_PAGE_MODE_S);
  982. DPORT_CLEAR_PERI_REG_MASK(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CACHE_MASK_DRAM1|DPORT_APP_CACHE_MASK_OPSDRAM); //use Dram1 to visit ext sram.
  983. //cache page mode : 1 -->16k 4 -->2k 0-->32k,(accord with the settings in cache_sram_mmu_set)
  984. DPORT_SET_PERI_REG_BITS(DPORT_APP_CACHE_CTRL1_REG, DPORT_APP_CMMU_SRAM_PAGE_MODE, 0, DPORT_APP_CMMU_SRAM_PAGE_MODE_S);
  985. CLEAR_PERI_REG_MASK(SPI_PIN_REG(0), SPI_CS1_DIS_M); //ENABLE SPI0 CS1 TO PSRAM(CS0--FLASH; CS1--SRAM)
  986. }
  987. #endif // CONFIG_SPIRAM