esp32c3.ld 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /**
  2. * ESP32-C3 Linker Script Memory Layout
  3. * This file describes the memory layout (memory blocks) by virtual memory addresses.
  4. * This linker script is passed through the C preprocessor to include configuration options.
  5. * Please use preprocessor features sparingly!
  6. * Restrict to simple macros with numeric values, and/or #if/#endif blocks.
  7. */
  8. #include "sdkconfig.h"
  9. #ifdef CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC
  10. #define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE + CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC_SIZE)
  11. #elif defined(CONFIG_BOOTLOADER_SKIP_VALIDATE_IN_DEEP_SLEEP)
  12. #define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE)
  13. #else
  14. #define ESP_BOOTLOADER_RESERVE_RTC 0
  15. #endif
  16. #define SRAM_IRAM_START 0x4037C000
  17. #define SRAM_DRAM_START 0x3FC7C000
  18. #define ICACHE_SIZE 0x4000 /* ICache size is fixed to 16KB on ESP32-C3 */
  19. #define I_D_SRAM_OFFSET (SRAM_IRAM_START - SRAM_DRAM_START)
  20. #define SRAM_DRAM_END 0x403D0000 - I_D_SRAM_OFFSET /* 2nd stage bootloader iram_loader_seg start address */
  21. #define SRAM_IRAM_ORG (SRAM_IRAM_START + ICACHE_SIZE)
  22. #define SRAM_DRAM_ORG (SRAM_DRAM_START + ICACHE_SIZE)
  23. #define I_D_SRAM_SIZE SRAM_DRAM_END - SRAM_DRAM_ORG
  24. #if CONFIG_ESP32C3_USE_FIXED_STATIC_RAM_SIZE
  25. ASSERT((CONFIG_ESP32C3_FIXED_STATIC_RAM_SIZE <= I_D_SRAM_SIZE), "Fixed static ram data does not fit.")
  26. #define DRAM0_0_SEG_LEN CONFIG_ESP3C3_FIXED_STATIC_RAM_SIZE
  27. #else
  28. #define DRAM0_0_SEG_LEN I_D_SRAM_SIZE
  29. #endif // CONFIG_ESP32C3_USE_FIXED_STATIC_RAM_SIZE
  30. MEMORY
  31. {
  32. /**
  33. * All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
  34. * of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
  35. * are connected to the data port of the CPU and eg allow byte-wise access.
  36. */
  37. /* IRAM for PRO CPU. */
  38. iram0_0_seg (RX) : org = SRAM_IRAM_ORG, len = I_D_SRAM_SIZE
  39. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  40. /* Flash mapped instruction data */
  41. iram0_2_seg (RX) : org = 0x42000020, len = 0x800000-0x20
  42. /**
  43. * (0x20 offset above is a convenience for the app binary image generation.
  44. * Flash cache has 64KB pages. The .bin file which is flashed to the chip
  45. * has a 0x18 byte file header, and each segment has a 0x08 byte segment
  46. * header. Setting this offset makes it simple to meet the flash cache MMU's
  47. * constraint that (paddr % 64KB == vaddr % 64KB).)
  48. */
  49. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  50. /**
  51. * Shared data RAM, excluding memory reserved for ROM bss/data/stack.
  52. * Enabling Bluetooth & Trace Memory features in menuconfig will decrease the amount of RAM available.
  53. */
  54. dram0_0_seg (RW) : org = SRAM_DRAM_ORG, len = DRAM0_0_SEG_LEN
  55. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  56. /* Flash mapped constant data */
  57. drom0_0_seg (R) : org = 0x3C000020, len = 0x800000-0x20
  58. /* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
  59. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  60. /**
  61. * RTC fast memory (executable). Persists over deep sleep.
  62. */
  63. rtc_iram_seg(RWX) : org = 0x50000000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
  64. }
  65. #if CONFIG_ESP32C3_USE_FIXED_STATIC_RAM_SIZE
  66. /* static data ends at defined address */
  67. _static_data_end = 0x3FCA0000 + DRAM0_0_SEG_LEN;
  68. #else
  69. _static_data_end = _bss_end;
  70. #endif // CONFIG_ESP32C3_USE_FIXED_STATIC_RAM_SIZE
  71. /* Heap ends at top of dram0_0_seg */
  72. _heap_end = 0x40000000;
  73. _data_seg_org = ORIGIN(rtc_data_seg);
  74. /**
  75. * The lines below define location alias for .rtc.data section
  76. * As C3 only has RTC fast memory, this is not configurable like on other targets
  77. */
  78. REGION_ALIAS("rtc_data_seg", rtc_iram_seg );
  79. REGION_ALIAS("rtc_slow_seg", rtc_iram_seg );
  80. REGION_ALIAS("rtc_data_location", rtc_iram_seg );
  81. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  82. REGION_ALIAS("default_code_seg", iram0_2_seg);
  83. #else
  84. REGION_ALIAS("default_code_seg", iram0_0_seg);
  85. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  86. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  87. REGION_ALIAS("default_rodata_seg", drom0_0_seg);
  88. #else
  89. REGION_ALIAS("default_rodata_seg", dram0_0_seg);
  90. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  91. /**
  92. * If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
  93. * also be first in the segment.
  94. */
  95. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  96. ASSERT(_flash_rodata_dummy_start == ORIGIN(default_rodata_seg),
  97. ".flash_rodata_dummy section must be placed at the beginning of the rodata segment.")
  98. #endif