cache_err_int.c 3.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. // Copyright 2015-2017 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. /*
  15. The cache has an interrupt that can be raised as soon as an access to a cached
  16. region (flash, psram) is done without the cache being enabled. We use that here
  17. to panic the CPU, which from a debugging perspective is better than grabbing bad
  18. data from the bus.
  19. */
  20. #include <stdint.h>
  21. #include <stdio.h>
  22. #include <stdlib.h>
  23. #include <stdbool.h>
  24. #include "esp_err.h"
  25. #include "esp_attr.h"
  26. #include "esp_intr_alloc.h"
  27. #include "soc/extmem_reg.h"
  28. #include "soc/dport_reg.h"
  29. #include "soc/periph_defs.h"
  30. #include "hal/cpu_hal.h"
  31. #include "esp32s2/dport_access.h"
  32. #include "esp32s2/rom/ets_sys.h" // for intr_matrix_set
  33. #include "sdkconfig.h"
  34. void esp_cache_err_int_init(void)
  35. {
  36. uint32_t core_id = cpu_hal_get_core_id();
  37. ESP_INTR_DISABLE(ETS_MEMACCESS_ERR_INUM);
  38. // We do not register a handler for the interrupt because it is interrupt
  39. // level 4 which is not serviceable from C. Instead, xtensa_vectors.S has
  40. // a call to the panic handler for
  41. // this interrupt.
  42. intr_matrix_set(core_id, ETS_CACHE_IA_INTR_SOURCE, ETS_MEMACCESS_ERR_INUM);
  43. // Enable invalid cache access interrupt when the cache is disabled.
  44. // The status bits are cleared first, in case we are restarting after
  45. // a cache error has triggered.
  46. DPORT_SET_PERI_REG_MASK(EXTMEM_CACHE_DBG_INT_CLR_REG,
  47. EXTMEM_MMU_ENTRY_FAULT_INT_CLR |
  48. EXTMEM_DCACHE_REJECT_INT_CLR |
  49. EXTMEM_DCACHE_WRITE_FLASH_INT_CLR |
  50. EXTMEM_DC_PRELOAD_SIZE_FAULT_INT_CLR |
  51. EXTMEM_DC_SYNC_SIZE_FAULT_INT_CLR |
  52. EXTMEM_ICACHE_REJECT_INT_CLR |
  53. EXTMEM_IC_PRELOAD_SIZE_FAULT_INT_CLR |
  54. EXTMEM_IC_SYNC_SIZE_FAULT_INT_CLR);
  55. DPORT_SET_PERI_REG_MASK(EXTMEM_CACHE_DBG_INT_ENA_REG,
  56. EXTMEM_MMU_ENTRY_FAULT_INT_ENA |
  57. EXTMEM_DCACHE_REJECT_INT_ENA |
  58. EXTMEM_DCACHE_WRITE_FLASH_INT_ENA |
  59. EXTMEM_DC_PRELOAD_SIZE_FAULT_INT_ENA |
  60. EXTMEM_DC_SYNC_SIZE_FAULT_INT_ENA |
  61. EXTMEM_ICACHE_REJECT_INT_ENA |
  62. EXTMEM_IC_PRELOAD_SIZE_FAULT_INT_ENA |
  63. EXTMEM_IC_SYNC_SIZE_FAULT_INT_ENA |
  64. EXTMEM_CACHE_DBG_EN);
  65. ESP_INTR_ENABLE(ETS_MEMACCESS_ERR_INUM);
  66. }
  67. int IRAM_ATTR esp_cache_err_get_cpuid(void)
  68. {
  69. if (REG_READ(EXTMEM_CACHE_DBG_STATUS0_REG) != 0 ||
  70. REG_READ(EXTMEM_CACHE_DBG_STATUS1_REG) != 0) {
  71. return PRO_CPU_NUM;
  72. }
  73. return -1;
  74. }