memory.ld.in 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * SPDX-FileCopyrightText: 2021 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. /* ESP32 Linker Script Memory Layout
  7. This file describes the memory layout (memory blocks) as virtual
  8. memory addresses.
  9. esp32.project.ld contains output sections to link compiler output
  10. into these memory blocks.
  11. ***
  12. This linker script is passed through the C preprocessor to include
  13. configuration options.
  14. Please use preprocessor features sparingly! Restrict
  15. to simple macros with numeric values, and/or #if/#endif blocks.
  16. */
  17. #include "sdkconfig.h"
  18. #include "ld.common"
  19. /* If BT is not built at all */
  20. #ifndef CONFIG_BTDM_RESERVE_DRAM
  21. #define CONFIG_BTDM_RESERVE_DRAM 0
  22. #endif
  23. #ifdef CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC
  24. #define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE + CONFIG_BOOTLOADER_CUSTOM_RESERVE_RTC_SIZE)
  25. #elif defined(CONFIG_BOOTLOADER_SKIP_VALIDATE_IN_DEEP_SLEEP)
  26. #define ESP_BOOTLOADER_RESERVE_RTC (CONFIG_BOOTLOADER_RESERVE_RTC_SIZE)
  27. #else
  28. #define ESP_BOOTLOADER_RESERVE_RTC 0
  29. #endif
  30. #if defined(CONFIG_ESP32_USE_FIXED_STATIC_RAM_SIZE)
  31. ASSERT((CONFIG_ESP32_FIXED_STATIC_RAM_SIZE <= 0x2c200),
  32. "Fixed static ram data does not fit.")
  33. #define DRAM0_0_SEG_LEN CONFIG_ESP32_FIXED_STATIC_RAM_SIZE
  34. #else
  35. #define DRAM0_0_SEG_LEN 0x2c200
  36. #endif
  37. MEMORY
  38. {
  39. /* All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
  40. of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
  41. are connected to the data port of the CPU and eg allow bytewise access. */
  42. /* IRAM for PRO cpu. Not sure if happy with this, this is MMU area... */
  43. iram0_0_seg (RX) : org = 0x40080000, len = 0x20000
  44. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  45. /* Even though the segment name is iram, it is actually mapped to flash
  46. */
  47. iram0_2_seg (RX) : org = 0x400D0020, len = 0x330000-0x20
  48. /*
  49. (0x20 offset above is a convenience for the app binary image generation.
  50. Flash cache has 64KB pages. The .bin file which is flashed to the chip
  51. has a 0x18 byte file header, and each segment has a 0x08 byte segment
  52. header. Setting this offset makes it simple to meet the flash cache MMU's
  53. constraint that (paddr % 64KB == vaddr % 64KB).)
  54. */
  55. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  56. /* Shared data RAM, excluding memory reserved for ROM bss/data/stack.
  57. Enabling Bluetooth & Trace Memory features in menuconfig will decrease
  58. the amount of RAM available.
  59. Note: Length of this section *should* be 0x50000, and this extra DRAM is available
  60. in heap at runtime. However due to static ROM memory usage at this 176KB mark, the
  61. additional static memory temporarily cannot be used.
  62. */
  63. dram0_0_seg (RW) : org = 0x3FFB0000 + CONFIG_BTDM_RESERVE_DRAM,
  64. len = DRAM0_0_SEG_LEN - CONFIG_BTDM_RESERVE_DRAM
  65. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  66. /* Flash mapped constant data */
  67. drom0_0_seg (R) : org = 0x3F400020, len = 0x400000-0x20
  68. /* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
  69. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  70. /* RTC fast memory (executable). Persists over deep sleep.
  71. */
  72. rtc_iram_seg(RWX) : org = 0x400C0000, len = 0x2000
  73. /* RTC fast memory (same block as above), viewed from data bus */
  74. rtc_data_seg(RW) : org = 0x3ff80000, len = 0x2000 - ESP_BOOTLOADER_RESERVE_RTC
  75. /* RTC slow memory (data accessible). Persists over deep sleep.
  76. Start of RTC slow memory is reserved for ULP co-processor code + data, if enabled.
  77. */
  78. rtc_slow_seg(RW) : org = 0x50000000 + CONFIG_ESP32_ULP_COPROC_RESERVE_MEM,
  79. len = 0x2000 - CONFIG_ESP32_ULP_COPROC_RESERVE_MEM
  80. /* external memory */
  81. extern_ram_seg(RWX) : org = 0x3F800000,
  82. len = 0x400000
  83. }
  84. #if defined(CONFIG_ESP32_USE_FIXED_STATIC_RAM_SIZE)
  85. /* static data ends at defined address */
  86. _static_data_end = 0x3FFB0000 + DRAM0_0_SEG_LEN;
  87. #else
  88. _static_data_end = _bss_end;
  89. #endif
  90. /* Heap ends at top of dram0_0_seg */
  91. _heap_end = 0x40000000 - CONFIG_ESP32_TRACEMEM_RESERVE_DRAM;
  92. _data_seg_org = ORIGIN(rtc_data_seg);
  93. /* The lines below define location alias for .rtc.data section based on Kconfig option.
  94. When the option is not defined then use slow memory segment
  95. else the data will be placed in fast memory segment */
  96. #ifndef CONFIG_ESP32_RTCDATA_IN_FAST_MEM
  97. REGION_ALIAS("rtc_data_location", rtc_slow_seg );
  98. #else
  99. REGION_ALIAS("rtc_data_location", rtc_data_seg );
  100. #endif
  101. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  102. REGION_ALIAS("default_code_seg", iram0_2_seg);
  103. #else
  104. REGION_ALIAS("default_code_seg", iram0_0_seg);
  105. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  106. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  107. REGION_ALIAS("default_rodata_seg", drom0_0_seg);
  108. #else
  109. REGION_ALIAS("default_rodata_seg", dram0_0_seg);
  110. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  111. /**
  112. * If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
  113. * also be first in the segment.
  114. */
  115. #ifdef CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  116. ASSERT(_rodata_start == ORIGIN(default_rodata_seg),
  117. ".flash.appdesc section must be placed at the beginning of the rodata segment.")
  118. #endif