rtc.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. // Copyright 2020 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #ifndef _ROM_RTC_H_
  15. #define _ROM_RTC_H_
  16. #include "ets_sys.h"
  17. #include <stdbool.h>
  18. #include <stdint.h>
  19. #include "soc/soc.h"
  20. #include "soc/rtc_cntl_reg.h"
  21. #include "soc/reset_reasons.h"
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /** \defgroup rtc_apis, rtc registers and memory related apis
  26. * @brief rtc apis
  27. */
  28. /** @addtogroup rtc_apis
  29. * @{
  30. */
  31. /**************************************************************************************
  32. * Note: *
  33. * Some Rtc memory and registers are used, in ROM or in internal library. *
  34. * Please do not use reserved or used rtc memory or registers. *
  35. * *
  36. *************************************************************************************
  37. * RTC Memory & Store Register usage
  38. *************************************************************************************
  39. * rtc memory addr type size usage
  40. * 0x3f421000(0x50000000) Slow SIZE_CP Co-Processor code/Reset Entry
  41. * 0x3f421000+SIZE_CP Slow 8192-SIZE_CP
  42. *
  43. * 0x3ff80000(0x40070000) Fast 8192 deep sleep entry code
  44. *
  45. *************************************************************************************
  46. * RTC store registers usage
  47. * RTC_CNTL_STORE0_REG Reserved
  48. * RTC_CNTL_STORE1_REG RTC_SLOW_CLK calibration value
  49. * RTC_CNTL_STORE2_REG Boot time, low word
  50. * RTC_CNTL_STORE3_REG Boot time, high word
  51. * RTC_CNTL_STORE4_REG External XTAL frequency
  52. * RTC_CNTL_STORE5_REG APB bus frequency
  53. * RTC_CNTL_STORE6_REG FAST_RTC_MEMORY_ENTRY
  54. * RTC_CNTL_STORE7_REG FAST_RTC_MEMORY_CRC
  55. *************************************************************************************
  56. */
  57. #define RTC_SLOW_CLK_CAL_REG RTC_CNTL_STORE1_REG
  58. #define RTC_BOOT_TIME_LOW_REG RTC_CNTL_STORE2_REG
  59. #define RTC_BOOT_TIME_HIGH_REG RTC_CNTL_STORE3_REG
  60. #define RTC_XTAL_FREQ_REG RTC_CNTL_STORE4_REG
  61. #define RTC_APB_FREQ_REG RTC_CNTL_STORE5_REG
  62. #define RTC_ENTRY_ADDR_REG RTC_CNTL_STORE6_REG
  63. #define RTC_RESET_CAUSE_REG RTC_CNTL_STORE6_REG
  64. #define RTC_MEMORY_CRC_REG RTC_CNTL_STORE7_REG
  65. #define RTC_DISABLE_ROM_LOG ((1 << 0) | (1 << 16)) //!< Disable logging from the ROM code.
  66. typedef enum {
  67. AWAKE = 0, //<CPU ON
  68. LIGHT_SLEEP = BIT0, //CPU waiti, PLL ON. We don't need explicitly set this mode.
  69. DEEP_SLEEP = BIT1 //CPU OFF, PLL OFF, only specific timer could wake up
  70. } SLEEP_MODE;
  71. typedef enum {
  72. NO_MEAN = 0,
  73. POWERON_RESET = 1, /**<1, Vbat power on reset*/
  74. RTC_SW_SYS_RESET = 3, /**<3, Software reset digital core*/
  75. DEEPSLEEP_RESET = 5, /**<5, Deep Sleep reset digital core*/
  76. TG0WDT_SYS_RESET = 7, /**<7, Timer Group0 Watch dog reset digital core*/
  77. TG1WDT_SYS_RESET = 8, /**<8, Timer Group1 Watch dog reset digital core*/
  78. RTCWDT_SYS_RESET = 9, /**<9, RTC Watch dog Reset digital core*/
  79. INTRUSION_RESET = 10, /**<10, Instrusion tested to reset CPU*/
  80. TG0WDT_CPU_RESET = 11, /**<11, Time Group0 reset CPU*/
  81. RTC_SW_CPU_RESET = 12, /**<12, Software reset CPU*/
  82. RTCWDT_CPU_RESET = 13, /**<13, RTC Watch dog Reset CPU*/
  83. RTCWDT_BROWN_OUT_RESET = 15, /**<15, Reset when the vdd voltage is not stable*/
  84. RTCWDT_RTC_RESET = 16, /**<16, RTC Watch dog reset digital core and rtc module*/
  85. TG1WDT_CPU_RESET = 17, /**<17, Time Group1 reset CPU*/
  86. SUPER_WDT_RESET = 18, /**<18, super watchdog reset digital core and rtc module*/
  87. GLITCH_RTC_RESET = 19, /**<19, glitch reset digital core and rtc module*/
  88. EFUSE_RESET = 20, /**<20, efuse reset digital core*/
  89. USB_UART_CHIP_RESET = 21, /**<21, usb uart reset digital core */
  90. USB_JTAG_CHIP_RESET = 22, /**<22, usb jtag reset digital core */
  91. POWER_GLITCH_RESET = 23, /**<23, power glitch reset digital core and rtc module*/
  92. } RESET_REASON;
  93. // Check if the reset reason defined in ROM is compatible with soc/reset_reasons.h
  94. _Static_assert((soc_reset_reason_t)POWERON_RESET == RESET_REASON_CHIP_POWER_ON, "POWERON_RESET != RESET_REASON_CHIP_POWER_ON");
  95. _Static_assert((soc_reset_reason_t)RTC_SW_SYS_RESET == RESET_REASON_CORE_SW, "RTC_SW_SYS_RESET != RESET_REASON_CORE_SW");
  96. _Static_assert((soc_reset_reason_t)DEEPSLEEP_RESET == RESET_REASON_CORE_DEEP_SLEEP, "DEEPSLEEP_RESET != RESET_REASON_CORE_DEEP_SLEEP");
  97. _Static_assert((soc_reset_reason_t)TG0WDT_SYS_RESET == RESET_REASON_CORE_MWDT0, "TG0WDT_SYS_RESET != RESET_REASON_CORE_MWDT0");
  98. _Static_assert((soc_reset_reason_t)TG1WDT_SYS_RESET == RESET_REASON_CORE_MWDT1, "TG1WDT_SYS_RESET != RESET_REASON_CORE_MWDT1");
  99. _Static_assert((soc_reset_reason_t)RTCWDT_SYS_RESET == RESET_REASON_CORE_RTC_WDT, "RTCWDT_SYS_RESET != RESET_REASON_CORE_RTC_WDT");
  100. _Static_assert((soc_reset_reason_t)TG0WDT_CPU_RESET == RESET_REASON_CPU0_MWDT0, "TG0WDT_CPU_RESET != RESET_REASON_CPU0_MWDT0");
  101. _Static_assert((soc_reset_reason_t)RTC_SW_CPU_RESET == RESET_REASON_CPU0_SW, "RTC_SW_CPU_RESET != RESET_REASON_CPU0_SW");
  102. _Static_assert((soc_reset_reason_t)RTCWDT_CPU_RESET == RESET_REASON_CPU0_RTC_WDT, "RTCWDT_CPU_RESET != RESET_REASON_CPU0_RTC_WDT");
  103. _Static_assert((soc_reset_reason_t)RTCWDT_BROWN_OUT_RESET == RESET_REASON_SYS_BROWN_OUT, "RTCWDT_BROWN_OUT_RESET != RESET_REASON_SYS_BROWN_OUT");
  104. _Static_assert((soc_reset_reason_t)RTCWDT_RTC_RESET == RESET_REASON_SYS_RTC_WDT, "RTCWDT_RTC_RESET != RESET_REASON_SYS_RTC_WDT");
  105. _Static_assert((soc_reset_reason_t)TG1WDT_CPU_RESET == RESET_REASON_CPU0_MWDT1, "TG1WDT_CPU_RESET != RESET_REASON_CPU0_MWDT1");
  106. _Static_assert((soc_reset_reason_t)SUPER_WDT_RESET == RESET_REASON_SYS_SUPER_WDT, "SUPER_WDT_RESET != RESET_REASON_SYS_SUPER_WDT");
  107. _Static_assert((soc_reset_reason_t)GLITCH_RTC_RESET == RESET_REASON_SYS_CLK_GLITCH, "GLITCH_RTC_RESET != RESET_REASON_SYS_CLK_GLITCH");
  108. _Static_assert((soc_reset_reason_t)EFUSE_RESET == RESET_REASON_CORE_EFUSE_CRC, "EFUSE_RESET != RESET_REASON_CORE_EFUSE_CRC");
  109. _Static_assert((soc_reset_reason_t)USB_UART_CHIP_RESET == RESET_REASON_CORE_USB_UART, "USB_UART_CHIP_RESET != RESET_REASON_CORE_USB_UART");
  110. _Static_assert((soc_reset_reason_t)USB_JTAG_CHIP_RESET == RESET_REASON_CORE_USB_JTAG, "USB_JTAG_CHIP_RESET != RESET_REASON_CORE_USB_JTAG");
  111. _Static_assert((soc_reset_reason_t)POWER_GLITCH_RESET == RESET_REASON_CORE_PWR_GLITCH, "POWER_GLITCH_RESET != RESET_REASON_CORE_PWR_GLITCH");
  112. typedef enum {
  113. NO_SLEEP = 0,
  114. EXT_EVENT0_TRIG = BIT0,
  115. EXT_EVENT1_TRIG = BIT1,
  116. GPIO_TRIG = BIT2,
  117. TIMER_EXPIRE = BIT3,
  118. SDIO_TRIG = BIT4,
  119. MAC_TRIG = BIT5,
  120. UART0_TRIG = BIT6,
  121. UART1_TRIG = BIT7,
  122. TOUCH_TRIG = BIT8,
  123. SAR_TRIG = BIT9,
  124. BT_TRIG = BIT10,
  125. RISCV_TRIG = BIT11,
  126. XTAL_DEAD_TRIG = BIT12,
  127. RISCV_TRAP_TRIG = BIT13,
  128. USB_TRIG = BIT14
  129. } WAKEUP_REASON;
  130. typedef enum {
  131. DISEN_WAKEUP = NO_SLEEP,
  132. EXT_EVENT0_TRIG_EN = EXT_EVENT0_TRIG,
  133. EXT_EVENT1_TRIG_EN = EXT_EVENT1_TRIG,
  134. GPIO_TRIG_EN = GPIO_TRIG,
  135. TIMER_EXPIRE_EN = TIMER_EXPIRE,
  136. SDIO_TRIG_EN = SDIO_TRIG,
  137. MAC_TRIG_EN = MAC_TRIG,
  138. UART0_TRIG_EN = UART0_TRIG,
  139. UART1_TRIG_EN = UART1_TRIG,
  140. TOUCH_TRIG_EN = TOUCH_TRIG,
  141. SAR_TRIG_EN = SAR_TRIG,
  142. BT_TRIG_EN = BT_TRIG,
  143. RISCV_TRIG_EN = RISCV_TRIG,
  144. XTAL_DEAD_TRIG_EN = XTAL_DEAD_TRIG,
  145. RISCV_TRAP_TRIG_EN = RISCV_TRAP_TRIG,
  146. USB_TRIG_EN = USB_TRIG
  147. } WAKEUP_ENABLE;
  148. /**
  149. * @brief Get the reset reason for CPU.
  150. *
  151. * @param int cpu_no : CPU no.
  152. *
  153. * @return RESET_REASON
  154. */
  155. RESET_REASON rtc_get_reset_reason(int cpu_no);
  156. /**
  157. * @brief Get the wakeup cause for CPU.
  158. *
  159. * @param int cpu_no : CPU no.
  160. *
  161. * @return WAKEUP_REASON
  162. */
  163. WAKEUP_REASON rtc_get_wakeup_cause(void);
  164. /**
  165. * @brief Get CRC for Fast RTC Memory.
  166. *
  167. * @param uint32_t start_addr : 0 - 0x7ff for Fast RTC Memory.
  168. *
  169. * @param uint32_t crc_len : 0 - 0x7ff, 0 for 4 byte, 0x7ff for 0x2000 byte.
  170. *
  171. * @return uint32_t : CRC32 result
  172. */
  173. uint32_t calc_rtc_memory_crc(uint32_t start_addr, uint32_t crc_len);
  174. /**
  175. * @brief Suppress ROM log by setting specific RTC control register.
  176. * @note This is not a permanent disable of ROM logging since the RTC register can not retain after chip reset.
  177. *
  178. * @param None
  179. *
  180. * @return None
  181. */
  182. static inline void rtc_suppress_rom_log(void)
  183. {
  184. /* To disable logging in the ROM, only the least significant bit of the register is used,
  185. * but since this register is also used to store the frequency of the main crystal (RTC_XTAL_FREQ_REG),
  186. * you need to write to this register in the same format.
  187. * Namely, the upper 16 bits and lower should be the same.
  188. */
  189. REG_SET_BIT(RTC_CNTL_STORE4_REG, RTC_DISABLE_ROM_LOG);
  190. }
  191. /**
  192. * @brief Set CRC of Fast RTC memory 0-0x7ff into RTC STORE7.
  193. *
  194. * @param None
  195. *
  196. * @return None
  197. */
  198. void set_rtc_memory_crc(void);
  199. /**
  200. * @brief Fetch entry from RTC memory and RTC STORE reg
  201. *
  202. * @param uint32_t * entry_addr : the address to save entry
  203. *
  204. * @param RESET_REASON reset_reason : reset reason this time
  205. *
  206. * @return None
  207. */
  208. void rtc_boot_control(uint32_t *entry_addr, RESET_REASON reset_reason);
  209. /**
  210. * @brief Software Reset digital core.
  211. *
  212. * It is not recommended to use this function in esp-idf, use
  213. * esp_restart() instead.
  214. *
  215. * @param None
  216. *
  217. * @return None
  218. */
  219. void software_reset(void);
  220. /**
  221. * @brief Software Reset digital core.
  222. *
  223. * It is not recommended to use this function in esp-idf, use
  224. * esp_restart() instead.
  225. *
  226. * @param int cpu_no : The CPU to reset, 0 for PRO CPU, 1 for APP CPU.
  227. *
  228. * @return None
  229. */
  230. void software_reset_cpu(int cpu_no);
  231. /**
  232. * @}
  233. */
  234. #ifdef __cplusplus
  235. }
  236. #endif
  237. #endif /* _ROM_RTC_H_ */