panic.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdlib.h>
  14. #include <string.h>
  15. #include "esp_err.h"
  16. #include "esp_attr.h"
  17. #include "esp_private/system_internal.h"
  18. #include "esp_private/usb_console.h"
  19. #include "esp_ota_ops.h"
  20. #include "soc/cpu.h"
  21. #include "soc/rtc.h"
  22. #include "hal/timer_hal.h"
  23. #include "hal/cpu_hal.h"
  24. #include "hal/wdt_types.h"
  25. #include "hal/wdt_hal.h"
  26. #include "esp_private/panic_internal.h"
  27. #include "port/panic_funcs.h"
  28. #include "esp_rom_sys.h"
  29. #include "sdkconfig.h"
  30. #if CONFIG_ESP_COREDUMP_ENABLE
  31. #include "esp_core_dump.h"
  32. #endif
  33. #if CONFIG_APPTRACE_ENABLE
  34. #include "esp_app_trace.h"
  35. #if CONFIG_APPTRACE_SV_ENABLE
  36. #include "SEGGER_RTT.h"
  37. #endif
  38. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  39. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  40. #else
  41. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  42. #endif
  43. #endif // CONFIG_APPTRACE_ENABLE
  44. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  45. #include "hal/uart_hal.h"
  46. #endif
  47. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  48. #include "esp_gdbstub.h"
  49. #endif
  50. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  51. #include "hal/usb_serial_jtag_ll.h"
  52. #endif
  53. bool g_panic_abort = false;
  54. static char *s_panic_abort_details = NULL;
  55. static wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  56. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  57. #if CONFIG_ESP_CONSOLE_UART
  58. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 :&UART1 };
  59. void panic_print_char(const char c)
  60. {
  61. uint32_t sz = 0;
  62. while (!uart_hal_get_txfifo_len(&s_panic_uart));
  63. uart_hal_write_txfifo(&s_panic_uart, (uint8_t *) &c, 1, &sz);
  64. }
  65. #endif // CONFIG_ESP_CONSOLE_UART
  66. #if CONFIG_ESP_CONSOLE_USB_CDC
  67. void panic_print_char(const char c)
  68. {
  69. esp_usb_console_write_buf(&c, 1);
  70. /* result ignored */
  71. }
  72. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  73. #if CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  74. //Timeout; if there's no host listening, the txfifo won't ever
  75. //be writable after the first packet.
  76. #define USBSERIAL_TIMEOUT_MAX_US 50000
  77. static int s_usbserial_timeout = 0;
  78. void panic_print_char(const char c)
  79. {
  80. while (!usb_serial_jtag_ll_txfifo_writable() && s_usbserial_timeout < (USBSERIAL_TIMEOUT_MAX_US / 100)) {
  81. esp_rom_delay_us(100);
  82. s_usbserial_timeout++;
  83. }
  84. if (usb_serial_jtag_ll_txfifo_writable()) {
  85. usb_serial_jtag_ll_write_txfifo((const uint8_t *)&c, 1);
  86. s_usbserial_timeout = 0;
  87. }
  88. }
  89. #endif //CONFIG_ESP_CONSOLE_USB_SERIAL_JTAG
  90. #if CONFIG_ESP_CONSOLE_NONE
  91. void panic_print_char(const char c)
  92. {
  93. /* no-op */
  94. }
  95. #endif // CONFIG_ESP_CONSOLE_NONE
  96. void panic_print_str(const char *str)
  97. {
  98. for (int i = 0; str[i] != 0; i++) {
  99. panic_print_char(str[i]);
  100. }
  101. }
  102. void panic_print_hex(int h)
  103. {
  104. int x;
  105. int c;
  106. // Does not print '0x', only the digits (8 digits to print)
  107. for (x = 0; x < 8; x++) {
  108. c = (h >> 28) & 0xf; // extract the leftmost byte
  109. if (c < 10) {
  110. panic_print_char('0' + c);
  111. } else {
  112. panic_print_char('a' + c - 10);
  113. }
  114. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  115. }
  116. }
  117. void panic_print_dec(int d)
  118. {
  119. // can print at most 2 digits!
  120. int n1, n2;
  121. n1 = d % 10; // extract ones digit
  122. n2 = d / 10; // extract tens digit
  123. if (n2 == 0) {
  124. panic_print_char(' ');
  125. } else {
  126. panic_print_char(n2 + '0');
  127. }
  128. panic_print_char(n1 + '0');
  129. }
  130. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  131. /*
  132. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  133. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  134. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  135. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  136. one second.
  137. We have to do this before we do anything that might cause issues in the WDT interrupt handlers,
  138. for example stalling the other core on ESP32 may cause the ESP32_ECO3_CACHE_LOCK_FIX
  139. handler to get stuck.
  140. */
  141. void esp_panic_handler_reconfigure_wdts(void)
  142. {
  143. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  144. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  145. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  146. //Reconfigure TWDT (Timer Group 0)
  147. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  148. wdt_hal_write_protect_disable(&wdt0_context);
  149. wdt_hal_config_stage(&wdt0_context, 0, 1000 * 1000 / MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  150. wdt_hal_enable(&wdt0_context);
  151. wdt_hal_write_protect_enable(&wdt0_context);
  152. //Disable IWDT (Timer Group 1)
  153. wdt_hal_write_protect_disable(&wdt1_context);
  154. wdt_hal_disable(&wdt1_context);
  155. wdt_hal_write_protect_enable(&wdt1_context);
  156. }
  157. /*
  158. This disables all the watchdogs for when we call the gdbstub.
  159. */
  160. static inline void disable_all_wdts(void)
  161. {
  162. wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  163. wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  164. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  165. //Task WDT is the Main Watchdog Timer of Timer Group 0
  166. wdt_hal_write_protect_disable(&wdt0_context);
  167. wdt_hal_disable(&wdt0_context);
  168. wdt_hal_write_protect_enable(&wdt0_context);
  169. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  170. wdt_hal_write_protect_disable(&wdt1_context);
  171. wdt_hal_disable(&wdt1_context);
  172. wdt_hal_write_protect_enable(&wdt1_context);
  173. }
  174. static void print_abort_details(const void *f)
  175. {
  176. panic_print_str(s_panic_abort_details);
  177. }
  178. // Control arrives from chip-specific panic handler, environment prepared for
  179. // the 'main' logic of panic handling. This means that chip-specific stuff have
  180. // already been done, and panic_info_t has been filled.
  181. void esp_panic_handler(panic_info_t *info)
  182. {
  183. // The port-level panic handler has already called this, but call it again
  184. // to reset the TG0WDT period
  185. esp_panic_handler_reconfigure_wdts();
  186. // If the exception was due to an abort, override some of the panic info
  187. if (g_panic_abort) {
  188. info->description = NULL;
  189. info->details = s_panic_abort_details ? print_abort_details : NULL;
  190. info->reason = NULL;
  191. info->exception = PANIC_EXCEPTION_ABORT;
  192. }
  193. /*
  194. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  195. *
  196. *
  197. * Guru Meditation Error: Core <core> (<exception>). <description>
  198. * <details>
  199. *
  200. * <state>
  201. *
  202. * <elf_info>
  203. *
  204. *
  205. * ----------------------------------------------------------------------------------------
  206. * core - core where exception was triggered
  207. * exception - what kind of exception occured
  208. * description - a short description regarding the exception that occured
  209. * details - more details about the exception
  210. * state - processor state like register contents, and backtrace
  211. * elf_info - details about the image currently running
  212. *
  213. * NULL fields in panic_info_t are not printed.
  214. *
  215. * */
  216. if (info->reason) {
  217. panic_print_str("Guru Meditation Error: Core ");
  218. panic_print_dec(info->core);
  219. panic_print_str(" panic'ed (");
  220. panic_print_str(info->reason);
  221. panic_print_str("). ");
  222. }
  223. if (info->description) {
  224. panic_print_str(info->description);
  225. }
  226. panic_print_str("\r\n");
  227. PANIC_INFO_DUMP(info, details);
  228. panic_print_str("\r\n");
  229. // If on-chip-debugger is attached, and system is configured to be aware of this,
  230. // then only print up to details. Users should be able to probe for the other information
  231. // in debug mode.
  232. if (esp_cpu_in_ocd_debug_mode()) {
  233. panic_print_str("Setting breakpoint at 0x");
  234. panic_print_hex((uint32_t)info->addr);
  235. panic_print_str(" and returning...\r\n");
  236. disable_all_wdts();
  237. #if CONFIG_APPTRACE_ENABLE
  238. #if CONFIG_APPTRACE_SV_ENABLE
  239. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  240. #else
  241. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  242. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  243. #endif
  244. #endif
  245. cpu_hal_set_breakpoint(0, info->addr); // use breakpoint 0
  246. return;
  247. }
  248. // start panic WDT to restart system if we hang in this handler
  249. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  250. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  251. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  252. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  253. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  254. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  255. // @ 115200 UART speed it will take more than 6 sec to print them out.
  256. wdt_hal_enable(&rtc_wdt_ctx);
  257. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  258. }
  259. esp_panic_handler_reconfigure_wdts(); // Restart WDT again
  260. PANIC_INFO_DUMP(info, state);
  261. panic_print_str("\r\n");
  262. panic_print_str("\r\nELF file SHA256: ");
  263. char sha256_buf[65];
  264. esp_ota_get_app_elf_sha256(sha256_buf, sizeof(sha256_buf));
  265. panic_print_str(sha256_buf);
  266. panic_print_str("\r\n");
  267. panic_print_str("\r\n");
  268. #if CONFIG_APPTRACE_ENABLE
  269. disable_all_wdts();
  270. #if CONFIG_APPTRACE_SV_ENABLE
  271. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  272. #else
  273. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  274. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  275. #endif
  276. esp_panic_handler_reconfigure_wdts(); // restore WDT config
  277. #endif // CONFIG_APPTRACE_ENABLE
  278. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  279. disable_all_wdts();
  280. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  281. wdt_hal_disable(&rtc_wdt_ctx);
  282. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  283. panic_print_str("Entering gdb stub now.\r\n");
  284. esp_gdbstub_panic_handler((void *)info->frame);
  285. #else
  286. #if CONFIG_ESP_COREDUMP_ENABLE
  287. static bool s_dumping_core;
  288. if (s_dumping_core) {
  289. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  290. } else {
  291. disable_all_wdts();
  292. s_dumping_core = true;
  293. #if CONFIG_ESP_COREDUMP_ENABLE_TO_FLASH
  294. esp_core_dump_to_flash(info);
  295. #endif
  296. #if CONFIG_ESP_COREDUMP_ENABLE_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  297. esp_core_dump_to_uart(info);
  298. #endif
  299. s_dumping_core = false;
  300. esp_panic_handler_reconfigure_wdts();
  301. }
  302. #endif /* CONFIG_ESP_COREDUMP_ENABLE */
  303. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  304. wdt_hal_disable(&rtc_wdt_ctx);
  305. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  306. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  307. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  308. switch (info->exception) {
  309. case PANIC_EXCEPTION_IWDT:
  310. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  311. break;
  312. case PANIC_EXCEPTION_TWDT:
  313. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  314. break;
  315. case PANIC_EXCEPTION_ABORT:
  316. case PANIC_EXCEPTION_FAULT:
  317. default:
  318. esp_reset_reason_set_hint(ESP_RST_PANIC);
  319. break; // do not touch the previously set reset reason hint
  320. }
  321. }
  322. panic_print_str("Rebooting...\r\n");
  323. panic_restart();
  324. #else
  325. disable_all_wdts();
  326. panic_print_str("CPU halted.\r\n");
  327. while (1);
  328. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  329. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  330. }
  331. void IRAM_ATTR __attribute__((noreturn, no_sanitize_undefined)) panic_abort(const char *details)
  332. {
  333. g_panic_abort = true;
  334. s_panic_abort_details = (char *) details;
  335. #if CONFIG_APPTRACE_ENABLE
  336. #if CONFIG_APPTRACE_SV_ENABLE
  337. SEGGER_RTT_ESP_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  338. #else
  339. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  340. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  341. #endif
  342. #endif
  343. *((volatile int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  344. while (1);
  345. }
  346. /* Weak versions of reset reason hint functions.
  347. * If these weren't provided, reset reason code would be linked into the app
  348. * even if the app never called esp_reset_reason().
  349. */
  350. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  351. {
  352. }
  353. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  354. {
  355. return ESP_RST_UNKNOWN;
  356. }