test_reset_reason.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. #include "unity.h"
  2. #include "esp_system.h"
  3. #include "esp_task_wdt.h"
  4. #include "esp_attr.h"
  5. #include "soc/rtc.h"
  6. #include "hal/wdt_hal.h"
  7. #include "esp_sleep.h"
  8. #if CONFIG_IDF_TARGET_ARCH_RISCV
  9. #include "riscv/riscv_interrupts.h"
  10. #endif
  11. #define RTC_BSS_ATTR __attribute__((section(".rtc.bss")))
  12. #define CHECK_VALUE 0x89abcdef
  13. static __NOINIT_ATTR uint32_t s_noinit_val;
  14. static RTC_NOINIT_ATTR uint32_t s_rtc_noinit_val;
  15. static RTC_DATA_ATTR uint32_t s_rtc_data_val;
  16. static RTC_BSS_ATTR uint32_t s_rtc_bss_val;
  17. /* There is no practical difference between placing something into RTC_DATA and
  18. * RTC_RODATA. This only checks a usage pattern where the variable has a non-zero
  19. * initializer (should be initialized by the bootloader).
  20. */
  21. static RTC_RODATA_ATTR uint32_t s_rtc_rodata_val = CHECK_VALUE;
  22. static RTC_FAST_ATTR uint32_t s_rtc_force_fast_val;
  23. static RTC_SLOW_ATTR uint32_t s_rtc_force_slow_val;
  24. #if CONFIG_IDF_TARGET_ESP32
  25. #define DEEPSLEEP "DEEPSLEEP_RESET"
  26. #define LOAD_STORE_ERROR "LoadStoreError"
  27. #define RESET "SW_CPU_RESET"
  28. #define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
  29. #define INT_WDT "TG1WDT_SYS_RESET"
  30. #define RTC_WDT "RTCWDT_RTC_RESET"
  31. #ifdef CONFIG_ESP32_REV_MIN_3
  32. #define BROWNOUT "RTCWDT_BROWN_OUT_RESET"
  33. #else
  34. #define BROWNOUT "SW_CPU_RESET"
  35. #endif // CONFIG_ESP32_REV_MIN_3
  36. #define STORE_ERROR "StoreProhibited"
  37. #elif CONFIG_IDF_TARGET_ESP32S2 || CONFIG_IDF_TARGET_ESP32S3
  38. #define DEEPSLEEP "DSLEEP"
  39. #define LOAD_STORE_ERROR "LoadStoreError"
  40. #define RESET "RTC_SW_CPU_RST"
  41. #define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
  42. #define INT_WDT "TG1WDT_SYS_RST"
  43. #define RTC_WDT "RTCWDT_RTC_RST"
  44. #define BROWNOUT "BROWN_OUT_RST"
  45. #define STORE_ERROR "StoreProhibited"
  46. #elif CONFIG_IDF_TARGET_ESP32C3 || CONFIG_IDF_TARGET_ESP32H2
  47. #define DEEPSLEEP "DSLEEP"
  48. #define LOAD_STORE_ERROR "Store access fault"
  49. #define RESET "RTC_SW_CPU_RST"
  50. #define INT_WDT_PANIC "Interrupt wdt timeout on CPU0"
  51. #define INT_WDT "TG1WDT_SYS_RST"
  52. #define RTC_WDT "RTCWDT_RTC_RST"
  53. #define BROWNOUT "BROWNOUT_RST"
  54. #define STORE_ERROR LOAD_STORE_ERROR
  55. #endif // CONFIG_IDF_TARGET_ESP32
  56. static void setup_values(void)
  57. {
  58. s_noinit_val = CHECK_VALUE;
  59. s_rtc_noinit_val = CHECK_VALUE;
  60. s_rtc_data_val = CHECK_VALUE;
  61. s_rtc_bss_val = CHECK_VALUE;
  62. TEST_ASSERT_EQUAL_HEX32_MESSAGE(CHECK_VALUE, s_rtc_rodata_val,
  63. "s_rtc_rodata_val should already be set up");
  64. s_rtc_force_fast_val = CHECK_VALUE;
  65. s_rtc_force_slow_val = CHECK_VALUE;
  66. }
  67. /* This test needs special test runners: rev1 silicon, and SPI flash with
  68. * fast start-up time. Otherwise reset reason will be RTCWDT_RESET.
  69. */
  70. TEST_CASE("reset reason ESP_RST_POWERON", "[reset][ignore]")
  71. {
  72. TEST_ASSERT_EQUAL(ESP_RST_POWERON, esp_reset_reason());
  73. }
  74. #if !TEMPORARY_DISABLED_FOR_TARGETS(ESP32S3)
  75. static void do_deep_sleep(void)
  76. {
  77. setup_values();
  78. esp_sleep_enable_timer_wakeup(10000);
  79. esp_deep_sleep_start();
  80. }
  81. static void check_reset_reason_deep_sleep(void)
  82. {
  83. TEST_ASSERT_EQUAL(ESP_RST_DEEPSLEEP, esp_reset_reason());
  84. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  85. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_data_val);
  86. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_bss_val);
  87. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  88. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_force_fast_val);
  89. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_force_slow_val);
  90. }
  91. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_DEEPSLEEP", "[reset_reason][reset="DEEPSLEEP"]",
  92. do_deep_sleep,
  93. check_reset_reason_deep_sleep);
  94. #endif // TEMPORARY_DISABLED_FOR_TARGETS
  95. static void do_exception(void)
  96. {
  97. setup_values();
  98. *(int*) (0x40000001) = 0;
  99. }
  100. static void do_abort(void)
  101. {
  102. setup_values();
  103. abort();
  104. }
  105. static void check_reset_reason_panic(void)
  106. {
  107. TEST_ASSERT_EQUAL(ESP_RST_PANIC, esp_reset_reason());
  108. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  109. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  110. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  111. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  112. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  113. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  114. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  115. }
  116. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after exception", "[reset_reason][reset="LOAD_STORE_ERROR","RESET"]",
  117. do_exception,
  118. check_reset_reason_panic);
  119. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after abort", "[reset_reason][reset=abort,"RESET"]",
  120. do_abort,
  121. check_reset_reason_panic);
  122. static void do_restart(void)
  123. {
  124. setup_values();
  125. esp_restart();
  126. }
  127. #if portNUM_PROCESSORS > 1
  128. static void do_restart_from_app_cpu(void)
  129. {
  130. setup_values();
  131. xTaskCreatePinnedToCore((TaskFunction_t) &do_restart, "restart", 2048, NULL, 5, NULL, 1);
  132. vTaskDelay(2);
  133. }
  134. #endif
  135. static void check_reset_reason_sw(void)
  136. {
  137. TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
  138. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  139. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  140. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  141. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  142. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  143. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  144. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  145. }
  146. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart", "[reset_reason][reset="RESET"]",
  147. do_restart,
  148. check_reset_reason_sw);
  149. #if portNUM_PROCESSORS > 1
  150. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart from APP CPU", "[reset_reason][reset="RESET"]",
  151. do_restart_from_app_cpu,
  152. check_reset_reason_sw);
  153. #endif
  154. static void do_int_wdt(void)
  155. {
  156. setup_values();
  157. portENTER_CRITICAL_NESTED();
  158. while(1);
  159. }
  160. static void do_int_wdt_hw(void)
  161. {
  162. setup_values();
  163. #if CONFIG_IDF_TARGET_ARCH_RISCV
  164. riscv_global_interrupts_disable();
  165. #else
  166. XTOS_SET_INTLEVEL(XCHAL_NMILEVEL);
  167. #endif
  168. while(1);
  169. }
  170. static void check_reset_reason_int_wdt(void)
  171. {
  172. TEST_ASSERT_EQUAL(ESP_RST_INT_WDT, esp_reset_reason());
  173. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  174. }
  175. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_INT_WDT after interrupt watchdog (panic)",
  176. "[reset_reason][reset="INT_WDT_PANIC","RESET"]",
  177. do_int_wdt,
  178. check_reset_reason_int_wdt);
  179. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_INT_WDT after interrupt watchdog (hw)",
  180. "[reset_reason][reset="INT_WDT"]",
  181. do_int_wdt_hw,
  182. check_reset_reason_int_wdt);
  183. static void do_task_wdt(void)
  184. {
  185. setup_values();
  186. esp_task_wdt_init(1, true);
  187. esp_task_wdt_add(xTaskGetIdleTaskHandleForCPU(0));
  188. while(1);
  189. }
  190. static void check_reset_reason_task_wdt(void)
  191. {
  192. TEST_ASSERT_EQUAL(ESP_RST_TASK_WDT, esp_reset_reason());
  193. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  194. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  195. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  196. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  197. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  198. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  199. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  200. }
  201. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_TASK_WDT after task watchdog",
  202. "[reset_reason][reset=abort,"RESET"]",
  203. do_task_wdt,
  204. check_reset_reason_task_wdt);
  205. static void do_rtc_wdt(void)
  206. {
  207. setup_values();
  208. // Enable RTC watchdog for 0.1 second
  209. wdt_hal_context_t rtc_wdt_ctx;
  210. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  211. uint32_t stage_timeout_ticks = rtc_clk_slow_freq_get_hz() / 10;
  212. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  213. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  214. wdt_hal_set_flashboot_en(&rtc_wdt_ctx, true);
  215. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  216. while(1);
  217. }
  218. static void check_reset_reason_any_wdt(void)
  219. {
  220. TEST_ASSERT_EQUAL(ESP_RST_WDT, esp_reset_reason());
  221. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  222. }
  223. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_WDT after RTC watchdog",
  224. "[reset_reason][reset="RTC_WDT"]",
  225. do_rtc_wdt,
  226. check_reset_reason_any_wdt);
  227. static void do_brownout(void)
  228. {
  229. setup_values();
  230. printf("Manual test: lower the supply voltage to cause brownout\n");
  231. vTaskSuspend(NULL);
  232. }
  233. static void check_reset_reason_brownout(void)
  234. {
  235. TEST_ASSERT_EQUAL(ESP_RST_BROWNOUT, esp_reset_reason());
  236. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_noinit_val);
  237. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_noinit_val);
  238. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_data_val);
  239. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_bss_val);
  240. TEST_ASSERT_EQUAL_HEX32(CHECK_VALUE, s_rtc_rodata_val);
  241. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_fast_val);
  242. TEST_ASSERT_EQUAL_HEX32(0, s_rtc_force_slow_val);
  243. }
  244. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_BROWNOUT after brownout event",
  245. "[reset_reason][ignore][reset="BROWNOUT"]",
  246. do_brownout,
  247. check_reset_reason_brownout);
  248. #ifdef CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
  249. #ifndef CONFIG_FREERTOS_UNICORE
  250. #include "xt_instr_macros.h"
  251. #include "xtensa/config/specreg.h"
  252. static int size_stack = 1024 * 3;
  253. static StackType_t *start_addr_stack;
  254. static int fibonacci(int n, void* func(void))
  255. {
  256. int tmp1 = n, tmp2 = n;
  257. uint32_t base, start;
  258. RSR(WINDOWBASE, base);
  259. RSR(WINDOWSTART, start);
  260. printf("WINDOWBASE = %-2d WINDOWSTART = 0x%x\n", base, start);
  261. if (n <= 1) {
  262. StackType_t *last_addr_stack = esp_cpu_get_sp();
  263. StackType_t *used_stack = (StackType_t *) (start_addr_stack - last_addr_stack);
  264. printf("addr_stack = %p, used[%p]/all[0x%x] space in stack\n", last_addr_stack, used_stack, size_stack);
  265. func();
  266. return n;
  267. }
  268. int fib = fibonacci(n - 1, func) + fibonacci(n - 2, func);
  269. printf("fib = %d\n", (tmp1 - tmp2) + fib);
  270. return fib;
  271. }
  272. static void test_task(void *func)
  273. {
  274. start_addr_stack = esp_cpu_get_sp();
  275. if (esp_ptr_external_ram(start_addr_stack)) {
  276. printf("restart_task: uses external stack, addr_stack = %p\n", start_addr_stack);
  277. } else {
  278. printf("restart_task: uses internal stack, addr_stack = %p\n", start_addr_stack);
  279. }
  280. fibonacci(35, func);
  281. }
  282. static void func_do_exception(void)
  283. {
  284. *((int *) 0) = 0;
  285. }
  286. static void init_restart_task(void)
  287. {
  288. StackType_t *stack_for_task = (StackType_t *) heap_caps_calloc(1, size_stack, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  289. printf("init_task: current addr_stack = %p, stack_for_task = %p\n", esp_cpu_get_sp(), stack_for_task);
  290. static StaticTask_t task_buf;
  291. xTaskCreateStaticPinnedToCore(test_task, "test_task", size_stack, esp_restart, 5, stack_for_task, &task_buf, 1);
  292. while (1) { };
  293. }
  294. static void init_task_do_exception(void)
  295. {
  296. StackType_t *stack_for_task = (StackType_t *) heap_caps_calloc(1, size_stack, MALLOC_CAP_SPIRAM | MALLOC_CAP_8BIT);
  297. printf("init_task: current addr_stack = %p, stack_for_task = %p\n", esp_cpu_get_sp(), stack_for_task);
  298. static StaticTask_t task_buf;
  299. xTaskCreateStaticPinnedToCore(test_task, "test_task", size_stack, func_do_exception, 5, stack_for_task, &task_buf, 1);
  300. while (1) { };
  301. }
  302. static void test1_finish(void)
  303. {
  304. TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
  305. printf("test - OK\n");
  306. }
  307. static void test2_finish(void)
  308. {
  309. TEST_ASSERT_EQUAL(ESP_RST_PANIC, esp_reset_reason());
  310. printf("test - OK\n");
  311. }
  312. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_SW after restart in a task with spiram stack", "[spiram_stack][reset="RESET"]",
  313. init_restart_task,
  314. test1_finish);
  315. TEST_CASE_MULTIPLE_STAGES("reset reason ESP_RST_PANIC after an exception in a task with spiram stack", "[spiram_stack][reset="STORE_ERROR","RESET"]",
  316. init_task_do_exception,
  317. test2_finish);
  318. #endif // CONFIG_FREERTOS_UNICORE
  319. #endif // CONFIG_SPIRAM_ALLOW_STACK_EXTERNAL_MEMORY
  320. /* Not tested here: ESP_RST_SDIO */