encoding.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325
  1. /* Copyright 2018 Canaan Inc.
  2. *
  3. * Licensed under the Apache License, Version 2.0 (the "License");
  4. * you may not use this file except in compliance with the License.
  5. * You may obtain a copy of the License at
  6. *
  7. * http://www.apache.org/licenses/LICENSE-2.0
  8. *
  9. * Unless required by applicable law or agreed to in writing, software
  10. * distributed under the License is distributed on an "AS IS" BASIS,
  11. * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. * See the License for the specific language governing permissions and
  13. * limitations under the License.
  14. */
  15. #ifndef RISCV_CSR_ENCODING_H
  16. #define RISCV_CSR_ENCODING_H
  17. #define MSTATUS_UIE 0x00000001U
  18. #define MSTATUS_SIE 0x00000002U
  19. #define MSTATUS_HIE 0x00000004U
  20. #define MSTATUS_MIE 0x00000008U
  21. #define MSTATUS_UPIE 0x00000010U
  22. #define MSTATUS_SPIE 0x00000020U
  23. #define MSTATUS_HPIE 0x00000040U
  24. #define MSTATUS_MPIE 0x00000080U
  25. #define MSTATUS_SPP 0x00000100U
  26. #define MSTATUS_HPP 0x00000600U
  27. #define MSTATUS_MPP 0x00001800U
  28. #define MSTATUS_FS 0x00006000U
  29. #define MSTATUS_XS 0x00018000U
  30. #define MSTATUS_MPRV 0x00020000U
  31. #define MSTATUS_PUM 0x00040000U
  32. #define MSTATUS_MXR 0x00080000U
  33. #define MSTATUS_VM 0x1F000000U
  34. #define MSTATUS32_SD 0x80000000U
  35. #define MSTATUS64_SD 0x8000000000000000U
  36. #define SSTATUS_UIE 0x00000001U
  37. #define SSTATUS_SIE 0x00000002U
  38. #define SSTATUS_UPIE 0x00000010U
  39. #define SSTATUS_SPIE 0x00000020U
  40. #define SSTATUS_SPP 0x00000100U
  41. #define SSTATUS_FS 0x00006000U
  42. #define SSTATUS_XS 0x00018000U
  43. #define SSTATUS_PUM 0x00040000U
  44. #define SSTATUS32_SD 0x80000000U
  45. #define SSTATUS64_SD 0x8000000000000000U
  46. #define DCSR_XDEBUGVER (3U << 30)
  47. #define DCSR_NDRESET (1U << 29)
  48. #define DCSR_FULLRESET (1U << 28)
  49. #define DCSR_EBREAKM (1U << 15)
  50. #define DCSR_EBREAKH (1U << 14)
  51. #define DCSR_EBREAKS (1U << 13)
  52. #define DCSR_EBREAKU (1U << 12)
  53. #define DCSR_STOPCYCLE (1U << 10)
  54. #define DCSR_STOPTIME (1U << 9)
  55. #define DCSR_CAUSE (7U << 6)
  56. #define DCSR_DEBUGINT (1U << 5)
  57. #define DCSR_HALT (1U << 3)
  58. #define DCSR_STEP (1U << 2)
  59. #define DCSR_PRV (3U << 0)
  60. #define DCSR_CAUSE_NONE 0
  61. #define DCSR_CAUSE_SWBP 1
  62. #define DCSR_CAUSE_HWBP 2
  63. #define DCSR_CAUSE_DEBUGINT 3
  64. #define DCSR_CAUSE_STEP 4
  65. #define DCSR_CAUSE_HALT 5
  66. #define MCONTROL_SELECT (1U << 19)
  67. #define MCONTROL_TIMING (1U << 18)
  68. #define MCONTROL_ACTION (0x3fU << 12)
  69. #define MCONTROL_CHAIN (1U << 11)
  70. #define MCONTROL_MATCH (0xfU << 7)
  71. #define MCONTROL_M (1U << 6)
  72. #define MCONTROL_H (1U << 5)
  73. #define MCONTROL_S (1U << 4)
  74. #define MCONTROL_U (1U << 3)
  75. #define MCONTROL_EXECUTE (1U << 2)
  76. #define MCONTROL_STORE (1U << 1)
  77. #define MCONTROL_LOAD (1U << 0)
  78. #define MCONTROL_TYPE_NONE 0
  79. #define MCONTROL_TYPE_MATCH 2
  80. #define MCONTROL_ACTION_DEBUG_EXCEPTION 0
  81. #define MCONTROL_ACTION_DEBUG_MODE 1
  82. #define MCONTROL_ACTION_TRACE_START 2
  83. #define MCONTROL_ACTION_TRACE_STOP 3
  84. #define MCONTROL_ACTION_TRACE_EMIT 4
  85. #define MCONTROL_MATCH_EQUAL 0
  86. #define MCONTROL_MATCH_NAPOT 1
  87. #define MCONTROL_MATCH_GE 2
  88. #define MCONTROL_MATCH_LT 3
  89. #define MCONTROL_MATCH_MASK_LOW 4
  90. #define MCONTROL_MATCH_MASK_HIGH 5
  91. #define MIP_SSIP (1U << IRQ_S_SOFT)
  92. #define MIP_HSIP (1U << IRQ_H_SOFT)
  93. #define MIP_MSIP (1U << IRQ_M_SOFT)
  94. #define MIP_STIP (1U << IRQ_S_TIMER)
  95. #define MIP_HTIP (1U << IRQ_H_TIMER)
  96. #define MIP_MTIP (1U << IRQ_M_TIMER)
  97. #define MIP_SEIP (1U << IRQ_S_EXT)
  98. #define MIP_HEIP (1U << IRQ_H_EXT)
  99. #define MIP_MEIP (1U << IRQ_M_EXT)
  100. #define SIP_SSIP MIP_SSIP
  101. #define SIP_STIP MIP_STIP
  102. #define PRV_U 0
  103. #define PRV_S 1
  104. #define PRV_H 2
  105. #define PRV_M 3
  106. #define VM_MBARE 0
  107. #define VM_MBB 1
  108. #define VM_MBBID 2
  109. #define VM_SV32 8
  110. #define VM_SV39 9
  111. #define VM_SV48 10
  112. #define IRQ_S_SOFT 1
  113. #define IRQ_H_SOFT 2
  114. #define IRQ_M_SOFT 3
  115. #define IRQ_S_TIMER 5
  116. #define IRQ_H_TIMER 6
  117. #define IRQ_M_TIMER 7
  118. #define IRQ_S_EXT 9
  119. #define IRQ_H_EXT 10
  120. #define IRQ_M_EXT 11
  121. #define IRQ_COP 12
  122. #define IRQ_HOST 13
  123. #define DEFAULT_RSTVEC 0x00001000U
  124. #define DEFAULT_NMIVEC 0x00001004U
  125. #define DEFAULT_MTVEC 0x00001010U
  126. #define CONFIG_STRING_ADDR 0x0000100CU
  127. #define EXT_IO_BASE 0x40000000U
  128. #define DRAM_BASE 0x80000000U
  129. /* page table entry (PTE) fields */
  130. #define PTE_V 0x001U /* Valid */
  131. #define PTE_R 0x002U /* Read */
  132. #define PTE_W 0x004U /* Write */
  133. #define PTE_X 0x008U /* Execute */
  134. #define PTE_U 0x010U /* User */
  135. #define PTE_G 0x020U /* Global */
  136. #define PTE_A 0x040U /* Accessed */
  137. #define PTE_D 0x080U /* Dirty */
  138. #define PTE_SOFT 0x300U /* Reserved for Software */
  139. #define PTE_PPN_SHIFT 10
  140. #define MCONTROL_TYPE(xlen) (0xfULL << ((xlen)-4))
  141. #define MCONTROL_DMODE(xlen) (1ULL << ((xlen)-5))
  142. #define MCONTROL_MASKMAX(xlen) (0x3fULL << ((xlen)-11))
  143. #define PTE_TABLE(PTE) (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V)
  144. #if defined(__riscv)
  145. #if defined(__riscv64)
  146. #define MSTATUS_SD MSTATUS64_SD
  147. #define SSTATUS_SD SSTATUS64_SD
  148. #define RISCV_PGLEVEL_BITS 9
  149. #else
  150. #define MSTATUS_SD MSTATUS32_SD
  151. #define SSTATUS_SD SSTATUS32_SD
  152. #define RISCV_PGLEVEL_BITS 10
  153. #endif
  154. #define RISCV_PGSHIFT 12
  155. #define RISCV_PGSIZE (1 << RISCV_PGSHIFT)
  156. #ifndef __ASSEMBLER__
  157. #if defined(__GNUC__)
  158. #define read_csr(reg) ({ unsigned long __tmp; \
  159. asm volatile ("csrr %0, " #reg : "=r"(__tmp)); \
  160. __tmp; })
  161. #define write_csr(reg, val) ({ \
  162. if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
  163. asm volatile ("csrw " #reg ", %0" :: "i"(val)); \
  164. else \
  165. asm volatile ("csrw " #reg ", %0" :: "r"(val)); })
  166. #define swap_csr(reg, val) ({ unsigned long __tmp; \
  167. if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
  168. asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "i"(val)); \
  169. else \
  170. asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "r"(val)); \
  171. __tmp; })
  172. #define set_csr(reg, bit) ({ unsigned long __tmp; \
  173. if (__builtin_constant_p(bit) && (unsigned long)(bit) < 32) \
  174. asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
  175. else \
  176. asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
  177. __tmp; })
  178. #define clear_csr(reg, bit) ({ unsigned long __tmp; \
  179. if (__builtin_constant_p(bit) && (unsigned long)(bit) < 32) \
  180. asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
  181. else \
  182. asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
  183. __tmp; })
  184. #define read_time() read_csr(mtime)
  185. #define read_cycle() read_csr(mcycle)
  186. #define current_coreid() read_csr(mhartid)
  187. #endif
  188. #endif
  189. #endif
  190. #endif
  191. #ifndef RISCV_ENCODING_H
  192. #define RISCV_ENCODING_H
  193. #define MATCH_BEQ 0x63U
  194. #define MASK_BEQ 0x707fU
  195. #define MATCH_BNE 0x1063U
  196. #define MASK_BNE 0x707fU
  197. #define MATCH_BLT 0x4063U
  198. #define MASK_BLT 0x707fU
  199. #define MATCH_BGE 0x5063U
  200. #define MASK_BGE 0x707fU
  201. #define MATCH_BLTU 0x6063U
  202. #define MASK_BLTU 0x707fU
  203. #define MATCH_BGEU 0x7063U
  204. #define MASK_BGEU 0x707fU
  205. #define MATCH_JALR 0x67U
  206. #define MASK_JALR 0x707fU
  207. #define MATCH_JAL 0x6fU
  208. #define MASK_JAL 0x7fU
  209. #define MATCH_LUI 0x37U
  210. #define MASK_LUI 0x7fU
  211. #define MATCH_AUIPC 0x17U
  212. #define MASK_AUIPC 0x7fU
  213. #define MATCH_ADDI 0x13U
  214. #define MASK_ADDI 0x707fU
  215. #define MATCH_SLLI 0x1013U
  216. #define MASK_SLLI 0xfc00707fU
  217. #define MATCH_SLTI 0x2013U
  218. #define MASK_SLTI 0x707fU
  219. #define MATCH_SLTIU 0x3013U
  220. #define MASK_SLTIU 0x707fU
  221. #define MATCH_XORI 0x4013U
  222. #define MASK_XORI 0x707fU
  223. #define MATCH_SRLI 0x5013U
  224. #define MASK_SRLI 0xfc00707fU
  225. #define MATCH_SRAI 0x40005013U
  226. #define MASK_SRAI 0xfc00707fU
  227. #define MATCH_ORI 0x6013U
  228. #define MASK_ORI 0x707fU
  229. #define MATCH_ANDI 0x7013U
  230. #define MASK_ANDI 0x707fU
  231. #define MATCH_ADD 0x33U
  232. #define MASK_ADD 0xfe00707fU
  233. #define MATCH_SUB 0x40000033U
  234. #define MASK_SUB 0xfe00707fU
  235. #define MATCH_SLL 0x1033U
  236. #define MASK_SLL 0xfe00707fU
  237. #define MATCH_SLT 0x2033U
  238. #define MASK_SLT 0xfe00707fU
  239. #define MATCH_SLTU 0x3033U
  240. #define MASK_SLTU 0xfe00707fU
  241. #define MATCH_XOR 0x4033U
  242. #define MASK_XOR 0xfe00707fU
  243. #define MATCH_SRL 0x5033U
  244. #define MASK_SRL 0xfe00707fU
  245. #define MATCH_SRA 0x40005033U
  246. #define MASK_SRA 0xfe00707fU
  247. #define MATCH_OR 0x6033U
  248. #define MASK_OR 0xfe00707fU
  249. #define MATCH_AND 0x7033U
  250. #define MASK_AND 0xfe00707fU
  251. #define MATCH_ADDIW 0x1bU
  252. #define MASK_ADDIW 0x707fU
  253. #define MATCH_SLLIW 0x101bU
  254. #define MASK_SLLIW 0xfe00707fU
  255. #define MATCH_SRLIW 0x501bU
  256. #define MASK_SRLIW 0xfe00707fU
  257. #define MATCH_SRAIW 0x4000501bU
  258. #define MASK_SRAIW 0xfe00707fU
  259. #define MATCH_ADDW 0x3bU
  260. #define MASK_ADDW 0xfe00707fU
  261. #define MATCH_SUBW 0x4000003bU
  262. #define MASK_SUBW 0xfe00707fU
  263. #define MATCH_SLLW 0x103bU
  264. #define MASK_SLLW 0xfe00707fU
  265. #define MATCH_SRLW 0x503bU
  266. #define MASK_SRLW 0xfe00707fU
  267. #define MATCH_SRAW 0x4000503bU
  268. #define MASK_SRAW 0xfe00707fU
  269. #define MATCH_LB 0x3U
  270. #define MASK_LB 0x707fU
  271. #define MATCH_LH 0x1003U
  272. #define MASK_LH 0x707fU
  273. #define MATCH_LW 0x2003U
  274. #define MASK_LW 0x707fU
  275. #define MATCH_LD 0x3003U
  276. #define MASK_LD 0x707fU
  277. #define MATCH_LBU 0x4003U
  278. #define MASK_LBU 0x707fU
  279. #define MATCH_LHU 0x5003U
  280. #define MASK_LHU 0x707fU
  281. #define MATCH_LWU 0x6003U
  282. #define MASK_LWU 0x707fU
  283. #define MATCH_SB 0x23U
  284. #define MASK_SB 0x707fU
  285. #define MATCH_SH 0x1023U
  286. #define MASK_SH 0x707fU
  287. #define MATCH_SW 0x2023U
  288. #define MASK_SW 0x707fU
  289. #define MATCH_SD 0x3023U
  290. #define MASK_SD 0x707fU
  291. #define MATCH_FENCE 0xfU
  292. #define MASK_FENCE 0x707fU
  293. #define MATCH_FENCE_I 0x100fU
  294. #define MASK_FENCE_I 0x707fU
  295. #define MATCH_MUL 0x2000033U
  296. #define MASK_MUL 0xfe00707fU
  297. #define MATCH_MULH 0x2001033U
  298. #define MASK_MULH 0xfe00707fU
  299. #define MATCH_MULHSU 0x2002033U
  300. #define MASK_MULHSU 0xfe00707fU
  301. #define MATCH_MULHU 0x2003033U
  302. #define MASK_MULHU 0xfe00707fU
  303. #define MATCH_DIV 0x2004033U
  304. #define MASK_DIV 0xfe00707fU
  305. #define MATCH_DIVU 0x2005033U
  306. #define MASK_DIVU 0xfe00707fU
  307. #define MATCH_REM 0x2006033U
  308. #define MASK_REM 0xfe00707fU
  309. #define MATCH_REMU 0x2007033U
  310. #define MASK_REMU 0xfe00707fU
  311. #define MATCH_MULW 0x200003bU
  312. #define MASK_MULW 0xfe00707fU
  313. #define MATCH_DIVW 0x200403bU
  314. #define MASK_DIVW 0xfe00707fU
  315. #define MATCH_DIVUW 0x200503bU
  316. #define MASK_DIVUW 0xfe00707fU
  317. #define MATCH_REMW 0x200603bU
  318. #define MASK_REMW 0xfe00707fU
  319. #define MATCH_REMUW 0x200703bU
  320. #define MASK_REMUW 0xfe00707fU
  321. #define MATCH_AMOADD_W 0x202fU
  322. #define MASK_AMOADD_W 0xf800707fU
  323. #define MATCH_AMOXOR_W 0x2000202fU
  324. #define MASK_AMOXOR_W 0xf800707fU
  325. #define MATCH_AMOOR_W 0x4000202fU
  326. #define MASK_AMOOR_W 0xf800707fU
  327. #define MATCH_AMOAND_W 0x6000202fU
  328. #define MASK_AMOAND_W 0xf800707fU
  329. #define MATCH_AMOMIN_W 0x8000202fU
  330. #define MASK_AMOMIN_W 0xf800707fU
  331. #define MATCH_AMOMAX_W 0xa000202fU
  332. #define MASK_AMOMAX_W 0xf800707fU
  333. #define MATCH_AMOMINU_W 0xc000202fU
  334. #define MASK_AMOMINU_W 0xf800707fU
  335. #define MATCH_AMOMAXU_W 0xe000202fU
  336. #define MASK_AMOMAXU_W 0xf800707fU
  337. #define MATCH_AMOSWAP_W 0x800202fU
  338. #define MASK_AMOSWAP_W 0xf800707fU
  339. #define MATCH_LR_W 0x1000202fU
  340. #define MASK_LR_W 0xf9f0707fU
  341. #define MATCH_SC_W 0x1800202fU
  342. #define MASK_SC_W 0xf800707fU
  343. #define MATCH_AMOADD_D 0x302fU
  344. #define MASK_AMOADD_D 0xf800707fU
  345. #define MATCH_AMOXOR_D 0x2000302fU
  346. #define MASK_AMOXOR_D 0xf800707fU
  347. #define MATCH_AMOOR_D 0x4000302fU
  348. #define MASK_AMOOR_D 0xf800707fU
  349. #define MATCH_AMOAND_D 0x6000302fU
  350. #define MASK_AMOAND_D 0xf800707fU
  351. #define MATCH_AMOMIN_D 0x8000302fU
  352. #define MASK_AMOMIN_D 0xf800707fU
  353. #define MATCH_AMOMAX_D 0xa000302fU
  354. #define MASK_AMOMAX_D 0xf800707fU
  355. #define MATCH_AMOMINU_D 0xc000302fU
  356. #define MASK_AMOMINU_D 0xf800707fU
  357. #define MATCH_AMOMAXU_D 0xe000302fU
  358. #define MASK_AMOMAXU_D 0xf800707fU
  359. #define MATCH_AMOSWAP_D 0x800302fU
  360. #define MASK_AMOSWAP_D 0xf800707fU
  361. #define MATCH_LR_D 0x1000302fU
  362. #define MASK_LR_D 0xf9f0707fU
  363. #define MATCH_SC_D 0x1800302fU
  364. #define MASK_SC_D 0xf800707fU
  365. #define MATCH_ECALL 0x73U
  366. #define MASK_ECALL 0xffffffffU
  367. #define MATCH_EBREAK 0x100073U
  368. #define MASK_EBREAK 0xffffffffU
  369. #define MATCH_URET 0x200073U
  370. #define MASK_URET 0xffffffffU
  371. #define MATCH_SRET 0x10200073U
  372. #define MASK_SRET 0xffffffffU
  373. #define MATCH_HRET 0x20200073U
  374. #define MASK_HRET 0xffffffffU
  375. #define MATCH_MRET 0x30200073U
  376. #define MASK_MRET 0xffffffffU
  377. #define MATCH_DRET 0x7b200073U
  378. #define MASK_DRET 0xffffffffU
  379. #define MATCH_SFENCE_VM 0x10400073U
  380. #define MASK_SFENCE_VM 0xfff07fffU
  381. #define MATCH_WFI 0x10500073U
  382. #define MASK_WFI 0xffffffffU
  383. #define MATCH_CSRRW 0x1073U
  384. #define MASK_CSRRW 0x707fU
  385. #define MATCH_CSRRS 0x2073U
  386. #define MASK_CSRRS 0x707fU
  387. #define MATCH_CSRRC 0x3073U
  388. #define MASK_CSRRC 0x707fU
  389. #define MATCH_CSRRWI 0x5073U
  390. #define MASK_CSRRWI 0x707fU
  391. #define MATCH_CSRRSI 0x6073U
  392. #define MASK_CSRRSI 0x707fU
  393. #define MATCH_CSRRCI 0x7073U
  394. #define MASK_CSRRCI 0x707fU
  395. #define MATCH_FADD_S 0x53U
  396. #define MASK_FADD_S 0xfe00007fU
  397. #define MATCH_FSUB_S 0x8000053U
  398. #define MASK_FSUB_S 0xfe00007fU
  399. #define MATCH_FMUL_S 0x10000053U
  400. #define MASK_FMUL_S 0xfe00007fU
  401. #define MATCH_FDIV_S 0x18000053U
  402. #define MASK_FDIV_S 0xfe00007fU
  403. #define MATCH_FSGNJ_S 0x20000053U
  404. #define MASK_FSGNJ_S 0xfe00707fU
  405. #define MATCH_FSGNJN_S 0x20001053U
  406. #define MASK_FSGNJN_S 0xfe00707fU
  407. #define MATCH_FSGNJX_S 0x20002053U
  408. #define MASK_FSGNJX_S 0xfe00707fU
  409. #define MATCH_FMIN_S 0x28000053U
  410. #define MASK_FMIN_S 0xfe00707fU
  411. #define MATCH_FMAX_S 0x28001053U
  412. #define MASK_FMAX_S 0xfe00707fU
  413. #define MATCH_FSQRT_S 0x58000053U
  414. #define MASK_FSQRT_S 0xfff0007fU
  415. #define MATCH_FADD_D 0x2000053U
  416. #define MASK_FADD_D 0xfe00007fU
  417. #define MATCH_FSUB_D 0xa000053U
  418. #define MASK_FSUB_D 0xfe00007fU
  419. #define MATCH_FMUL_D 0x12000053U
  420. #define MASK_FMUL_D 0xfe00007fU
  421. #define MATCH_FDIV_D 0x1a000053U
  422. #define MASK_FDIV_D 0xfe00007fU
  423. #define MATCH_FSGNJ_D 0x22000053U
  424. #define MASK_FSGNJ_D 0xfe00707fU
  425. #define MATCH_FSGNJN_D 0x22001053U
  426. #define MASK_FSGNJN_D 0xfe00707fU
  427. #define MATCH_FSGNJX_D 0x22002053U
  428. #define MASK_FSGNJX_D 0xfe00707fU
  429. #define MATCH_FMIN_D 0x2a000053U
  430. #define MASK_FMIN_D 0xfe00707fU
  431. #define MATCH_FMAX_D 0x2a001053U
  432. #define MASK_FMAX_D 0xfe00707fU
  433. #define MATCH_FCVT_S_D 0x40100053U
  434. #define MASK_FCVT_S_D 0xfff0007fU
  435. #define MATCH_FCVT_D_S 0x42000053U
  436. #define MASK_FCVT_D_S 0xfff0007fU
  437. #define MATCH_FSQRT_D 0x5a000053U
  438. #define MASK_FSQRT_D 0xfff0007fU
  439. #define MATCH_FLE_S 0xa0000053U
  440. #define MASK_FLE_S 0xfe00707fU
  441. #define MATCH_FLT_S 0xa0001053U
  442. #define MASK_FLT_S 0xfe00707fU
  443. #define MATCH_FEQ_S 0xa0002053U
  444. #define MASK_FEQ_S 0xfe00707fU
  445. #define MATCH_FLE_D 0xa2000053U
  446. #define MASK_FLE_D 0xfe00707fU
  447. #define MATCH_FLT_D 0xa2001053U
  448. #define MASK_FLT_D 0xfe00707fU
  449. #define MATCH_FEQ_D 0xa2002053U
  450. #define MASK_FEQ_D 0xfe00707fU
  451. #define MATCH_FCVT_W_S 0xc0000053U
  452. #define MASK_FCVT_W_S 0xfff0007fU
  453. #define MATCH_FCVT_WU_S 0xc0100053U
  454. #define MASK_FCVT_WU_S 0xfff0007fU
  455. #define MATCH_FCVT_L_S 0xc0200053U
  456. #define MASK_FCVT_L_S 0xfff0007fU
  457. #define MATCH_FCVT_LU_S 0xc0300053U
  458. #define MASK_FCVT_LU_S 0xfff0007fU
  459. #define MATCH_FMV_X_S 0xe0000053U
  460. #define MASK_FMV_X_S 0xfff0707fU
  461. #define MATCH_FCLASS_S 0xe0001053U
  462. #define MASK_FCLASS_S 0xfff0707fU
  463. #define MATCH_FCVT_W_D 0xc2000053U
  464. #define MASK_FCVT_W_D 0xfff0007fU
  465. #define MATCH_FCVT_WU_D 0xc2100053U
  466. #define MASK_FCVT_WU_D 0xfff0007fU
  467. #define MATCH_FCVT_L_D 0xc2200053U
  468. #define MASK_FCVT_L_D 0xfff0007fU
  469. #define MATCH_FCVT_LU_D 0xc2300053U
  470. #define MASK_FCVT_LU_D 0xfff0007fU
  471. #define MATCH_FMV_X_D 0xe2000053U
  472. #define MASK_FMV_X_D 0xfff0707fU
  473. #define MATCH_FCLASS_D 0xe2001053U
  474. #define MASK_FCLASS_D 0xfff0707fU
  475. #define MATCH_FCVT_S_W 0xd0000053U
  476. #define MASK_FCVT_S_W 0xfff0007fU
  477. #define MATCH_FCVT_S_WU 0xd0100053U
  478. #define MASK_FCVT_S_WU 0xfff0007fU
  479. #define MATCH_FCVT_S_L 0xd0200053U
  480. #define MASK_FCVT_S_L 0xfff0007fU
  481. #define MATCH_FCVT_S_LU 0xd0300053U
  482. #define MASK_FCVT_S_LU 0xfff0007fU
  483. #define MATCH_FMV_S_X 0xf0000053U
  484. #define MASK_FMV_S_X 0xfff0707fU
  485. #define MATCH_FCVT_D_W 0xd2000053U
  486. #define MASK_FCVT_D_W 0xfff0007fU
  487. #define MATCH_FCVT_D_WU 0xd2100053U
  488. #define MASK_FCVT_D_WU 0xfff0007fU
  489. #define MATCH_FCVT_D_L 0xd2200053U
  490. #define MASK_FCVT_D_L 0xfff0007fU
  491. #define MATCH_FCVT_D_LU 0xd2300053U
  492. #define MASK_FCVT_D_LU 0xfff0007fU
  493. #define MATCH_FMV_D_X 0xf2000053U
  494. #define MASK_FMV_D_X 0xfff0707fU
  495. #define MATCH_FLW 0x2007U
  496. #define MASK_FLW 0x707fU
  497. #define MATCH_FLD 0x3007U
  498. #define MASK_FLD 0x707fU
  499. #define MATCH_FSW 0x2027U
  500. #define MASK_FSW 0x707fU
  501. #define MATCH_FSD 0x3027U
  502. #define MASK_FSD 0x707fU
  503. #define MATCH_FMADD_S 0x43U
  504. #define MASK_FMADD_S 0x600007fU
  505. #define MATCH_FMSUB_S 0x47U
  506. #define MASK_FMSUB_S 0x600007fU
  507. #define MATCH_FNMSUB_S 0x4bU
  508. #define MASK_FNMSUB_S 0x600007fU
  509. #define MATCH_FNMADD_S 0x4fU
  510. #define MASK_FNMADD_S 0x600007fU
  511. #define MATCH_FMADD_D 0x2000043U
  512. #define MASK_FMADD_D 0x600007fU
  513. #define MATCH_FMSUB_D 0x2000047U
  514. #define MASK_FMSUB_D 0x600007fU
  515. #define MATCH_FNMSUB_D 0x200004bU
  516. #define MASK_FNMSUB_D 0x600007fU
  517. #define MATCH_FNMADD_D 0x200004fU
  518. #define MASK_FNMADD_D 0x600007fU
  519. #define MATCH_C_NOP 0x1U
  520. #define MASK_C_NOP 0xffffU
  521. #define MATCH_C_ADDI16SP 0x6101U
  522. #define MASK_C_ADDI16SP 0xef83U
  523. #define MATCH_C_JR 0x8002U
  524. #define MASK_C_JR 0xf07fU
  525. #define MATCH_C_JALR 0x9002U
  526. #define MASK_C_JALR 0xf07fU
  527. #define MATCH_C_EBREAK 0x9002U
  528. #define MASK_C_EBREAK 0xffffU
  529. #define MATCH_C_LD 0x6000U
  530. #define MASK_C_LD 0xe003U
  531. #define MATCH_C_SD 0xe000U
  532. #define MASK_C_SD 0xe003U
  533. #define MATCH_C_ADDIW 0x2001U
  534. #define MASK_C_ADDIW 0xe003U
  535. #define MATCH_C_LDSP 0x6002U
  536. #define MASK_C_LDSP 0xe003U
  537. #define MATCH_C_SDSP 0xe002U
  538. #define MASK_C_SDSP 0xe003U
  539. #define MATCH_C_ADDI4SPN 0x0U
  540. #define MASK_C_ADDI4SPN 0xe003U
  541. #define MATCH_C_FLD 0x2000U
  542. #define MASK_C_FLD 0xe003U
  543. #define MATCH_C_LW 0x4000U
  544. #define MASK_C_LW 0xe003U
  545. #define MATCH_C_FLW 0x6000U
  546. #define MASK_C_FLW 0xe003U
  547. #define MATCH_C_FSD 0xa000U
  548. #define MASK_C_FSD 0xe003U
  549. #define MATCH_C_SW 0xc000U
  550. #define MASK_C_SW 0xe003U
  551. #define MATCH_C_FSW 0xe000U
  552. #define MASK_C_FSW 0xe003U
  553. #define MATCH_C_ADDI 0x1U
  554. #define MASK_C_ADDI 0xe003U
  555. #define MATCH_C_JAL 0x2001U
  556. #define MASK_C_JAL 0xe003U
  557. #define MATCH_C_LI 0x4001U
  558. #define MASK_C_LI 0xe003U
  559. #define MATCH_C_LUI 0x6001U
  560. #define MASK_C_LUI 0xe003U
  561. #define MATCH_C_SRLI 0x8001U
  562. #define MASK_C_SRLI 0xec03U
  563. #define MATCH_C_SRAI 0x8401U
  564. #define MASK_C_SRAI 0xec03U
  565. #define MATCH_C_ANDI 0x8801U
  566. #define MASK_C_ANDI 0xec03U
  567. #define MATCH_C_SUB 0x8c01U
  568. #define MASK_C_SUB 0xfc63U
  569. #define MATCH_C_XOR 0x8c21U
  570. #define MASK_C_XOR 0xfc63U
  571. #define MATCH_C_OR 0x8c41U
  572. #define MASK_C_OR 0xfc63U
  573. #define MATCH_C_AND 0x8c61U
  574. #define MASK_C_AND 0xfc63U
  575. #define MATCH_C_SUBW 0x9c01U
  576. #define MASK_C_SUBW 0xfc63U
  577. #define MATCH_C_ADDW 0x9c21U
  578. #define MASK_C_ADDW 0xfc63U
  579. #define MATCH_C_J 0xa001U
  580. #define MASK_C_J 0xe003U
  581. #define MATCH_C_BEQZ 0xc001U
  582. #define MASK_C_BEQZ 0xe003U
  583. #define MATCH_C_BNEZ 0xe001U
  584. #define MASK_C_BNEZ 0xe003U
  585. #define MATCH_C_SLLI 0x2U
  586. #define MASK_C_SLLI 0xe003U
  587. #define MATCH_C_FLDSP 0x2002U
  588. #define MASK_C_FLDSP 0xe003U
  589. #define MATCH_C_LWSP 0x4002U
  590. #define MASK_C_LWSP 0xe003U
  591. #define MATCH_C_FLWSP 0x6002U
  592. #define MASK_C_FLWSP 0xe003U
  593. #define MATCH_C_MV 0x8002U
  594. #define MASK_C_MV 0xf003U
  595. #define MATCH_C_ADD 0x9002U
  596. #define MASK_C_ADD 0xf003U
  597. #define MATCH_C_FSDSP 0xa002U
  598. #define MASK_C_FSDSP 0xe003U
  599. #define MATCH_C_SWSP 0xc002U
  600. #define MASK_C_SWSP 0xe003U
  601. #define MATCH_C_FSWSP 0xe002U
  602. #define MASK_C_FSWSP 0xe003U
  603. #define MATCH_CUSTOM0 0xbU
  604. #define MASK_CUSTOM0 0x707fU
  605. #define MATCH_CUSTOM0_RS1 0x200bU
  606. #define MASK_CUSTOM0_RS1 0x707fU
  607. #define MATCH_CUSTOM0_RS1_RS2 0x300bU
  608. #define MASK_CUSTOM0_RS1_RS2 0x707fU
  609. #define MATCH_CUSTOM0_RD 0x400bU
  610. #define MASK_CUSTOM0_RD 0x707fU
  611. #define MATCH_CUSTOM0_RD_RS1 0x600bU
  612. #define MASK_CUSTOM0_RD_RS1 0x707fU
  613. #define MATCH_CUSTOM0_RD_RS1_RS2 0x700bU
  614. #define MASK_CUSTOM0_RD_RS1_RS2 0x707fU
  615. #define MATCH_CUSTOM1 0x2bU
  616. #define MASK_CUSTOM1 0x707fU
  617. #define MATCH_CUSTOM1_RS1 0x202bU
  618. #define MASK_CUSTOM1_RS1 0x707fU
  619. #define MATCH_CUSTOM1_RS1_RS2 0x302bU
  620. #define MASK_CUSTOM1_RS1_RS2 0x707fU
  621. #define MATCH_CUSTOM1_RD 0x402bU
  622. #define MASK_CUSTOM1_RD 0x707fU
  623. #define MATCH_CUSTOM1_RD_RS1 0x602bU
  624. #define MASK_CUSTOM1_RD_RS1 0x707fU
  625. #define MATCH_CUSTOM1_RD_RS1_RS2 0x702bU
  626. #define MASK_CUSTOM1_RD_RS1_RS2 0x707fU
  627. #define MATCH_CUSTOM2 0x5bU
  628. #define MASK_CUSTOM2 0x707fU
  629. #define MATCH_CUSTOM2_RS1 0x205bU
  630. #define MASK_CUSTOM2_RS1 0x707fU
  631. #define MATCH_CUSTOM2_RS1_RS2 0x305bU
  632. #define MASK_CUSTOM2_RS1_RS2 0x707fU
  633. #define MATCH_CUSTOM2_RD 0x405bU
  634. #define MASK_CUSTOM2_RD 0x707fU
  635. #define MATCH_CUSTOM2_RD_RS1 0x605bU
  636. #define MASK_CUSTOM2_RD_RS1 0x707fU
  637. #define MATCH_CUSTOM2_RD_RS1_RS2 0x705bU
  638. #define MASK_CUSTOM2_RD_RS1_RS2 0x707fU
  639. #define MATCH_CUSTOM3 0x7bU
  640. #define MASK_CUSTOM3 0x707fU
  641. #define MATCH_CUSTOM3_RS1 0x207bU
  642. #define MASK_CUSTOM3_RS1 0x707fU
  643. #define MATCH_CUSTOM3_RS1_RS2 0x307bU
  644. #define MASK_CUSTOM3_RS1_RS2 0x707fU
  645. #define MATCH_CUSTOM3_RD 0x407bU
  646. #define MASK_CUSTOM3_RD 0x707fU
  647. #define MATCH_CUSTOM3_RD_RS1 0x607bU
  648. #define MASK_CUSTOM3_RD_RS1 0x707fU
  649. #define MATCH_CUSTOM3_RD_RS1_RS2 0x707bU
  650. #define MASK_CUSTOM3_RD_RS1_RS2 0x707fU
  651. #define CSR_FFLAGS 0x1U
  652. #define CSR_FRM 0x2U
  653. #define CSR_FCSR 0x3U
  654. #define CSR_CYCLE 0xc00U
  655. #define CSR_TIME 0xc01U
  656. #define CSR_INSTRET 0xc02U
  657. #define CSR_HPMCOUNTER3 0xc03U
  658. #define CSR_HPMCOUNTER4 0xc04U
  659. #define CSR_HPMCOUNTER5 0xc05U
  660. #define CSR_HPMCOUNTER6 0xc06U
  661. #define CSR_HPMCOUNTER7 0xc07U
  662. #define CSR_HPMCOUNTER8 0xc08U
  663. #define CSR_HPMCOUNTER9 0xc09U
  664. #define CSR_HPMCOUNTER10 0xc0aU
  665. #define CSR_HPMCOUNTER11 0xc0bU
  666. #define CSR_HPMCOUNTER12 0xc0cU
  667. #define CSR_HPMCOUNTER13 0xc0dU
  668. #define CSR_HPMCOUNTER14 0xc0eU
  669. #define CSR_HPMCOUNTER15 0xc0fU
  670. #define CSR_HPMCOUNTER16 0xc10U
  671. #define CSR_HPMCOUNTER17 0xc11U
  672. #define CSR_HPMCOUNTER18 0xc12U
  673. #define CSR_HPMCOUNTER19 0xc13U
  674. #define CSR_HPMCOUNTER20 0xc14U
  675. #define CSR_HPMCOUNTER21 0xc15U
  676. #define CSR_HPMCOUNTER22 0xc16U
  677. #define CSR_HPMCOUNTER23 0xc17U
  678. #define CSR_HPMCOUNTER24 0xc18U
  679. #define CSR_HPMCOUNTER25 0xc19U
  680. #define CSR_HPMCOUNTER26 0xc1aU
  681. #define CSR_HPMCOUNTER27 0xc1bU
  682. #define CSR_HPMCOUNTER28 0xc1cU
  683. #define CSR_HPMCOUNTER29 0xc1dU
  684. #define CSR_HPMCOUNTER30 0xc1eU
  685. #define CSR_HPMCOUNTER31 0xc1fU
  686. #define CSR_SSTATUS 0x100U
  687. #define CSR_SIE 0x104U
  688. #define CSR_STVEC 0x105U
  689. #define CSR_SSCRATCH 0x140U
  690. #define CSR_SEPC 0x141U
  691. #define CSR_SCAUSE 0x142U
  692. #define CSR_SBADADDR 0x143U
  693. #define CSR_SIP 0x144U
  694. #define CSR_SPTBR 0x180U
  695. #define CSR_MSTATUS 0x300U
  696. #define CSR_MISA 0x301U
  697. #define CSR_MEDELEG 0x302U
  698. #define CSR_MIDELEG 0x303U
  699. #define CSR_MIE 0x304U
  700. #define CSR_MTVEC 0x305U
  701. #define CSR_MSCRATCH 0x340U
  702. #define CSR_MEPC 0x341U
  703. #define CSR_MCAUSE 0x342U
  704. #define CSR_MBADADDR 0x343U
  705. #define CSR_MIP 0x344U
  706. #define CSR_TSELECT 0x7a0U
  707. #define CSR_TDATA1 0x7a1U
  708. #define CSR_TDATA2 0x7a2U
  709. #define CSR_TDATA3 0x7a3U
  710. #define CSR_DCSR 0x7b0U
  711. #define CSR_DPC 0x7b1U
  712. #define CSR_DSCRATCH 0x7b2U
  713. #define CSR_MCYCLE 0xb00U
  714. #define CSR_MINSTRET 0xb02U
  715. #define CSR_MHPMCOUNTER3 0xb03U
  716. #define CSR_MHPMCOUNTER4 0xb04U
  717. #define CSR_MHPMCOUNTER5 0xb05U
  718. #define CSR_MHPMCOUNTER6 0xb06U
  719. #define CSR_MHPMCOUNTER7 0xb07U
  720. #define CSR_MHPMCOUNTER8 0xb08U
  721. #define CSR_MHPMCOUNTER9 0xb09U
  722. #define CSR_MHPMCOUNTER10 0xb0aU
  723. #define CSR_MHPMCOUNTER11 0xb0bU
  724. #define CSR_MHPMCOUNTER12 0xb0cU
  725. #define CSR_MHPMCOUNTER13 0xb0dU
  726. #define CSR_MHPMCOUNTER14 0xb0eU
  727. #define CSR_MHPMCOUNTER15 0xb0fU
  728. #define CSR_MHPMCOUNTER16 0xb10U
  729. #define CSR_MHPMCOUNTER17 0xb11U
  730. #define CSR_MHPMCOUNTER18 0xb12U
  731. #define CSR_MHPMCOUNTER19 0xb13U
  732. #define CSR_MHPMCOUNTER20 0xb14U
  733. #define CSR_MHPMCOUNTER21 0xb15U
  734. #define CSR_MHPMCOUNTER22 0xb16U
  735. #define CSR_MHPMCOUNTER23 0xb17U
  736. #define CSR_MHPMCOUNTER24 0xb18U
  737. #define CSR_MHPMCOUNTER25 0xb19U
  738. #define CSR_MHPMCOUNTER26 0xb1aU
  739. #define CSR_MHPMCOUNTER27 0xb1bU
  740. #define CSR_MHPMCOUNTER28 0xb1cU
  741. #define CSR_MHPMCOUNTER29 0xb1dU
  742. #define CSR_MHPMCOUNTER30 0xb1eU
  743. #define CSR_MHPMCOUNTER31 0xb1fU
  744. #define CSR_MUCOUNTEREN 0x320U
  745. #define CSR_MSCOUNTEREN 0x321U
  746. #define CSR_MHPMEVENT3 0x323U
  747. #define CSR_MHPMEVENT4 0x324U
  748. #define CSR_MHPMEVENT5 0x325U
  749. #define CSR_MHPMEVENT6 0x326U
  750. #define CSR_MHPMEVENT7 0x327U
  751. #define CSR_MHPMEVENT8 0x328U
  752. #define CSR_MHPMEVENT9 0x329U
  753. #define CSR_MHPMEVENT10 0x32aU
  754. #define CSR_MHPMEVENT11 0x32bU
  755. #define CSR_MHPMEVENT12 0x32cU
  756. #define CSR_MHPMEVENT13 0x32dU
  757. #define CSR_MHPMEVENT14 0x32eU
  758. #define CSR_MHPMEVENT15 0x32fU
  759. #define CSR_MHPMEVENT16 0x330U
  760. #define CSR_MHPMEVENT17 0x331U
  761. #define CSR_MHPMEVENT18 0x332U
  762. #define CSR_MHPMEVENT19 0x333U
  763. #define CSR_MHPMEVENT20 0x334U
  764. #define CSR_MHPMEVENT21 0x335U
  765. #define CSR_MHPMEVENT22 0x336U
  766. #define CSR_MHPMEVENT23 0x337U
  767. #define CSR_MHPMEVENT24 0x338U
  768. #define CSR_MHPMEVENT25 0x339U
  769. #define CSR_MHPMEVENT26 0x33aU
  770. #define CSR_MHPMEVENT27 0x33bU
  771. #define CSR_MHPMEVENT28 0x33cU
  772. #define CSR_MHPMEVENT29 0x33dU
  773. #define CSR_MHPMEVENT30 0x33eU
  774. #define CSR_MHPMEVENT31 0x33fU
  775. #define CSR_MVENDORID 0xf11U
  776. #define CSR_MARCHID 0xf12U
  777. #define CSR_MIMPID 0xf13U
  778. #define CSR_MHARTID 0xf14U
  779. #define CSR_CYCLEH 0xc80U
  780. #define CSR_TIMEH 0xc81U
  781. #define CSR_INSTRETH 0xc82U
  782. #define CSR_HPMCOUNTER3H 0xc83U
  783. #define CSR_HPMCOUNTER4H 0xc84U
  784. #define CSR_HPMCOUNTER5H 0xc85U
  785. #define CSR_HPMCOUNTER6H 0xc86U
  786. #define CSR_HPMCOUNTER7H 0xc87U
  787. #define CSR_HPMCOUNTER8H 0xc88U
  788. #define CSR_HPMCOUNTER9H 0xc89U
  789. #define CSR_HPMCOUNTER10H 0xc8aU
  790. #define CSR_HPMCOUNTER11H 0xc8bU
  791. #define CSR_HPMCOUNTER12H 0xc8cU
  792. #define CSR_HPMCOUNTER13H 0xc8dU
  793. #define CSR_HPMCOUNTER14H 0xc8eU
  794. #define CSR_HPMCOUNTER15H 0xc8fU
  795. #define CSR_HPMCOUNTER16H 0xc90U
  796. #define CSR_HPMCOUNTER17H 0xc91U
  797. #define CSR_HPMCOUNTER18H 0xc92U
  798. #define CSR_HPMCOUNTER19H 0xc93U
  799. #define CSR_HPMCOUNTER20H 0xc94U
  800. #define CSR_HPMCOUNTER21H 0xc95U
  801. #define CSR_HPMCOUNTER22H 0xc96U
  802. #define CSR_HPMCOUNTER23H 0xc97U
  803. #define CSR_HPMCOUNTER24H 0xc98U
  804. #define CSR_HPMCOUNTER25H 0xc99U
  805. #define CSR_HPMCOUNTER26H 0xc9aU
  806. #define CSR_HPMCOUNTER27H 0xc9bU
  807. #define CSR_HPMCOUNTER28H 0xc9cU
  808. #define CSR_HPMCOUNTER29H 0xc9dU
  809. #define CSR_HPMCOUNTER30H 0xc9eU
  810. #define CSR_HPMCOUNTER31H 0xc9fU
  811. #define CSR_MCYCLEH 0xb80U
  812. #define CSR_MINSTRETH 0xb82U
  813. #define CSR_MHPMCOUNTER3H 0xb83U
  814. #define CSR_MHPMCOUNTER4H 0xb84U
  815. #define CSR_MHPMCOUNTER5H 0xb85U
  816. #define CSR_MHPMCOUNTER6H 0xb86U
  817. #define CSR_MHPMCOUNTER7H 0xb87U
  818. #define CSR_MHPMCOUNTER8H 0xb88U
  819. #define CSR_MHPMCOUNTER9H 0xb89U
  820. #define CSR_MHPMCOUNTER10H 0xb8aU
  821. #define CSR_MHPMCOUNTER11H 0xb8bU
  822. #define CSR_MHPMCOUNTER12H 0xb8cU
  823. #define CSR_MHPMCOUNTER13H 0xb8dU
  824. #define CSR_MHPMCOUNTER14H 0xb8eU
  825. #define CSR_MHPMCOUNTER15H 0xb8fU
  826. #define CSR_MHPMCOUNTER16H 0xb90U
  827. #define CSR_MHPMCOUNTER17H 0xb91U
  828. #define CSR_MHPMCOUNTER18H 0xb92U
  829. #define CSR_MHPMCOUNTER19H 0xb93U
  830. #define CSR_MHPMCOUNTER20H 0xb94U
  831. #define CSR_MHPMCOUNTER21H 0xb95U
  832. #define CSR_MHPMCOUNTER22H 0xb96U
  833. #define CSR_MHPMCOUNTER23H 0xb97U
  834. #define CSR_MHPMCOUNTER24H 0xb98U
  835. #define CSR_MHPMCOUNTER25H 0xb99U
  836. #define CSR_MHPMCOUNTER26H 0xb9aU
  837. #define CSR_MHPMCOUNTER27H 0xb9bU
  838. #define CSR_MHPMCOUNTER28H 0xb9cU
  839. #define CSR_MHPMCOUNTER29H 0xb9dU
  840. #define CSR_MHPMCOUNTER30H 0xb9eU
  841. #define CSR_MHPMCOUNTER31H 0xb9fU
  842. #define CAUSE_MISALIGNED_FETCH 0x0
  843. #define CAUSE_FAULT_FETCH 0x1
  844. #define CAUSE_ILLEGAL_INSTRUCTION 0x2
  845. #define CAUSE_BREAKPOINT 0x3
  846. #define CAUSE_MISALIGNED_LOAD 0x4
  847. #define CAUSE_FAULT_LOAD 0x5
  848. #define CAUSE_MISALIGNED_STORE 0x6
  849. #define CAUSE_FAULT_STORE 0x7
  850. #define CAUSE_USER_ECALL 0x8
  851. #define CAUSE_SUPERVISOR_ECALL 0x9
  852. #define CAUSE_HYPERVISOR_ECALL 0xa
  853. #define CAUSE_MACHINE_ECALL 0xb
  854. #endif
  855. #if defined(DECLARE_INSN)
  856. DECLARE_INSN(beq, MATCH_BEQ, MASK_BEQ)
  857. DECLARE_INSN(bne, MATCH_BNE, MASK_BNE)
  858. DECLARE_INSN(blt, MATCH_BLT, MASK_BLT)
  859. DECLARE_INSN(bge, MATCH_BGE, MASK_BGE)
  860. DECLARE_INSN(bltu, MATCH_BLTU, MASK_BLTU)
  861. DECLARE_INSN(bgeu, MATCH_BGEU, MASK_BGEU)
  862. DECLARE_INSN(jalr, MATCH_JALR, MASK_JALR)
  863. DECLARE_INSN(jal, MATCH_JAL, MASK_JAL)
  864. DECLARE_INSN(lui, MATCH_LUI, MASK_LUI)
  865. DECLARE_INSN(auipc, MATCH_AUIPC, MASK_AUIPC)
  866. DECLARE_INSN(addi, MATCH_ADDI, MASK_ADDI)
  867. DECLARE_INSN(slli, MATCH_SLLI, MASK_SLLI)
  868. DECLARE_INSN(slti, MATCH_SLTI, MASK_SLTI)
  869. DECLARE_INSN(sltiu, MATCH_SLTIU, MASK_SLTIU)
  870. DECLARE_INSN(xori, MATCH_XORI, MASK_XORI)
  871. DECLARE_INSN(srli, MATCH_SRLI, MASK_SRLI)
  872. DECLARE_INSN(srai, MATCH_SRAI, MASK_SRAI)
  873. DECLARE_INSN(ori, MATCH_ORI, MASK_ORI)
  874. DECLARE_INSN(andi, MATCH_ANDI, MASK_ANDI)
  875. DECLARE_INSN(add, MATCH_ADD, MASK_ADD)
  876. DECLARE_INSN(sub, MATCH_SUB, MASK_SUB)
  877. DECLARE_INSN(sll, MATCH_SLL, MASK_SLL)
  878. DECLARE_INSN(slt, MATCH_SLT, MASK_SLT)
  879. DECLARE_INSN(sltu, MATCH_SLTU, MASK_SLTU)
  880. DECLARE_INSN(xor, MATCH_XOR, MASK_XOR)
  881. DECLARE_INSN(srl, MATCH_SRL, MASK_SRL)
  882. DECLARE_INSN(sra, MATCH_SRA, MASK_SRA)
  883. DECLARE_INSN(or, MATCH_OR, MASK_OR)
  884. DECLARE_INSN(and, MATCH_AND, MASK_AND)
  885. DECLARE_INSN(addiw, MATCH_ADDIW, MASK_ADDIW)
  886. DECLARE_INSN(slliw, MATCH_SLLIW, MASK_SLLIW)
  887. DECLARE_INSN(srliw, MATCH_SRLIW, MASK_SRLIW)
  888. DECLARE_INSN(sraiw, MATCH_SRAIW, MASK_SRAIW)
  889. DECLARE_INSN(addw, MATCH_ADDW, MASK_ADDW)
  890. DECLARE_INSN(subw, MATCH_SUBW, MASK_SUBW)
  891. DECLARE_INSN(sllw, MATCH_SLLW, MASK_SLLW)
  892. DECLARE_INSN(srlw, MATCH_SRLW, MASK_SRLW)
  893. DECLARE_INSN(sraw, MATCH_SRAW, MASK_SRAW)
  894. DECLARE_INSN(lb, MATCH_LB, MASK_LB)
  895. DECLARE_INSN(lh, MATCH_LH, MASK_LH)
  896. DECLARE_INSN(lw, MATCH_LW, MASK_LW)
  897. DECLARE_INSN(ld, MATCH_LD, MASK_LD)
  898. DECLARE_INSN(lbu, MATCH_LBU, MASK_LBU)
  899. DECLARE_INSN(lhu, MATCH_LHU, MASK_LHU)
  900. DECLARE_INSN(lwu, MATCH_LWU, MASK_LWU)
  901. DECLARE_INSN(sb, MATCH_SB, MASK_SB)
  902. DECLARE_INSN(sh, MATCH_SH, MASK_SH)
  903. DECLARE_INSN(sw, MATCH_SW, MASK_SW)
  904. DECLARE_INSN(sd, MATCH_SD, MASK_SD)
  905. DECLARE_INSN(fence, MATCH_FENCE, MASK_FENCE)
  906. DECLARE_INSN(fence_i, MATCH_FENCE_I, MASK_FENCE_I)
  907. DECLARE_INSN(mul, MATCH_MUL, MASK_MUL)
  908. DECLARE_INSN(mulh, MATCH_MULH, MASK_MULH)
  909. DECLARE_INSN(mulhsu, MATCH_MULHSU, MASK_MULHSU)
  910. DECLARE_INSN(mulhu, MATCH_MULHU, MASK_MULHU)
  911. DECLARE_INSN(div, MATCH_DIV, MASK_DIV)
  912. DECLARE_INSN(divu, MATCH_DIVU, MASK_DIVU)
  913. DECLARE_INSN(rem, MATCH_REM, MASK_REM)
  914. DECLARE_INSN(remu, MATCH_REMU, MASK_REMU)
  915. DECLARE_INSN(mulw, MATCH_MULW, MASK_MULW)
  916. DECLARE_INSN(divw, MATCH_DIVW, MASK_DIVW)
  917. DECLARE_INSN(divuw, MATCH_DIVUW, MASK_DIVUW)
  918. DECLARE_INSN(remw, MATCH_REMW, MASK_REMW)
  919. DECLARE_INSN(remuw, MATCH_REMUW, MASK_REMUW)
  920. DECLARE_INSN(amoadd_w, MATCH_AMOADD_W, MASK_AMOADD_W)
  921. DECLARE_INSN(amoxor_w, MATCH_AMOXOR_W, MASK_AMOXOR_W)
  922. DECLARE_INSN(amoor_w, MATCH_AMOOR_W, MASK_AMOOR_W)
  923. DECLARE_INSN(amoand_w, MATCH_AMOAND_W, MASK_AMOAND_W)
  924. DECLARE_INSN(amomin_w, MATCH_AMOMIN_W, MASK_AMOMIN_W)
  925. DECLARE_INSN(amomax_w, MATCH_AMOMAX_W, MASK_AMOMAX_W)
  926. DECLARE_INSN(amominu_w, MATCH_AMOMINU_W, MASK_AMOMINU_W)
  927. DECLARE_INSN(amomaxu_w, MATCH_AMOMAXU_W, MASK_AMOMAXU_W)
  928. DECLARE_INSN(amoswap_w, MATCH_AMOSWAP_W, MASK_AMOSWAP_W)
  929. DECLARE_INSN(lr_w, MATCH_LR_W, MASK_LR_W)
  930. DECLARE_INSN(sc_w, MATCH_SC_W, MASK_SC_W)
  931. DECLARE_INSN(amoadd_d, MATCH_AMOADD_D, MASK_AMOADD_D)
  932. DECLARE_INSN(amoxor_d, MATCH_AMOXOR_D, MASK_AMOXOR_D)
  933. DECLARE_INSN(amoor_d, MATCH_AMOOR_D, MASK_AMOOR_D)
  934. DECLARE_INSN(amoand_d, MATCH_AMOAND_D, MASK_AMOAND_D)
  935. DECLARE_INSN(amomin_d, MATCH_AMOMIN_D, MASK_AMOMIN_D)
  936. DECLARE_INSN(amomax_d, MATCH_AMOMAX_D, MASK_AMOMAX_D)
  937. DECLARE_INSN(amominu_d, MATCH_AMOMINU_D, MASK_AMOMINU_D)
  938. DECLARE_INSN(amomaxu_d, MATCH_AMOMAXU_D, MASK_AMOMAXU_D)
  939. DECLARE_INSN(amoswap_d, MATCH_AMOSWAP_D, MASK_AMOSWAP_D)
  940. DECLARE_INSN(lr_d, MATCH_LR_D, MASK_LR_D)
  941. DECLARE_INSN(sc_d, MATCH_SC_D, MASK_SC_D)
  942. DECLARE_INSN(ecall, MATCH_ECALL, MASK_ECALL)
  943. DECLARE_INSN(ebreak, MATCH_EBREAK, MASK_EBREAK)
  944. DECLARE_INSN(uret, MATCH_URET, MASK_URET)
  945. DECLARE_INSN(sret, MATCH_SRET, MASK_SRET)
  946. DECLARE_INSN(hret, MATCH_HRET, MASK_HRET)
  947. DECLARE_INSN(mret, MATCH_MRET, MASK_MRET)
  948. DECLARE_INSN(dret, MATCH_DRET, MASK_DRET)
  949. DECLARE_INSN(sfence_vm, MATCH_SFENCE_VM, MASK_SFENCE_VM)
  950. DECLARE_INSN(wfi, MATCH_WFI, MASK_WFI)
  951. DECLARE_INSN(csrrw, MATCH_CSRRW, MASK_CSRRW)
  952. DECLARE_INSN(csrrs, MATCH_CSRRS, MASK_CSRRS)
  953. DECLARE_INSN(csrrc, MATCH_CSRRC, MASK_CSRRC)
  954. DECLARE_INSN(csrrwi, MATCH_CSRRWI, MASK_CSRRWI)
  955. DECLARE_INSN(csrrsi, MATCH_CSRRSI, MASK_CSRRSI)
  956. DECLARE_INSN(csrrci, MATCH_CSRRCI, MASK_CSRRCI)
  957. DECLARE_INSN(fadd_s, MATCH_FADD_S, MASK_FADD_S)
  958. DECLARE_INSN(fsub_s, MATCH_FSUB_S, MASK_FSUB_S)
  959. DECLARE_INSN(fmul_s, MATCH_FMUL_S, MASK_FMUL_S)
  960. DECLARE_INSN(fdiv_s, MATCH_FDIV_S, MASK_FDIV_S)
  961. DECLARE_INSN(fsgnj_s, MATCH_FSGNJ_S, MASK_FSGNJ_S)
  962. DECLARE_INSN(fsgnjn_s, MATCH_FSGNJN_S, MASK_FSGNJN_S)
  963. DECLARE_INSN(fsgnjx_s, MATCH_FSGNJX_S, MASK_FSGNJX_S)
  964. DECLARE_INSN(fmin_s, MATCH_FMIN_S, MASK_FMIN_S)
  965. DECLARE_INSN(fmax_s, MATCH_FMAX_S, MASK_FMAX_S)
  966. DECLARE_INSN(fsqrt_s, MATCH_FSQRT_S, MASK_FSQRT_S)
  967. DECLARE_INSN(fadd_d, MATCH_FADD_D, MASK_FADD_D)
  968. DECLARE_INSN(fsub_d, MATCH_FSUB_D, MASK_FSUB_D)
  969. DECLARE_INSN(fmul_d, MATCH_FMUL_D, MASK_FMUL_D)
  970. DECLARE_INSN(fdiv_d, MATCH_FDIV_D, MASK_FDIV_D)
  971. DECLARE_INSN(fsgnj_d, MATCH_FSGNJ_D, MASK_FSGNJ_D)
  972. DECLARE_INSN(fsgnjn_d, MATCH_FSGNJN_D, MASK_FSGNJN_D)
  973. DECLARE_INSN(fsgnjx_d, MATCH_FSGNJX_D, MASK_FSGNJX_D)
  974. DECLARE_INSN(fmin_d, MATCH_FMIN_D, MASK_FMIN_D)
  975. DECLARE_INSN(fmax_d, MATCH_FMAX_D, MASK_FMAX_D)
  976. DECLARE_INSN(fcvt_s_d, MATCH_FCVT_S_D, MASK_FCVT_S_D)
  977. DECLARE_INSN(fcvt_d_s, MATCH_FCVT_D_S, MASK_FCVT_D_S)
  978. DECLARE_INSN(fsqrt_d, MATCH_FSQRT_D, MASK_FSQRT_D)
  979. DECLARE_INSN(fle_s, MATCH_FLE_S, MASK_FLE_S)
  980. DECLARE_INSN(flt_s, MATCH_FLT_S, MASK_FLT_S)
  981. DECLARE_INSN(feq_s, MATCH_FEQ_S, MASK_FEQ_S)
  982. DECLARE_INSN(fle_d, MATCH_FLE_D, MASK_FLE_D)
  983. DECLARE_INSN(flt_d, MATCH_FLT_D, MASK_FLT_D)
  984. DECLARE_INSN(feq_d, MATCH_FEQ_D, MASK_FEQ_D)
  985. DECLARE_INSN(fcvt_w_s, MATCH_FCVT_W_S, MASK_FCVT_W_S)
  986. DECLARE_INSN(fcvt_wu_s, MATCH_FCVT_WU_S, MASK_FCVT_WU_S)
  987. DECLARE_INSN(fcvt_l_s, MATCH_FCVT_L_S, MASK_FCVT_L_S)
  988. DECLARE_INSN(fcvt_lu_s, MATCH_FCVT_LU_S, MASK_FCVT_LU_S)
  989. DECLARE_INSN(fmv_x_s, MATCH_FMV_X_S, MASK_FMV_X_S)
  990. DECLARE_INSN(fclass_s, MATCH_FCLASS_S, MASK_FCLASS_S)
  991. DECLARE_INSN(fcvt_w_d, MATCH_FCVT_W_D, MASK_FCVT_W_D)
  992. DECLARE_INSN(fcvt_wu_d, MATCH_FCVT_WU_D, MASK_FCVT_WU_D)
  993. DECLARE_INSN(fcvt_l_d, MATCH_FCVT_L_D, MASK_FCVT_L_D)
  994. DECLARE_INSN(fcvt_lu_d, MATCH_FCVT_LU_D, MASK_FCVT_LU_D)
  995. DECLARE_INSN(fmv_x_d, MATCH_FMV_X_D, MASK_FMV_X_D)
  996. DECLARE_INSN(fclass_d, MATCH_FCLASS_D, MASK_FCLASS_D)
  997. DECLARE_INSN(fcvt_s_w, MATCH_FCVT_S_W, MASK_FCVT_S_W)
  998. DECLARE_INSN(fcvt_s_wu, MATCH_FCVT_S_WU, MASK_FCVT_S_WU)
  999. DECLARE_INSN(fcvt_s_l, MATCH_FCVT_S_L, MASK_FCVT_S_L)
  1000. DECLARE_INSN(fcvt_s_lu, MATCH_FCVT_S_LU, MASK_FCVT_S_LU)
  1001. DECLARE_INSN(fmv_s_x, MATCH_FMV_S_X, MASK_FMV_S_X)
  1002. DECLARE_INSN(fcvt_d_w, MATCH_FCVT_D_W, MASK_FCVT_D_W)
  1003. DECLARE_INSN(fcvt_d_wu, MATCH_FCVT_D_WU, MASK_FCVT_D_WU)
  1004. DECLARE_INSN(fcvt_d_l, MATCH_FCVT_D_L, MASK_FCVT_D_L)
  1005. DECLARE_INSN(fcvt_d_lu, MATCH_FCVT_D_LU, MASK_FCVT_D_LU)
  1006. DECLARE_INSN(fmv_d_x, MATCH_FMV_D_X, MASK_FMV_D_X)
  1007. DECLARE_INSN(flw, MATCH_FLW, MASK_FLW)
  1008. DECLARE_INSN(fld, MATCH_FLD, MASK_FLD)
  1009. DECLARE_INSN(fsw, MATCH_FSW, MASK_FSW)
  1010. DECLARE_INSN(fsd, MATCH_FSD, MASK_FSD)
  1011. DECLARE_INSN(fmadd_s, MATCH_FMADD_S, MASK_FMADD_S)
  1012. DECLARE_INSN(fmsub_s, MATCH_FMSUB_S, MASK_FMSUB_S)
  1013. DECLARE_INSN(fnmsub_s, MATCH_FNMSUB_S, MASK_FNMSUB_S)
  1014. DECLARE_INSN(fnmadd_s, MATCH_FNMADD_S, MASK_FNMADD_S)
  1015. DECLARE_INSN(fmadd_d, MATCH_FMADD_D, MASK_FMADD_D)
  1016. DECLARE_INSN(fmsub_d, MATCH_FMSUB_D, MASK_FMSUB_D)
  1017. DECLARE_INSN(fnmsub_d, MATCH_FNMSUB_D, MASK_FNMSUB_D)
  1018. DECLARE_INSN(fnmadd_d, MATCH_FNMADD_D, MASK_FNMADD_D)
  1019. DECLARE_INSN(c_nop, MATCH_C_NOP, MASK_C_NOP)
  1020. DECLARE_INSN(c_addi16sp, MATCH_C_ADDI16SP, MASK_C_ADDI16SP)
  1021. DECLARE_INSN(c_jr, MATCH_C_JR, MASK_C_JR)
  1022. DECLARE_INSN(c_jalr, MATCH_C_JALR, MASK_C_JALR)
  1023. DECLARE_INSN(c_ebreak, MATCH_C_EBREAK, MASK_C_EBREAK)
  1024. DECLARE_INSN(c_ld, MATCH_C_LD, MASK_C_LD)
  1025. DECLARE_INSN(c_sd, MATCH_C_SD, MASK_C_SD)
  1026. DECLARE_INSN(c_addiw, MATCH_C_ADDIW, MASK_C_ADDIW)
  1027. DECLARE_INSN(c_ldsp, MATCH_C_LDSP, MASK_C_LDSP)
  1028. DECLARE_INSN(c_sdsp, MATCH_C_SDSP, MASK_C_SDSP)
  1029. DECLARE_INSN(c_addi4spn, MATCH_C_ADDI4SPN, MASK_C_ADDI4SPN)
  1030. DECLARE_INSN(c_fld, MATCH_C_FLD, MASK_C_FLD)
  1031. DECLARE_INSN(c_lw, MATCH_C_LW, MASK_C_LW)
  1032. DECLARE_INSN(c_flw, MATCH_C_FLW, MASK_C_FLW)
  1033. DECLARE_INSN(c_fsd, MATCH_C_FSD, MASK_C_FSD)
  1034. DECLARE_INSN(c_sw, MATCH_C_SW, MASK_C_SW)
  1035. DECLARE_INSN(c_fsw, MATCH_C_FSW, MASK_C_FSW)
  1036. DECLARE_INSN(c_addi, MATCH_C_ADDI, MASK_C_ADDI)
  1037. DECLARE_INSN(c_jal, MATCH_C_JAL, MASK_C_JAL)
  1038. DECLARE_INSN(c_li, MATCH_C_LI, MASK_C_LI)
  1039. DECLARE_INSN(c_lui, MATCH_C_LUI, MASK_C_LUI)
  1040. DECLARE_INSN(c_srli, MATCH_C_SRLI, MASK_C_SRLI)
  1041. DECLARE_INSN(c_srai, MATCH_C_SRAI, MASK_C_SRAI)
  1042. DECLARE_INSN(c_andi, MATCH_C_ANDI, MASK_C_ANDI)
  1043. DECLARE_INSN(c_sub, MATCH_C_SUB, MASK_C_SUB)
  1044. DECLARE_INSN(c_xor, MATCH_C_XOR, MASK_C_XOR)
  1045. DECLARE_INSN(c_or, MATCH_C_OR, MASK_C_OR)
  1046. DECLARE_INSN(c_and, MATCH_C_AND, MASK_C_AND)
  1047. DECLARE_INSN(c_subw, MATCH_C_SUBW, MASK_C_SUBW)
  1048. DECLARE_INSN(c_addw, MATCH_C_ADDW, MASK_C_ADDW)
  1049. DECLARE_INSN(c_j, MATCH_C_J, MASK_C_J)
  1050. DECLARE_INSN(c_beqz, MATCH_C_BEQZ, MASK_C_BEQZ)
  1051. DECLARE_INSN(c_bnez, MATCH_C_BNEZ, MASK_C_BNEZ)
  1052. DECLARE_INSN(c_slli, MATCH_C_SLLI, MASK_C_SLLI)
  1053. DECLARE_INSN(c_fldsp, MATCH_C_FLDSP, MASK_C_FLDSP)
  1054. DECLARE_INSN(c_lwsp, MATCH_C_LWSP, MASK_C_LWSP)
  1055. DECLARE_INSN(c_flwsp, MATCH_C_FLWSP, MASK_C_FLWSP)
  1056. DECLARE_INSN(c_mv, MATCH_C_MV, MASK_C_MV)
  1057. DECLARE_INSN(c_add, MATCH_C_ADD, MASK_C_ADD)
  1058. DECLARE_INSN(c_fsdsp, MATCH_C_FSDSP, MASK_C_FSDSP)
  1059. DECLARE_INSN(c_swsp, MATCH_C_SWSP, MASK_C_SWSP)
  1060. DECLARE_INSN(c_fswsp, MATCH_C_FSWSP, MASK_C_FSWSP)
  1061. DECLARE_INSN(custom0, MATCH_CUSTOM0, MASK_CUSTOM0)
  1062. DECLARE_INSN(custom0_rs1, MATCH_CUSTOM0_RS1, MASK_CUSTOM0_RS1)
  1063. DECLARE_INSN(custom0_rs1_rs2, MATCH_CUSTOM0_RS1_RS2, MASK_CUSTOM0_RS1_RS2)
  1064. DECLARE_INSN(custom0_rd, MATCH_CUSTOM0_RD, MASK_CUSTOM0_RD)
  1065. DECLARE_INSN(custom0_rd_rs1, MATCH_CUSTOM0_RD_RS1, MASK_CUSTOM0_RD_RS1)
  1066. DECLARE_INSN(custom0_rd_rs1_rs2, MATCH_CUSTOM0_RD_RS1_RS2, MASK_CUSTOM0_RD_RS1_RS2)
  1067. DECLARE_INSN(custom1, MATCH_CUSTOM1, MASK_CUSTOM1)
  1068. DECLARE_INSN(custom1_rs1, MATCH_CUSTOM1_RS1, MASK_CUSTOM1_RS1)
  1069. DECLARE_INSN(custom1_rs1_rs2, MATCH_CUSTOM1_RS1_RS2, MASK_CUSTOM1_RS1_RS2)
  1070. DECLARE_INSN(custom1_rd, MATCH_CUSTOM1_RD, MASK_CUSTOM1_RD)
  1071. DECLARE_INSN(custom1_rd_rs1, MATCH_CUSTOM1_RD_RS1, MASK_CUSTOM1_RD_RS1)
  1072. DECLARE_INSN(custom1_rd_rs1_rs2, MATCH_CUSTOM1_RD_RS1_RS2, MASK_CUSTOM1_RD_RS1_RS2)
  1073. DECLARE_INSN(custom2, MATCH_CUSTOM2, MASK_CUSTOM2)
  1074. DECLARE_INSN(custom2_rs1, MATCH_CUSTOM2_RS1, MASK_CUSTOM2_RS1)
  1075. DECLARE_INSN(custom2_rs1_rs2, MATCH_CUSTOM2_RS1_RS2, MASK_CUSTOM2_RS1_RS2)
  1076. DECLARE_INSN(custom2_rd, MATCH_CUSTOM2_RD, MASK_CUSTOM2_RD)
  1077. DECLARE_INSN(custom2_rd_rs1, MATCH_CUSTOM2_RD_RS1, MASK_CUSTOM2_RD_RS1)
  1078. DECLARE_INSN(custom2_rd_rs1_rs2, MATCH_CUSTOM2_RD_RS1_RS2, MASK_CUSTOM2_RD_RS1_RS2)
  1079. DECLARE_INSN(custom3, MATCH_CUSTOM3, MASK_CUSTOM3)
  1080. DECLARE_INSN(custom3_rs1, MATCH_CUSTOM3_RS1, MASK_CUSTOM3_RS1)
  1081. DECLARE_INSN(custom3_rs1_rs2, MATCH_CUSTOM3_RS1_RS2, MASK_CUSTOM3_RS1_RS2)
  1082. DECLARE_INSN(custom3_rd, MATCH_CUSTOM3_RD, MASK_CUSTOM3_RD)
  1083. DECLARE_INSN(custom3_rd_rs1, MATCH_CUSTOM3_RD_RS1, MASK_CUSTOM3_RD_RS1)
  1084. DECLARE_INSN(custom3_rd_rs1_rs2, MATCH_CUSTOM3_RD_RS1_RS2, MASK_CUSTOM3_RD_RS1_RS2)
  1085. #endif
  1086. #if defined(DECLARE_CSR)
  1087. DECLARE_CSR(fflags, CSR_FFLAGS)
  1088. DECLARE_CSR(frm, CSR_FRM)
  1089. DECLARE_CSR(fcsr, CSR_FCSR)
  1090. DECLARE_CSR(cycle, CSR_CYCLE)
  1091. DECLARE_CSR(time, CSR_TIME)
  1092. DECLARE_CSR(instret, CSR_INSTRET)
  1093. DECLARE_CSR(hpmcounter3, CSR_HPMCOUNTER3)
  1094. DECLARE_CSR(hpmcounter4, CSR_HPMCOUNTER4)
  1095. DECLARE_CSR(hpmcounter5, CSR_HPMCOUNTER5)
  1096. DECLARE_CSR(hpmcounter6, CSR_HPMCOUNTER6)
  1097. DECLARE_CSR(hpmcounter7, CSR_HPMCOUNTER7)
  1098. DECLARE_CSR(hpmcounter8, CSR_HPMCOUNTER8)
  1099. DECLARE_CSR(hpmcounter9, CSR_HPMCOUNTER9)
  1100. DECLARE_CSR(hpmcounter10, CSR_HPMCOUNTER10)
  1101. DECLARE_CSR(hpmcounter11, CSR_HPMCOUNTER11)
  1102. DECLARE_CSR(hpmcounter12, CSR_HPMCOUNTER12)
  1103. DECLARE_CSR(hpmcounter13, CSR_HPMCOUNTER13)
  1104. DECLARE_CSR(hpmcounter14, CSR_HPMCOUNTER14)
  1105. DECLARE_CSR(hpmcounter15, CSR_HPMCOUNTER15)
  1106. DECLARE_CSR(hpmcounter16, CSR_HPMCOUNTER16)
  1107. DECLARE_CSR(hpmcounter17, CSR_HPMCOUNTER17)
  1108. DECLARE_CSR(hpmcounter18, CSR_HPMCOUNTER18)
  1109. DECLARE_CSR(hpmcounter19, CSR_HPMCOUNTER19)
  1110. DECLARE_CSR(hpmcounter20, CSR_HPMCOUNTER20)
  1111. DECLARE_CSR(hpmcounter21, CSR_HPMCOUNTER21)
  1112. DECLARE_CSR(hpmcounter22, CSR_HPMCOUNTER22)
  1113. DECLARE_CSR(hpmcounter23, CSR_HPMCOUNTER23)
  1114. DECLARE_CSR(hpmcounter24, CSR_HPMCOUNTER24)
  1115. DECLARE_CSR(hpmcounter25, CSR_HPMCOUNTER25)
  1116. DECLARE_CSR(hpmcounter26, CSR_HPMCOUNTER26)
  1117. DECLARE_CSR(hpmcounter27, CSR_HPMCOUNTER27)
  1118. DECLARE_CSR(hpmcounter28, CSR_HPMCOUNTER28)
  1119. DECLARE_CSR(hpmcounter29, CSR_HPMCOUNTER29)
  1120. DECLARE_CSR(hpmcounter30, CSR_HPMCOUNTER30)
  1121. DECLARE_CSR(hpmcounter31, CSR_HPMCOUNTER31)
  1122. DECLARE_CSR(sstatus, CSR_SSTATUS)
  1123. DECLARE_CSR(sie, CSR_SIE)
  1124. DECLARE_CSR(stvec, CSR_STVEC)
  1125. DECLARE_CSR(sscratch, CSR_SSCRATCH)
  1126. DECLARE_CSR(sepc, CSR_SEPC)
  1127. DECLARE_CSR(scause, CSR_SCAUSE)
  1128. DECLARE_CSR(sbadaddr, CSR_SBADADDR)
  1129. DECLARE_CSR(sip, CSR_SIP)
  1130. DECLARE_CSR(sptbr, CSR_SPTBR)
  1131. DECLARE_CSR(mstatus, CSR_MSTATUS)
  1132. DECLARE_CSR(misa, CSR_MISA)
  1133. DECLARE_CSR(medeleg, CSR_MEDELEG)
  1134. DECLARE_CSR(mideleg, CSR_MIDELEG)
  1135. DECLARE_CSR(mie, CSR_MIE)
  1136. DECLARE_CSR(mtvec, CSR_MTVEC)
  1137. DECLARE_CSR(mscratch, CSR_MSCRATCH)
  1138. DECLARE_CSR(mepc, CSR_MEPC)
  1139. DECLARE_CSR(mcause, CSR_MCAUSE)
  1140. DECLARE_CSR(mbadaddr, CSR_MBADADDR)
  1141. DECLARE_CSR(mip, CSR_MIP)
  1142. DECLARE_CSR(tselect, CSR_TSELECT)
  1143. DECLARE_CSR(tdata1, CSR_TDATA1)
  1144. DECLARE_CSR(tdata2, CSR_TDATA2)
  1145. DECLARE_CSR(tdata3, CSR_TDATA3)
  1146. DECLARE_CSR(dcsr, CSR_DCSR)
  1147. DECLARE_CSR(dpc, CSR_DPC)
  1148. DECLARE_CSR(dscratch, CSR_DSCRATCH)
  1149. DECLARE_CSR(mcycle, CSR_MCYCLE)
  1150. DECLARE_CSR(minstret, CSR_MINSTRET)
  1151. DECLARE_CSR(mhpmcounter3, CSR_MHPMCOUNTER3)
  1152. DECLARE_CSR(mhpmcounter4, CSR_MHPMCOUNTER4)
  1153. DECLARE_CSR(mhpmcounter5, CSR_MHPMCOUNTER5)
  1154. DECLARE_CSR(mhpmcounter6, CSR_MHPMCOUNTER6)
  1155. DECLARE_CSR(mhpmcounter7, CSR_MHPMCOUNTER7)
  1156. DECLARE_CSR(mhpmcounter8, CSR_MHPMCOUNTER8)
  1157. DECLARE_CSR(mhpmcounter9, CSR_MHPMCOUNTER9)
  1158. DECLARE_CSR(mhpmcounter10, CSR_MHPMCOUNTER10)
  1159. DECLARE_CSR(mhpmcounter11, CSR_MHPMCOUNTER11)
  1160. DECLARE_CSR(mhpmcounter12, CSR_MHPMCOUNTER12)
  1161. DECLARE_CSR(mhpmcounter13, CSR_MHPMCOUNTER13)
  1162. DECLARE_CSR(mhpmcounter14, CSR_MHPMCOUNTER14)
  1163. DECLARE_CSR(mhpmcounter15, CSR_MHPMCOUNTER15)
  1164. DECLARE_CSR(mhpmcounter16, CSR_MHPMCOUNTER16)
  1165. DECLARE_CSR(mhpmcounter17, CSR_MHPMCOUNTER17)
  1166. DECLARE_CSR(mhpmcounter18, CSR_MHPMCOUNTER18)
  1167. DECLARE_CSR(mhpmcounter19, CSR_MHPMCOUNTER19)
  1168. DECLARE_CSR(mhpmcounter20, CSR_MHPMCOUNTER20)
  1169. DECLARE_CSR(mhpmcounter21, CSR_MHPMCOUNTER21)
  1170. DECLARE_CSR(mhpmcounter22, CSR_MHPMCOUNTER22)
  1171. DECLARE_CSR(mhpmcounter23, CSR_MHPMCOUNTER23)
  1172. DECLARE_CSR(mhpmcounter24, CSR_MHPMCOUNTER24)
  1173. DECLARE_CSR(mhpmcounter25, CSR_MHPMCOUNTER25)
  1174. DECLARE_CSR(mhpmcounter26, CSR_MHPMCOUNTER26)
  1175. DECLARE_CSR(mhpmcounter27, CSR_MHPMCOUNTER27)
  1176. DECLARE_CSR(mhpmcounter28, CSR_MHPMCOUNTER28)
  1177. DECLARE_CSR(mhpmcounter29, CSR_MHPMCOUNTER29)
  1178. DECLARE_CSR(mhpmcounter30, CSR_MHPMCOUNTER30)
  1179. DECLARE_CSR(mhpmcounter31, CSR_MHPMCOUNTER31)
  1180. DECLARE_CSR(mucounteren, CSR_MUCOUNTEREN)
  1181. DECLARE_CSR(mscounteren, CSR_MSCOUNTEREN)
  1182. DECLARE_CSR(mhpmevent3, CSR_MHPMEVENT3)
  1183. DECLARE_CSR(mhpmevent4, CSR_MHPMEVENT4)
  1184. DECLARE_CSR(mhpmevent5, CSR_MHPMEVENT5)
  1185. DECLARE_CSR(mhpmevent6, CSR_MHPMEVENT6)
  1186. DECLARE_CSR(mhpmevent7, CSR_MHPMEVENT7)
  1187. DECLARE_CSR(mhpmevent8, CSR_MHPMEVENT8)
  1188. DECLARE_CSR(mhpmevent9, CSR_MHPMEVENT9)
  1189. DECLARE_CSR(mhpmevent10, CSR_MHPMEVENT10)
  1190. DECLARE_CSR(mhpmevent11, CSR_MHPMEVENT11)
  1191. DECLARE_CSR(mhpmevent12, CSR_MHPMEVENT12)
  1192. DECLARE_CSR(mhpmevent13, CSR_MHPMEVENT13)
  1193. DECLARE_CSR(mhpmevent14, CSR_MHPMEVENT14)
  1194. DECLARE_CSR(mhpmevent15, CSR_MHPMEVENT15)
  1195. DECLARE_CSR(mhpmevent16, CSR_MHPMEVENT16)
  1196. DECLARE_CSR(mhpmevent17, CSR_MHPMEVENT17)
  1197. DECLARE_CSR(mhpmevent18, CSR_MHPMEVENT18)
  1198. DECLARE_CSR(mhpmevent19, CSR_MHPMEVENT19)
  1199. DECLARE_CSR(mhpmevent20, CSR_MHPMEVENT20)
  1200. DECLARE_CSR(mhpmevent21, CSR_MHPMEVENT21)
  1201. DECLARE_CSR(mhpmevent22, CSR_MHPMEVENT22)
  1202. DECLARE_CSR(mhpmevent23, CSR_MHPMEVENT23)
  1203. DECLARE_CSR(mhpmevent24, CSR_MHPMEVENT24)
  1204. DECLARE_CSR(mhpmevent25, CSR_MHPMEVENT25)
  1205. DECLARE_CSR(mhpmevent26, CSR_MHPMEVENT26)
  1206. DECLARE_CSR(mhpmevent27, CSR_MHPMEVENT27)
  1207. DECLARE_CSR(mhpmevent28, CSR_MHPMEVENT28)
  1208. DECLARE_CSR(mhpmevent29, CSR_MHPMEVENT29)
  1209. DECLARE_CSR(mhpmevent30, CSR_MHPMEVENT30)
  1210. DECLARE_CSR(mhpmevent31, CSR_MHPMEVENT31)
  1211. DECLARE_CSR(mvendorid, CSR_MVENDORID)
  1212. DECLARE_CSR(marchid, CSR_MARCHID)
  1213. DECLARE_CSR(mimpid, CSR_MIMPID)
  1214. DECLARE_CSR(mhartid, CSR_MHARTID)
  1215. DECLARE_CSR(cycleh, CSR_CYCLEH)
  1216. DECLARE_CSR(timeh, CSR_TIMEH)
  1217. DECLARE_CSR(instreth, CSR_INSTRETH)
  1218. DECLARE_CSR(hpmcounter3h, CSR_HPMCOUNTER3H)
  1219. DECLARE_CSR(hpmcounter4h, CSR_HPMCOUNTER4H)
  1220. DECLARE_CSR(hpmcounter5h, CSR_HPMCOUNTER5H)
  1221. DECLARE_CSR(hpmcounter6h, CSR_HPMCOUNTER6H)
  1222. DECLARE_CSR(hpmcounter7h, CSR_HPMCOUNTER7H)
  1223. DECLARE_CSR(hpmcounter8h, CSR_HPMCOUNTER8H)
  1224. DECLARE_CSR(hpmcounter9h, CSR_HPMCOUNTER9H)
  1225. DECLARE_CSR(hpmcounter10h, CSR_HPMCOUNTER10H)
  1226. DECLARE_CSR(hpmcounter11h, CSR_HPMCOUNTER11H)
  1227. DECLARE_CSR(hpmcounter12h, CSR_HPMCOUNTER12H)
  1228. DECLARE_CSR(hpmcounter13h, CSR_HPMCOUNTER13H)
  1229. DECLARE_CSR(hpmcounter14h, CSR_HPMCOUNTER14H)
  1230. DECLARE_CSR(hpmcounter15h, CSR_HPMCOUNTER15H)
  1231. DECLARE_CSR(hpmcounter16h, CSR_HPMCOUNTER16H)
  1232. DECLARE_CSR(hpmcounter17h, CSR_HPMCOUNTER17H)
  1233. DECLARE_CSR(hpmcounter18h, CSR_HPMCOUNTER18H)
  1234. DECLARE_CSR(hpmcounter19h, CSR_HPMCOUNTER19H)
  1235. DECLARE_CSR(hpmcounter20h, CSR_HPMCOUNTER20H)
  1236. DECLARE_CSR(hpmcounter21h, CSR_HPMCOUNTER21H)
  1237. DECLARE_CSR(hpmcounter22h, CSR_HPMCOUNTER22H)
  1238. DECLARE_CSR(hpmcounter23h, CSR_HPMCOUNTER23H)
  1239. DECLARE_CSR(hpmcounter24h, CSR_HPMCOUNTER24H)
  1240. DECLARE_CSR(hpmcounter25h, CSR_HPMCOUNTER25H)
  1241. DECLARE_CSR(hpmcounter26h, CSR_HPMCOUNTER26H)
  1242. DECLARE_CSR(hpmcounter27h, CSR_HPMCOUNTER27H)
  1243. DECLARE_CSR(hpmcounter28h, CSR_HPMCOUNTER28H)
  1244. DECLARE_CSR(hpmcounter29h, CSR_HPMCOUNTER29H)
  1245. DECLARE_CSR(hpmcounter30h, CSR_HPMCOUNTER30H)
  1246. DECLARE_CSR(hpmcounter31h, CSR_HPMCOUNTER31H)
  1247. DECLARE_CSR(mcycleh, CSR_MCYCLEH)
  1248. DECLARE_CSR(minstreth, CSR_MINSTRETH)
  1249. DECLARE_CSR(mhpmcounter3h, CSR_MHPMCOUNTER3H)
  1250. DECLARE_CSR(mhpmcounter4h, CSR_MHPMCOUNTER4H)
  1251. DECLARE_CSR(mhpmcounter5h, CSR_MHPMCOUNTER5H)
  1252. DECLARE_CSR(mhpmcounter6h, CSR_MHPMCOUNTER6H)
  1253. DECLARE_CSR(mhpmcounter7h, CSR_MHPMCOUNTER7H)
  1254. DECLARE_CSR(mhpmcounter8h, CSR_MHPMCOUNTER8H)
  1255. DECLARE_CSR(mhpmcounter9h, CSR_MHPMCOUNTER9H)
  1256. DECLARE_CSR(mhpmcounter10h, CSR_MHPMCOUNTER10H)
  1257. DECLARE_CSR(mhpmcounter11h, CSR_MHPMCOUNTER11H)
  1258. DECLARE_CSR(mhpmcounter12h, CSR_MHPMCOUNTER12H)
  1259. DECLARE_CSR(mhpmcounter13h, CSR_MHPMCOUNTER13H)
  1260. DECLARE_CSR(mhpmcounter14h, CSR_MHPMCOUNTER14H)
  1261. DECLARE_CSR(mhpmcounter15h, CSR_MHPMCOUNTER15H)
  1262. DECLARE_CSR(mhpmcounter16h, CSR_MHPMCOUNTER16H)
  1263. DECLARE_CSR(mhpmcounter17h, CSR_MHPMCOUNTER17H)
  1264. DECLARE_CSR(mhpmcounter18h, CSR_MHPMCOUNTER18H)
  1265. DECLARE_CSR(mhpmcounter19h, CSR_MHPMCOUNTER19H)
  1266. DECLARE_CSR(mhpmcounter20h, CSR_MHPMCOUNTER20H)
  1267. DECLARE_CSR(mhpmcounter21h, CSR_MHPMCOUNTER21H)
  1268. DECLARE_CSR(mhpmcounter22h, CSR_MHPMCOUNTER22H)
  1269. DECLARE_CSR(mhpmcounter23h, CSR_MHPMCOUNTER23H)
  1270. DECLARE_CSR(mhpmcounter24h, CSR_MHPMCOUNTER24H)
  1271. DECLARE_CSR(mhpmcounter25h, CSR_MHPMCOUNTER25H)
  1272. DECLARE_CSR(mhpmcounter26h, CSR_MHPMCOUNTER26H)
  1273. DECLARE_CSR(mhpmcounter27h, CSR_MHPMCOUNTER27H)
  1274. DECLARE_CSR(mhpmcounter28h, CSR_MHPMCOUNTER28H)
  1275. DECLARE_CSR(mhpmcounter29h, CSR_MHPMCOUNTER29H)
  1276. DECLARE_CSR(mhpmcounter30h, CSR_MHPMCOUNTER30H)
  1277. DECLARE_CSR(mhpmcounter31h, CSR_MHPMCOUNTER31H)
  1278. #endif
  1279. #if defined(DECLARE_CAUSE)
  1280. DECLARE_CAUSE("misaligned fetch", CAUSE_MISALIGNED_FETCH)
  1281. DECLARE_CAUSE("fault fetch", CAUSE_FAULT_FETCH)
  1282. DECLARE_CAUSE("illegal instruction", CAUSE_ILLEGAL_INSTRUCTION)
  1283. DECLARE_CAUSE("breakpoint", CAUSE_BREAKPOINT)
  1284. DECLARE_CAUSE("misaligned load", CAUSE_MISALIGNED_LOAD)
  1285. DECLARE_CAUSE("fault load", CAUSE_FAULT_LOAD)
  1286. DECLARE_CAUSE("misaligned store", CAUSE_MISALIGNED_STORE)
  1287. DECLARE_CAUSE("fault store", CAUSE_FAULT_STORE)
  1288. DECLARE_CAUSE("user_ecall", CAUSE_USER_ECALL)
  1289. DECLARE_CAUSE("supervisor_ecall", CAUSE_SUPERVISOR_ECALL)
  1290. DECLARE_CAUSE("hypervisor_ecall", CAUSE_HYPERVISOR_ECALL)
  1291. DECLARE_CAUSE("machine_ecall", CAUSE_MACHINE_ECALL)
  1292. #endif