gpiohs.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /* Copyright 2018 Canaan Inc.
  2. *
  3. * Licensed under the Apache License, Version 2.0 (the "License");
  4. * you may not use this file except in compliance with the License.
  5. * You may obtain a copy of the License at
  6. *
  7. * http://www.apache.org/licenses/LICENSE-2.0
  8. *
  9. * Unless required by applicable law or agreed to in writing, software
  10. * distributed under the License is distributed on an "AS IS" BASIS,
  11. * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. * See the License for the specific language governing permissions and
  13. * limitations under the License.
  14. */
  15. #include "fpioa.h"
  16. #include "gpiohs.h"
  17. #include "sysctl.h"
  18. #include "utils.h"
  19. #define GPIOHS_MAX_PINNO 32
  20. volatile gpiohs_t *const gpiohs = (volatile gpiohs_t *)GPIOHS_BASE_ADDR;
  21. typedef struct _gpiohs_pin_instance
  22. {
  23. size_t pin;
  24. gpio_pin_edge_t edge;
  25. void (*callback)();
  26. plic_irq_callback_t gpiohs_callback;
  27. void *context;
  28. } gpiohs_pin_instance_t;
  29. static gpiohs_pin_instance_t pin_instance[32];
  30. void gpiohs_set_drive_mode(uint8_t pin, gpio_drive_mode_t mode)
  31. {
  32. configASSERT(pin < GPIOHS_MAX_PINNO);
  33. int io_number = fpioa_get_io_by_function(FUNC_GPIOHS0 + pin);
  34. configASSERT(io_number >= 0);
  35. fpioa_pull_t pull;
  36. uint32_t dir;
  37. switch(mode)
  38. {
  39. case GPIO_DM_INPUT:
  40. pull = FPIOA_PULL_NONE;
  41. dir = 0;
  42. break;
  43. case GPIO_DM_INPUT_PULL_DOWN:
  44. pull = FPIOA_PULL_DOWN;
  45. dir = 0;
  46. break;
  47. case GPIO_DM_INPUT_PULL_UP:
  48. pull = FPIOA_PULL_UP;
  49. dir = 0;
  50. break;
  51. case GPIO_DM_OUTPUT:
  52. pull = FPIOA_PULL_DOWN;
  53. dir = 1;
  54. break;
  55. default:
  56. configASSERT(!"GPIO drive mode is not supported.") break;
  57. }
  58. fpioa_set_io_pull(io_number, pull);
  59. volatile uint32_t *reg = dir ? gpiohs->output_en.u32 : gpiohs->input_en.u32;
  60. volatile uint32_t *reg_d = !dir ? gpiohs->output_en.u32 : gpiohs->input_en.u32;
  61. set_gpio_bit(reg_d, pin, 0);
  62. set_gpio_bit(reg, pin, 1);
  63. }
  64. gpio_pin_value_t gpiohs_get_pin(uint8_t pin)
  65. {
  66. configASSERT(pin < GPIOHS_MAX_PINNO);
  67. return get_gpio_bit(gpiohs->input_val.u32, pin);
  68. }
  69. void gpiohs_set_pin(uint8_t pin, gpio_pin_value_t value)
  70. {
  71. configASSERT(pin < GPIOHS_MAX_PINNO);
  72. set_gpio_bit(gpiohs->output_val.u32, pin, value);
  73. }
  74. void gpiohs_set_pin_edge(uint8_t pin, gpio_pin_edge_t edge)
  75. {
  76. set_gpio_bit(gpiohs->rise_ie.u32, pin, 0);
  77. set_gpio_bit(gpiohs->rise_ip.u32, pin, 1);
  78. set_gpio_bit(gpiohs->fall_ie.u32, pin, 0);
  79. set_gpio_bit(gpiohs->fall_ip.u32, pin, 1);
  80. set_gpio_bit(gpiohs->low_ie.u32, pin, 0);
  81. set_gpio_bit(gpiohs->low_ip.u32, pin, 1);
  82. set_gpio_bit(gpiohs->high_ie.u32, pin, 0);
  83. set_gpio_bit(gpiohs->high_ip.u32, pin, 1);
  84. if(edge & GPIO_PE_FALLING)
  85. {
  86. set_gpio_bit(gpiohs->fall_ie.u32, pin, 1);
  87. } else
  88. {
  89. set_gpio_bit(gpiohs->fall_ie.u32, pin, 0);
  90. }
  91. if(edge & GPIO_PE_RISING)
  92. {
  93. set_gpio_bit(gpiohs->rise_ie.u32, pin, 1);
  94. } else
  95. {
  96. set_gpio_bit(gpiohs->rise_ie.u32, pin, 0);
  97. }
  98. if(edge & GPIO_PE_LOW)
  99. {
  100. set_gpio_bit(gpiohs->low_ie.u32, pin, 1);
  101. } else
  102. {
  103. set_gpio_bit(gpiohs->low_ie.u32, pin, 0);
  104. }
  105. if(edge & GPIO_PE_HIGH)
  106. {
  107. set_gpio_bit(gpiohs->high_ie.u32, pin, 1);
  108. } else
  109. {
  110. set_gpio_bit(gpiohs->high_ie.u32, pin, 0);
  111. }
  112. pin_instance[pin].edge = edge;
  113. }
  114. int gpiohs_pin_onchange_isr(void *userdata)
  115. {
  116. gpiohs_pin_instance_t *ctx = (gpiohs_pin_instance_t *)userdata;
  117. size_t pin = ctx->pin;
  118. if(ctx->edge & GPIO_PE_FALLING)
  119. {
  120. set_gpio_bit(gpiohs->fall_ie.u32, pin, 0);
  121. set_gpio_bit(gpiohs->fall_ip.u32, pin, 1);
  122. set_gpio_bit(gpiohs->fall_ie.u32, pin, 1);
  123. }
  124. if(ctx->edge & GPIO_PE_RISING)
  125. {
  126. set_gpio_bit(gpiohs->rise_ie.u32, pin, 0);
  127. set_gpio_bit(gpiohs->rise_ip.u32, pin, 1);
  128. set_gpio_bit(gpiohs->rise_ie.u32, pin, 1);
  129. }
  130. if(ctx->edge & GPIO_PE_LOW)
  131. {
  132. set_gpio_bit(gpiohs->low_ie.u32, pin, 0);
  133. set_gpio_bit(gpiohs->low_ip.u32, pin, 1);
  134. set_gpio_bit(gpiohs->low_ie.u32, pin, 1);
  135. }
  136. if(ctx->edge & GPIO_PE_HIGH)
  137. {
  138. set_gpio_bit(gpiohs->high_ie.u32, pin, 0);
  139. set_gpio_bit(gpiohs->high_ip.u32, pin, 1);
  140. set_gpio_bit(gpiohs->high_ie.u32, pin, 1);
  141. }
  142. if(ctx->callback)
  143. ctx->callback();
  144. if(ctx->gpiohs_callback)
  145. ctx->gpiohs_callback(ctx->context);
  146. return 0;
  147. }
  148. void gpiohs_set_irq(uint8_t pin, uint32_t priority, void (*func)())
  149. {
  150. pin_instance[pin].pin = pin;
  151. pin_instance[pin].callback = func;
  152. plic_set_priority(IRQN_GPIOHS0_INTERRUPT + pin, priority);
  153. plic_irq_register(IRQN_GPIOHS0_INTERRUPT + pin, gpiohs_pin_onchange_isr, &(pin_instance[pin]));
  154. plic_irq_enable(IRQN_GPIOHS0_INTERRUPT + pin);
  155. }
  156. void gpiohs_irq_register(uint8_t pin, uint32_t priority, plic_irq_callback_t callback, void *ctx)
  157. {
  158. pin_instance[pin].pin = pin;
  159. pin_instance[pin].gpiohs_callback = callback;
  160. pin_instance[pin].context = ctx;
  161. plic_set_priority(IRQN_GPIOHS0_INTERRUPT + pin, priority);
  162. plic_irq_register(IRQN_GPIOHS0_INTERRUPT + pin, gpiohs_pin_onchange_isr, &(pin_instance[pin]));
  163. plic_irq_enable(IRQN_GPIOHS0_INTERRUPT + pin);
  164. }
  165. void gpiohs_irq_unregister(uint8_t pin)
  166. {
  167. pin_instance[pin] = (gpiohs_pin_instance_t){
  168. .callback = NULL,
  169. .gpiohs_callback = NULL,
  170. .context = NULL,
  171. };
  172. set_gpio_bit(gpiohs->rise_ie.u32, pin, 0);
  173. set_gpio_bit(gpiohs->fall_ie.u32, pin, 0);
  174. set_gpio_bit(gpiohs->low_ie.u32, pin, 0);
  175. set_gpio_bit(gpiohs->high_ie.u32, pin, 0);
  176. plic_irq_unregister(IRQN_GPIOHS0_INTERRUPT + pin);
  177. }
  178. void gpiohs_irq_disable(size_t pin)
  179. {
  180. plic_irq_disable(IRQN_GPIOHS0_INTERRUPT + pin);
  181. }