stm32l4xx_hal_cortex.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_hal_cortex.h
  4. * @author MCD Application Team
  5. * @brief Header file of CORTEX HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* Define to prevent recursive inclusion -------------------------------------*/
  19. #ifndef STM32L4xx_HAL_CORTEX_H
  20. #define STM32L4xx_HAL_CORTEX_H
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /* Includes ------------------------------------------------------------------*/
  25. #include "stm32l4xx_hal_def.h"
  26. /** @addtogroup STM32L4xx_HAL_Driver
  27. * @{
  28. */
  29. /** @defgroup CORTEX CORTEX
  30. * @brief CORTEX HAL module driver
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup CORTEX_Exported_Types CORTEX Exported Types
  35. * @{
  36. */
  37. #if (__MPU_PRESENT == 1)
  38. /** @defgroup CORTEX_MPU_Region_Initialization_Structure_definition MPU Region Initialization Structure Definition
  39. * @brief MPU Region initialization structure
  40. * @{
  41. */
  42. typedef struct
  43. {
  44. uint8_t Enable; /*!< Specifies the status of the region.
  45. This parameter can be a value of @ref CORTEX_MPU_Region_Enable */
  46. uint8_t Number; /*!< Specifies the number of the region to protect.
  47. This parameter can be a value of @ref CORTEX_MPU_Region_Number */
  48. uint32_t BaseAddress; /*!< Specifies the base address of the region to protect. */
  49. uint8_t Size; /*!< Specifies the size of the region to protect.
  50. This parameter can be a value of @ref CORTEX_MPU_Region_Size */
  51. uint8_t SubRegionDisable; /*!< Specifies the number of the subregion protection to disable.
  52. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */
  53. uint8_t TypeExtField; /*!< Specifies the TEX field level.
  54. This parameter can be a value of @ref CORTEX_MPU_TEX_Levels */
  55. uint8_t AccessPermission; /*!< Specifies the region access permission type.
  56. This parameter can be a value of @ref CORTEX_MPU_Region_Permission_Attributes */
  57. uint8_t DisableExec; /*!< Specifies the instruction access status.
  58. This parameter can be a value of @ref CORTEX_MPU_Instruction_Access */
  59. uint8_t IsShareable; /*!< Specifies the shareability status of the protected region.
  60. This parameter can be a value of @ref CORTEX_MPU_Access_Shareable */
  61. uint8_t IsCacheable; /*!< Specifies the cacheable status of the region protected.
  62. This parameter can be a value of @ref CORTEX_MPU_Access_Cacheable */
  63. uint8_t IsBufferable; /*!< Specifies the bufferable status of the protected region.
  64. This parameter can be a value of @ref CORTEX_MPU_Access_Bufferable */
  65. }MPU_Region_InitTypeDef;
  66. /**
  67. * @}
  68. */
  69. #endif /* __MPU_PRESENT */
  70. /**
  71. * @}
  72. */
  73. /* Exported constants --------------------------------------------------------*/
  74. /** @defgroup CORTEX_Exported_Constants CORTEX Exported Constants
  75. * @{
  76. */
  77. /** @defgroup CORTEX_Preemption_Priority_Group CORTEX Preemption Priority Group
  78. * @{
  79. */
  80. #define NVIC_PRIORITYGROUP_0 ((uint32_t)0x00000007) /*!< 0 bit for pre-emption priority,
  81. 4 bits for subpriority */
  82. #define NVIC_PRIORITYGROUP_1 ((uint32_t)0x00000006) /*!< 1 bit for pre-emption priority,
  83. 3 bits for subpriority */
  84. #define NVIC_PRIORITYGROUP_2 ((uint32_t)0x00000005) /*!< 2 bits for pre-emption priority,
  85. 2 bits for subpriority */
  86. #define NVIC_PRIORITYGROUP_3 ((uint32_t)0x00000004) /*!< 3 bits for pre-emption priority,
  87. 1 bit for subpriority */
  88. #define NVIC_PRIORITYGROUP_4 ((uint32_t)0x00000003) /*!< 4 bits for pre-emption priority,
  89. 0 bit for subpriority */
  90. /**
  91. * @}
  92. */
  93. /** @defgroup CORTEX_SysTick_clock_source CORTEX SysTick clock source
  94. * @{
  95. */
  96. #define SYSTICK_CLKSOURCE_HCLK_DIV8 0x00000000U
  97. #define SYSTICK_CLKSOURCE_HCLK 0x00000004U
  98. /**
  99. * @}
  100. */
  101. #if (__MPU_PRESENT == 1)
  102. /** @defgroup CORTEX_MPU_HFNMI_PRIVDEF_Control CORTEX MPU HFNMI and PRIVILEGED Access control
  103. * @{
  104. */
  105. #define MPU_HFNMI_PRIVDEF_NONE 0x00000000U
  106. #define MPU_HARDFAULT_NMI (MPU_CTRL_HFNMIENA_Msk)
  107. #define MPU_PRIVILEGED_DEFAULT (MPU_CTRL_PRIVDEFENA_Msk)
  108. #define MPU_HFNMI_PRIVDEF (MPU_CTRL_HFNMIENA_Msk | MPU_CTRL_PRIVDEFENA_Msk)
  109. /**
  110. * @}
  111. */
  112. /** @defgroup CORTEX_MPU_Region_Enable CORTEX MPU Region Enable
  113. * @{
  114. */
  115. #define MPU_REGION_ENABLE ((uint8_t)0x01)
  116. #define MPU_REGION_DISABLE ((uint8_t)0x00)
  117. /**
  118. * @}
  119. */
  120. /** @defgroup CORTEX_MPU_Instruction_Access CORTEX MPU Instruction Access
  121. * @{
  122. */
  123. #define MPU_INSTRUCTION_ACCESS_ENABLE ((uint8_t)0x00)
  124. #define MPU_INSTRUCTION_ACCESS_DISABLE ((uint8_t)0x01)
  125. /**
  126. * @}
  127. */
  128. /** @defgroup CORTEX_MPU_Access_Shareable CORTEX MPU Instruction Access Shareable
  129. * @{
  130. */
  131. #define MPU_ACCESS_SHAREABLE ((uint8_t)0x01)
  132. #define MPU_ACCESS_NOT_SHAREABLE ((uint8_t)0x00)
  133. /**
  134. * @}
  135. */
  136. /** @defgroup CORTEX_MPU_Access_Cacheable CORTEX MPU Instruction Access Cacheable
  137. * @{
  138. */
  139. #define MPU_ACCESS_CACHEABLE ((uint8_t)0x01)
  140. #define MPU_ACCESS_NOT_CACHEABLE ((uint8_t)0x00)
  141. /**
  142. * @}
  143. */
  144. /** @defgroup CORTEX_MPU_Access_Bufferable CORTEX MPU Instruction Access Bufferable
  145. * @{
  146. */
  147. #define MPU_ACCESS_BUFFERABLE ((uint8_t)0x01)
  148. #define MPU_ACCESS_NOT_BUFFERABLE ((uint8_t)0x00)
  149. /**
  150. * @}
  151. */
  152. /** @defgroup CORTEX_MPU_TEX_Levels CORTEX MPU TEX Levels
  153. * @{
  154. */
  155. #define MPU_TEX_LEVEL0 ((uint8_t)0x00)
  156. #define MPU_TEX_LEVEL1 ((uint8_t)0x01)
  157. #define MPU_TEX_LEVEL2 ((uint8_t)0x02)
  158. #define MPU_TEX_LEVEL4 ((uint8_t)0x04)
  159. /**
  160. * @}
  161. */
  162. /** @defgroup CORTEX_MPU_Region_Size CORTEX MPU Region Size
  163. * @{
  164. */
  165. #define MPU_REGION_SIZE_32B ((uint8_t)0x04)
  166. #define MPU_REGION_SIZE_64B ((uint8_t)0x05)
  167. #define MPU_REGION_SIZE_128B ((uint8_t)0x06)
  168. #define MPU_REGION_SIZE_256B ((uint8_t)0x07)
  169. #define MPU_REGION_SIZE_512B ((uint8_t)0x08)
  170. #define MPU_REGION_SIZE_1KB ((uint8_t)0x09)
  171. #define MPU_REGION_SIZE_2KB ((uint8_t)0x0A)
  172. #define MPU_REGION_SIZE_4KB ((uint8_t)0x0B)
  173. #define MPU_REGION_SIZE_8KB ((uint8_t)0x0C)
  174. #define MPU_REGION_SIZE_16KB ((uint8_t)0x0D)
  175. #define MPU_REGION_SIZE_32KB ((uint8_t)0x0E)
  176. #define MPU_REGION_SIZE_64KB ((uint8_t)0x0F)
  177. #define MPU_REGION_SIZE_128KB ((uint8_t)0x10)
  178. #define MPU_REGION_SIZE_256KB ((uint8_t)0x11)
  179. #define MPU_REGION_SIZE_512KB ((uint8_t)0x12)
  180. #define MPU_REGION_SIZE_1MB ((uint8_t)0x13)
  181. #define MPU_REGION_SIZE_2MB ((uint8_t)0x14)
  182. #define MPU_REGION_SIZE_4MB ((uint8_t)0x15)
  183. #define MPU_REGION_SIZE_8MB ((uint8_t)0x16)
  184. #define MPU_REGION_SIZE_16MB ((uint8_t)0x17)
  185. #define MPU_REGION_SIZE_32MB ((uint8_t)0x18)
  186. #define MPU_REGION_SIZE_64MB ((uint8_t)0x19)
  187. #define MPU_REGION_SIZE_128MB ((uint8_t)0x1A)
  188. #define MPU_REGION_SIZE_256MB ((uint8_t)0x1B)
  189. #define MPU_REGION_SIZE_512MB ((uint8_t)0x1C)
  190. #define MPU_REGION_SIZE_1GB ((uint8_t)0x1D)
  191. #define MPU_REGION_SIZE_2GB ((uint8_t)0x1E)
  192. #define MPU_REGION_SIZE_4GB ((uint8_t)0x1F)
  193. /**
  194. * @}
  195. */
  196. /** @defgroup CORTEX_MPU_Region_Permission_Attributes CORTEX MPU Region Permission Attributes
  197. * @{
  198. */
  199. #define MPU_REGION_NO_ACCESS ((uint8_t)0x00)
  200. #define MPU_REGION_PRIV_RW ((uint8_t)0x01)
  201. #define MPU_REGION_PRIV_RW_URO ((uint8_t)0x02)
  202. #define MPU_REGION_FULL_ACCESS ((uint8_t)0x03)
  203. #define MPU_REGION_PRIV_RO ((uint8_t)0x05)
  204. #define MPU_REGION_PRIV_RO_URO ((uint8_t)0x06)
  205. /**
  206. * @}
  207. */
  208. /** @defgroup CORTEX_MPU_Region_Number CORTEX MPU Region Number
  209. * @{
  210. */
  211. #define MPU_REGION_NUMBER0 ((uint8_t)0x00)
  212. #define MPU_REGION_NUMBER1 ((uint8_t)0x01)
  213. #define MPU_REGION_NUMBER2 ((uint8_t)0x02)
  214. #define MPU_REGION_NUMBER3 ((uint8_t)0x03)
  215. #define MPU_REGION_NUMBER4 ((uint8_t)0x04)
  216. #define MPU_REGION_NUMBER5 ((uint8_t)0x05)
  217. #define MPU_REGION_NUMBER6 ((uint8_t)0x06)
  218. #define MPU_REGION_NUMBER7 ((uint8_t)0x07)
  219. /**
  220. * @}
  221. */
  222. #endif /* __MPU_PRESENT */
  223. /**
  224. * @}
  225. */
  226. /* Exported macros -----------------------------------------------------------*/
  227. /** @defgroup CORTEX_Exported_Macros CORTEX Exported Macros
  228. * @{
  229. */
  230. /**
  231. * @}
  232. */
  233. /* Exported functions --------------------------------------------------------*/
  234. /** @defgroup CORTEX_Exported_Functions CORTEX Exported Functions
  235. * @{
  236. */
  237. /** @defgroup CORTEX_Exported_Functions_Group1 Initialization and Configuration functions
  238. * @brief Initialization and Configuration functions
  239. * @{
  240. */
  241. /* Initialization and Configuration functions *****************************/
  242. void HAL_NVIC_SetPriorityGrouping(uint32_t PriorityGroup);
  243. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority);
  244. void HAL_NVIC_EnableIRQ(IRQn_Type IRQn);
  245. void HAL_NVIC_DisableIRQ(IRQn_Type IRQn);
  246. void HAL_NVIC_SystemReset(void);
  247. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb);
  248. /**
  249. * @}
  250. */
  251. /** @defgroup CORTEX_Exported_Functions_Group2 Peripheral Control functions
  252. * @brief Cortex control functions
  253. * @{
  254. */
  255. /* Peripheral Control functions ***********************************************/
  256. uint32_t HAL_NVIC_GetPriorityGrouping(void);
  257. void HAL_NVIC_GetPriority(IRQn_Type IRQn, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority);
  258. uint32_t HAL_NVIC_GetPendingIRQ(IRQn_Type IRQn);
  259. void HAL_NVIC_SetPendingIRQ(IRQn_Type IRQn);
  260. void HAL_NVIC_ClearPendingIRQ(IRQn_Type IRQn);
  261. uint32_t HAL_NVIC_GetActive(IRQn_Type IRQn);
  262. void HAL_SYSTICK_CLKSourceConfig(uint32_t CLKSource);
  263. void HAL_SYSTICK_IRQHandler(void);
  264. void HAL_SYSTICK_Callback(void);
  265. #if (__MPU_PRESENT == 1)
  266. void HAL_MPU_Enable(uint32_t MPU_Control);
  267. void HAL_MPU_Disable(void);
  268. void HAL_MPU_EnableRegion(uint32_t RegionNumber);
  269. void HAL_MPU_DisableRegion(uint32_t RegionNumber);void HAL_MPU_ConfigRegion(MPU_Region_InitTypeDef *MPU_Init);
  270. #endif /* __MPU_PRESENT */
  271. /**
  272. * @}
  273. */
  274. /**
  275. * @}
  276. */
  277. /* Private types -------------------------------------------------------------*/
  278. /* Private variables ---------------------------------------------------------*/
  279. /* Private constants ---------------------------------------------------------*/
  280. /* Private macros ------------------------------------------------------------*/
  281. /** @defgroup CORTEX_Private_Macros CORTEX Private Macros
  282. * @{
  283. */
  284. #define IS_NVIC_PRIORITY_GROUP(GROUP) (((GROUP) == NVIC_PRIORITYGROUP_0) || \
  285. ((GROUP) == NVIC_PRIORITYGROUP_1) || \
  286. ((GROUP) == NVIC_PRIORITYGROUP_2) || \
  287. ((GROUP) == NVIC_PRIORITYGROUP_3) || \
  288. ((GROUP) == NVIC_PRIORITYGROUP_4))
  289. #define IS_NVIC_PREEMPTION_PRIORITY(PRIORITY) ((PRIORITY) < 0x10)
  290. #define IS_NVIC_SUB_PRIORITY(PRIORITY) ((PRIORITY) < 0x10)
  291. #define IS_NVIC_DEVICE_IRQ(IRQ) ((IRQ) >= 0x00)
  292. #define IS_SYSTICK_CLK_SOURCE(SOURCE) (((SOURCE) == SYSTICK_CLKSOURCE_HCLK) || \
  293. ((SOURCE) == SYSTICK_CLKSOURCE_HCLK_DIV8))
  294. #if (__MPU_PRESENT == 1)
  295. #define IS_MPU_REGION_ENABLE(STATE) (((STATE) == MPU_REGION_ENABLE) || \
  296. ((STATE) == MPU_REGION_DISABLE))
  297. #define IS_MPU_INSTRUCTION_ACCESS(STATE) (((STATE) == MPU_INSTRUCTION_ACCESS_ENABLE) || \
  298. ((STATE) == MPU_INSTRUCTION_ACCESS_DISABLE))
  299. #define IS_MPU_ACCESS_SHAREABLE(STATE) (((STATE) == MPU_ACCESS_SHAREABLE) || \
  300. ((STATE) == MPU_ACCESS_NOT_SHAREABLE))
  301. #define IS_MPU_ACCESS_CACHEABLE(STATE) (((STATE) == MPU_ACCESS_CACHEABLE) || \
  302. ((STATE) == MPU_ACCESS_NOT_CACHEABLE))
  303. #define IS_MPU_ACCESS_BUFFERABLE(STATE) (((STATE) == MPU_ACCESS_BUFFERABLE) || \
  304. ((STATE) == MPU_ACCESS_NOT_BUFFERABLE))
  305. #define IS_MPU_TEX_LEVEL(TYPE) (((TYPE) == MPU_TEX_LEVEL0) || \
  306. ((TYPE) == MPU_TEX_LEVEL1) || \
  307. ((TYPE) == MPU_TEX_LEVEL2) || \
  308. ((TYPE) == MPU_TEX_LEVEL4))
  309. #define IS_MPU_REGION_PERMISSION_ATTRIBUTE(TYPE) (((TYPE) == MPU_REGION_NO_ACCESS) || \
  310. ((TYPE) == MPU_REGION_PRIV_RW) || \
  311. ((TYPE) == MPU_REGION_PRIV_RW_URO) || \
  312. ((TYPE) == MPU_REGION_FULL_ACCESS) || \
  313. ((TYPE) == MPU_REGION_PRIV_RO) || \
  314. ((TYPE) == MPU_REGION_PRIV_RO_URO))
  315. #define IS_MPU_REGION_NUMBER(NUMBER) (((NUMBER) == MPU_REGION_NUMBER0) || \
  316. ((NUMBER) == MPU_REGION_NUMBER1) || \
  317. ((NUMBER) == MPU_REGION_NUMBER2) || \
  318. ((NUMBER) == MPU_REGION_NUMBER3) || \
  319. ((NUMBER) == MPU_REGION_NUMBER4) || \
  320. ((NUMBER) == MPU_REGION_NUMBER5) || \
  321. ((NUMBER) == MPU_REGION_NUMBER6) || \
  322. ((NUMBER) == MPU_REGION_NUMBER7))
  323. #define IS_MPU_REGION_SIZE(SIZE) (((SIZE) == MPU_REGION_SIZE_32B) || \
  324. ((SIZE) == MPU_REGION_SIZE_64B) || \
  325. ((SIZE) == MPU_REGION_SIZE_128B) || \
  326. ((SIZE) == MPU_REGION_SIZE_256B) || \
  327. ((SIZE) == MPU_REGION_SIZE_512B) || \
  328. ((SIZE) == MPU_REGION_SIZE_1KB) || \
  329. ((SIZE) == MPU_REGION_SIZE_2KB) || \
  330. ((SIZE) == MPU_REGION_SIZE_4KB) || \
  331. ((SIZE) == MPU_REGION_SIZE_8KB) || \
  332. ((SIZE) == MPU_REGION_SIZE_16KB) || \
  333. ((SIZE) == MPU_REGION_SIZE_32KB) || \
  334. ((SIZE) == MPU_REGION_SIZE_64KB) || \
  335. ((SIZE) == MPU_REGION_SIZE_128KB) || \
  336. ((SIZE) == MPU_REGION_SIZE_256KB) || \
  337. ((SIZE) == MPU_REGION_SIZE_512KB) || \
  338. ((SIZE) == MPU_REGION_SIZE_1MB) || \
  339. ((SIZE) == MPU_REGION_SIZE_2MB) || \
  340. ((SIZE) == MPU_REGION_SIZE_4MB) || \
  341. ((SIZE) == MPU_REGION_SIZE_8MB) || \
  342. ((SIZE) == MPU_REGION_SIZE_16MB) || \
  343. ((SIZE) == MPU_REGION_SIZE_32MB) || \
  344. ((SIZE) == MPU_REGION_SIZE_64MB) || \
  345. ((SIZE) == MPU_REGION_SIZE_128MB) || \
  346. ((SIZE) == MPU_REGION_SIZE_256MB) || \
  347. ((SIZE) == MPU_REGION_SIZE_512MB) || \
  348. ((SIZE) == MPU_REGION_SIZE_1GB) || \
  349. ((SIZE) == MPU_REGION_SIZE_2GB) || \
  350. ((SIZE) == MPU_REGION_SIZE_4GB))
  351. #define IS_MPU_SUB_REGION_DISABLE(SUBREGION) ((SUBREGION) < (uint16_t)0x00FF)
  352. #endif /* __MPU_PRESENT */
  353. /**
  354. * @}
  355. */
  356. /* Private functions ---------------------------------------------------------*/
  357. /**
  358. * @}
  359. */
  360. /**
  361. * @}
  362. */
  363. #ifdef __cplusplus
  364. }
  365. #endif
  366. #endif /* STM32L4xx_HAL_CORTEX_H */