LPC43xx_Registers.xml 4.2 MB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724217252172621727217282172921730217312173221733217342173521736217372173821739217402174121742217432174421745217462174721748217492175021751217522175321754217552175621757217582175921760217612176221763217642176521766217672176821769217702177121772217732177421775217762177721778217792178021781217822178321784217852178621787217882178921790217912179221793217942179521796217972179821799218002180121802218032180421805218062180721808218092181021811218122181321814218152181621817218182181921820218212182221823218242182521826218272182821829218302183121832218332183421835218362183721838218392184021841218422184321844218452184621847218482184921850218512185221853218542185521856218572185821859218602186121862218632186421865218662186721868218692187021871218722187321874218752187621877218782187921880218812188221883218842188521886218872188821889218902189121892218932189421895218962189721898218992190021901219022190321904219052190621907219082190921910219112191221913219142191521916219172191821919219202192121922219232192421925219262192721928219292193021931219322193321934219352193621937219382193921940219412194221943219442194521946219472194821949219502195121952219532195421955219562195721958219592196021961219622196321964219652196621967219682196921970219712197221973219742197521976219772197821979219802198121982219832198421985219862198721988219892199021991219922199321994219952199621997219982199922000220012200222003220042200522006220072200822009220102201122012220132201422015220162201722018220192202022021220222202322024220252202622027220282202922030220312203222033220342203522036220372203822039220402204122042220432204422045220462204722048220492205022051220522205322054220552205622057220582205922060220612206222063220642206522066220672206822069220702207122072220732207422075220762207722078220792208022081220822208322084220852208622087220882208922090220912209222093220942209522096220972209822099221002210122102221032210422105221062210722108221092211022111221122211322114221152211622117221182211922120221212212222123221242212522126221272212822129221302213122132221332213422135221362213722138221392214022141221422214322144221452214622147221482214922150221512215222153221542215522156221572215822159221602216122162221632216422165221662216722168221692217022171221722217322174221752217622177221782217922180221812218222183221842218522186221872218822189221902219122192221932219422195221962219722198221992220022201222022220322204222052220622207222082220922210222112221222213222142221522216222172221822219222202222122222222232222422225222262222722228222292223022231222322223322234222352223622237222382223922240222412224222243222442224522246222472224822249222502225122252222532225422255222562225722258222592226022261222622226322264222652226622267222682226922270222712227222273222742227522276222772227822279222802228122282222832228422285222862228722288222892229022291222922229322294222952229622297222982229922300223012230222303223042230522306223072230822309223102231122312223132231422315223162231722318223192232022321223222232322324223252232622327223282232922330223312233222333223342233522336223372233822339223402234122342223432234422345223462234722348223492235022351223522235322354223552235622357223582235922360223612236222363223642236522366223672236822369223702237122372223732237422375223762237722378223792238022381223822238322384223852238622387223882238922390223912239222393223942239522396223972239822399224002240122402224032240422405224062240722408224092241022411224122241322414224152241622417224182241922420224212242222423224242242522426224272242822429224302243122432224332243422435224362243722438224392244022441224422244322444224452244622447224482244922450224512245222453224542245522456224572245822459224602246122462224632246422465224662246722468224692247022471224722247322474224752247622477224782247922480224812248222483224842248522486224872248822489224902249122492224932249422495224962249722498224992250022501225022250322504225052250622507225082250922510225112251222513225142251522516225172251822519225202252122522225232252422525225262252722528225292253022531225322253322534225352253622537225382253922540225412254222543225442254522546225472254822549225502255122552225532255422555225562255722558225592256022561225622256322564225652256622567225682256922570225712257222573225742257522576225772257822579225802258122582225832258422585225862258722588225892259022591225922259322594225952259622597225982259922600226012260222603226042260522606226072260822609226102261122612226132261422615226162261722618226192262022621226222262322624226252262622627226282262922630226312263222633226342263522636226372263822639226402264122642226432264422645226462264722648226492265022651226522265322654226552265622657226582265922660226612266222663226642266522666226672266822669226702267122672226732267422675226762267722678226792268022681226822268322684226852268622687226882268922690226912269222693226942269522696226972269822699227002270122702227032270422705227062270722708227092271022711227122271322714227152271622717227182271922720227212272222723227242272522726227272272822729227302273122732227332273422735227362273722738227392274022741227422274322744227452274622747227482274922750227512275222753227542275522756227572275822759227602276122762227632276422765227662276722768227692277022771227722277322774227752277622777227782277922780227812278222783227842278522786227872278822789227902279122792227932279422795227962279722798227992280022801228022280322804228052280622807228082280922810228112281222813228142281522816228172281822819228202282122822228232282422825228262282722828228292283022831228322283322834228352283622837228382283922840228412284222843228442284522846228472284822849228502285122852228532285422855228562285722858228592286022861228622286322864228652286622867228682286922870228712287222873228742287522876228772287822879228802288122882228832288422885228862288722888228892289022891228922289322894228952289622897228982289922900229012290222903229042290522906229072290822909229102291122912229132291422915229162291722918229192292022921229222292322924229252292622927229282292922930229312293222933229342293522936229372293822939229402294122942229432294422945229462294722948229492295022951229522295322954229552295622957229582295922960229612296222963229642296522966229672296822969229702297122972229732297422975229762297722978229792298022981229822298322984229852298622987229882298922990229912299222993229942299522996229972299822999230002300123002230032300423005230062300723008230092301023011230122301323014230152301623017230182301923020230212302223023230242302523026230272302823029230302303123032230332303423035230362303723038230392304023041230422304323044230452304623047230482304923050230512305223053230542305523056230572305823059230602306123062230632306423065230662306723068230692307023071230722307323074230752307623077230782307923080230812308223083230842308523086230872308823089230902309123092230932309423095230962309723098230992310023101231022310323104231052310623107231082310923110231112311223113231142311523116231172311823119231202312123122231232312423125231262312723128231292313023131231322313323134231352313623137231382313923140231412314223143231442314523146231472314823149231502315123152231532315423155231562315723158231592316023161231622316323164231652316623167231682316923170231712317223173231742317523176231772317823179231802318123182231832318423185231862318723188231892319023191231922319323194231952319623197231982319923200232012320223203232042320523206232072320823209232102321123212232132321423215232162321723218232192322023221232222322323224232252322623227232282322923230232312323223233232342323523236232372323823239232402324123242232432324423245232462324723248232492325023251232522325323254232552325623257232582325923260232612326223263232642326523266232672326823269232702327123272232732327423275232762327723278232792328023281232822328323284232852328623287232882328923290232912329223293232942329523296232972329823299233002330123302233032330423305233062330723308233092331023311233122331323314233152331623317233182331923320233212332223323233242332523326233272332823329233302333123332233332333423335233362333723338233392334023341233422334323344233452334623347233482334923350233512335223353233542335523356233572335823359233602336123362233632336423365233662336723368233692337023371233722337323374233752337623377233782337923380233812338223383233842338523386233872338823389233902339123392233932339423395233962339723398233992340023401234022340323404234052340623407234082340923410234112341223413234142341523416234172341823419234202342123422234232342423425234262342723428234292343023431234322343323434234352343623437234382343923440234412344223443234442344523446234472344823449234502345123452234532345423455234562345723458234592346023461234622346323464234652346623467234682346923470234712347223473234742347523476234772347823479234802348123482234832348423485234862348723488234892349023491234922349323494234952349623497234982349923500235012350223503235042350523506235072350823509235102351123512235132351423515235162351723518235192352023521235222352323524235252352623527235282352923530235312353223533235342353523536235372353823539235402354123542235432354423545235462354723548235492355023551235522355323554235552355623557235582355923560235612356223563235642356523566235672356823569235702357123572235732357423575235762357723578235792358023581235822358323584235852358623587235882358923590235912359223593235942359523596235972359823599236002360123602236032360423605236062360723608236092361023611236122361323614236152361623617236182361923620236212362223623236242362523626236272362823629236302363123632236332363423635236362363723638236392364023641236422364323644236452364623647236482364923650236512365223653236542365523656236572365823659236602366123662236632366423665236662366723668236692367023671236722367323674236752367623677236782367923680236812368223683236842368523686236872368823689236902369123692236932369423695236962369723698236992370023701237022370323704237052370623707237082370923710237112371223713237142371523716237172371823719237202372123722237232372423725237262372723728237292373023731237322373323734237352373623737237382373923740237412374223743237442374523746237472374823749237502375123752237532375423755237562375723758237592376023761237622376323764237652376623767237682376923770237712377223773237742377523776237772377823779237802378123782237832378423785237862378723788237892379023791237922379323794237952379623797237982379923800238012380223803238042380523806238072380823809238102381123812238132381423815238162381723818238192382023821238222382323824238252382623827238282382923830238312383223833238342383523836238372383823839238402384123842238432384423845238462384723848238492385023851238522385323854238552385623857238582385923860238612386223863238642386523866238672386823869238702387123872238732387423875238762387723878238792388023881238822388323884238852388623887238882388923890238912389223893238942389523896238972389823899239002390123902239032390423905239062390723908239092391023911239122391323914239152391623917239182391923920239212392223923239242392523926239272392823929239302393123932239332393423935239362393723938239392394023941239422394323944239452394623947239482394923950239512395223953239542395523956239572395823959239602396123962239632396423965239662396723968239692397023971239722397323974239752397623977239782397923980239812398223983239842398523986239872398823989239902399123992239932399423995239962399723998239992400024001240022400324004240052400624007240082400924010240112401224013240142401524016240172401824019240202402124022240232402424025240262402724028240292403024031240322403324034240352403624037240382403924040240412404224043240442404524046240472404824049240502405124052240532405424055240562405724058240592406024061240622406324064240652406624067240682406924070240712407224073240742407524076240772407824079240802408124082240832408424085240862408724088240892409024091240922409324094240952409624097240982409924100241012410224103241042410524106241072410824109241102411124112241132411424115241162411724118241192412024121241222412324124241252412624127241282412924130241312413224133241342413524136241372413824139241402414124142241432414424145241462414724148241492415024151241522415324154241552415624157241582415924160241612416224163241642416524166241672416824169241702417124172241732417424175241762417724178241792418024181241822418324184241852418624187241882418924190241912419224193241942419524196241972419824199242002420124202242032420424205242062420724208242092421024211242122421324214242152421624217242182421924220242212422224223242242422524226242272422824229242302423124232242332423424235242362423724238242392424024241242422424324244242452424624247242482424924250242512425224253242542425524256242572425824259242602426124262242632426424265242662426724268242692427024271242722427324274242752427624277242782427924280242812428224283242842428524286242872428824289242902429124292242932429424295242962429724298242992430024301243022430324304243052430624307243082430924310243112431224313243142431524316243172431824319243202432124322243232432424325243262432724328243292433024331243322433324334243352433624337243382433924340243412434224343243442434524346243472434824349243502435124352243532435424355243562435724358243592436024361243622436324364243652436624367243682436924370243712437224373243742437524376243772437824379243802438124382243832438424385243862438724388243892439024391243922439324394243952439624397243982439924400244012440224403244042440524406244072440824409244102441124412244132441424415244162441724418244192442024421244222442324424244252442624427244282442924430244312443224433244342443524436244372443824439244402444124442244432444424445244462444724448244492445024451244522445324454244552445624457244582445924460244612446224463244642446524466244672446824469244702447124472244732447424475244762447724478244792448024481244822448324484244852448624487244882448924490244912449224493244942449524496244972449824499245002450124502245032450424505245062450724508245092451024511245122451324514245152451624517245182451924520245212452224523245242452524526245272452824529245302453124532245332453424535245362453724538245392454024541245422454324544245452454624547245482454924550245512455224553245542455524556245572455824559245602456124562245632456424565245662456724568245692457024571245722457324574245752457624577245782457924580245812458224583245842458524586245872458824589245902459124592245932459424595245962459724598245992460024601246022460324604246052460624607246082460924610246112461224613246142461524616246172461824619246202462124622246232462424625246262462724628246292463024631246322463324634246352463624637246382463924640246412464224643246442464524646246472464824649246502465124652246532465424655246562465724658246592466024661246622466324664246652466624667246682466924670246712467224673246742467524676246772467824679246802468124682246832468424685246862468724688246892469024691246922469324694246952469624697246982469924700247012470224703247042470524706247072470824709247102471124712247132471424715247162471724718247192472024721247222472324724247252472624727247282472924730247312473224733247342473524736247372473824739247402474124742247432474424745247462474724748247492475024751247522475324754247552475624757247582475924760247612476224763247642476524766247672476824769247702477124772247732477424775247762477724778247792478024781247822478324784247852478624787247882478924790247912479224793247942479524796247972479824799248002480124802248032480424805248062480724808248092481024811248122481324814248152481624817248182481924820248212482224823248242482524826248272482824829248302483124832248332483424835248362483724838248392484024841248422484324844248452484624847248482484924850248512485224853248542485524856248572485824859248602486124862248632486424865248662486724868248692487024871248722487324874248752487624877248782487924880248812488224883248842488524886248872488824889248902489124892248932489424895248962489724898248992490024901249022490324904249052490624907249082490924910249112491224913249142491524916249172491824919249202492124922249232492424925249262492724928249292493024931249322493324934249352493624937249382493924940249412494224943249442494524946249472494824949249502495124952249532495424955249562495724958249592496024961249622496324964249652496624967249682496924970249712497224973249742497524976249772497824979249802498124982249832498424985249862498724988249892499024991249922499324994249952499624997249982499925000250012500225003250042500525006250072500825009250102501125012250132501425015250162501725018250192502025021250222502325024250252502625027250282502925030250312503225033250342503525036250372503825039250402504125042250432504425045250462504725048250492505025051250522505325054250552505625057250582505925060250612506225063250642506525066250672506825069250702507125072250732507425075250762507725078250792508025081250822508325084250852508625087250882508925090250912509225093250942509525096250972509825099251002510125102251032510425105251062510725108251092511025111251122511325114251152511625117251182511925120251212512225123251242512525126251272512825129251302513125132251332513425135251362513725138251392514025141251422514325144251452514625147251482514925150251512515225153251542515525156251572515825159251602516125162251632516425165251662516725168251692517025171251722517325174251752517625177251782517925180251812518225183251842518525186251872518825189251902519125192251932519425195251962519725198251992520025201252022520325204252052520625207252082520925210252112521225213252142521525216252172521825219252202522125222252232522425225252262522725228252292523025231252322523325234252352523625237252382523925240252412524225243252442524525246252472524825249252502525125252252532525425255252562525725258252592526025261252622526325264252652526625267252682526925270252712527225273252742527525276252772527825279252802528125282252832528425285252862528725288252892529025291252922529325294252952529625297252982529925300253012530225303253042530525306253072530825309253102531125312253132531425315253162531725318253192532025321253222532325324253252532625327253282532925330253312533225333253342533525336253372533825339253402534125342253432534425345253462534725348253492535025351253522535325354253552535625357253582535925360253612536225363253642536525366253672536825369253702537125372253732537425375253762537725378253792538025381253822538325384253852538625387253882538925390253912539225393253942539525396253972539825399254002540125402254032540425405254062540725408254092541025411254122541325414254152541625417254182541925420254212542225423254242542525426254272542825429254302543125432254332543425435254362543725438254392544025441254422544325444254452544625447254482544925450254512545225453254542545525456254572545825459254602546125462254632546425465254662546725468254692547025471254722547325474254752547625477254782547925480254812548225483254842548525486254872548825489254902549125492254932549425495254962549725498254992550025501255022550325504255052550625507255082550925510255112551225513255142551525516255172551825519255202552125522255232552425525255262552725528255292553025531255322553325534255352553625537255382553925540255412554225543255442554525546255472554825549255502555125552255532555425555255562555725558255592556025561255622556325564255652556625567255682556925570255712557225573255742557525576255772557825579255802558125582255832558425585255862558725588255892559025591255922559325594255952559625597255982559925600256012560225603256042560525606256072560825609256102561125612256132561425615256162561725618256192562025621256222562325624256252562625627256282562925630256312563225633256342563525636256372563825639256402564125642256432564425645256462564725648256492565025651256522565325654256552565625657256582565925660256612566225663256642566525666256672566825669256702567125672256732567425675256762567725678256792568025681256822568325684256852568625687256882568925690256912569225693256942569525696256972569825699257002570125702257032570425705257062570725708257092571025711257122571325714257152571625717257182571925720257212572225723257242572525726257272572825729257302573125732257332573425735257362573725738257392574025741257422574325744257452574625747257482574925750257512575225753257542575525756257572575825759257602576125762257632576425765257662576725768257692577025771257722577325774257752577625777257782577925780257812578225783257842578525786257872578825789257902579125792257932579425795257962579725798257992580025801258022580325804258052580625807258082580925810258112581225813258142581525816258172581825819258202582125822258232582425825258262582725828258292583025831258322583325834258352583625837258382583925840258412584225843258442584525846258472584825849258502585125852258532585425855258562585725858258592586025861258622586325864258652586625867258682586925870258712587225873258742587525876258772587825879258802588125882258832588425885258862588725888258892589025891258922589325894258952589625897258982589925900259012590225903259042590525906259072590825909259102591125912259132591425915259162591725918259192592025921259222592325924259252592625927259282592925930259312593225933259342593525936259372593825939259402594125942259432594425945259462594725948259492595025951259522595325954259552595625957259582595925960259612596225963259642596525966259672596825969259702597125972259732597425975259762597725978259792598025981259822598325984259852598625987259882598925990259912599225993259942599525996259972599825999260002600126002260032600426005260062600726008260092601026011260122601326014260152601626017260182601926020260212602226023260242602526026260272602826029260302603126032260332603426035260362603726038260392604026041260422604326044260452604626047260482604926050260512605226053260542605526056260572605826059260602606126062260632606426065260662606726068260692607026071260722607326074260752607626077260782607926080260812608226083260842608526086260872608826089260902609126092260932609426095260962609726098260992610026101261022610326104261052610626107261082610926110261112611226113261142611526116261172611826119261202612126122261232612426125261262612726128261292613026131261322613326134261352613626137261382613926140261412614226143261442614526146261472614826149261502615126152261532615426155261562615726158261592616026161261622616326164261652616626167261682616926170261712617226173261742617526176261772617826179261802618126182261832618426185261862618726188261892619026191261922619326194261952619626197261982619926200262012620226203262042620526206262072620826209262102621126212262132621426215262162621726218262192622026221262222622326224262252622626227262282622926230262312623226233262342623526236262372623826239262402624126242262432624426245262462624726248262492625026251262522625326254262552625626257262582625926260262612626226263262642626526266262672626826269262702627126272262732627426275262762627726278262792628026281262822628326284262852628626287262882628926290262912629226293262942629526296262972629826299263002630126302263032630426305263062630726308263092631026311263122631326314263152631626317263182631926320263212632226323263242632526326263272632826329263302633126332263332633426335263362633726338263392634026341263422634326344263452634626347263482634926350263512635226353263542635526356263572635826359263602636126362263632636426365263662636726368263692637026371263722637326374263752637626377263782637926380263812638226383263842638526386263872638826389263902639126392263932639426395263962639726398263992640026401264022640326404264052640626407264082640926410264112641226413264142641526416264172641826419264202642126422264232642426425264262642726428264292643026431264322643326434264352643626437264382643926440264412644226443264442644526446264472644826449264502645126452264532645426455264562645726458264592646026461264622646326464264652646626467264682646926470264712647226473264742647526476264772647826479264802648126482264832648426485264862648726488264892649026491264922649326494264952649626497264982649926500265012650226503265042650526506265072650826509265102651126512265132651426515265162651726518265192652026521265222652326524265252652626527265282652926530265312653226533265342653526536265372653826539265402654126542265432654426545265462654726548265492655026551265522655326554265552655626557265582655926560265612656226563265642656526566265672656826569265702657126572265732657426575265762657726578265792658026581265822658326584265852658626587265882658926590265912659226593265942659526596265972659826599266002660126602266032660426605266062660726608266092661026611266122661326614266152661626617266182661926620266212662226623266242662526626266272662826629266302663126632266332663426635266362663726638266392664026641266422664326644266452664626647266482664926650266512665226653266542665526656266572665826659266602666126662266632666426665266662666726668266692667026671266722667326674266752667626677266782667926680266812668226683266842668526686266872668826689266902669126692266932669426695266962669726698266992670026701267022670326704267052670626707267082670926710267112671226713267142671526716267172671826719267202672126722267232672426725267262672726728267292673026731267322673326734267352673626737267382673926740267412674226743267442674526746267472674826749267502675126752267532675426755267562675726758267592676026761267622676326764267652676626767267682676926770267712677226773267742677526776267772677826779267802678126782267832678426785267862678726788267892679026791267922679326794267952679626797267982679926800268012680226803268042680526806268072680826809268102681126812268132681426815268162681726818268192682026821268222682326824268252682626827268282682926830268312683226833268342683526836268372683826839268402684126842268432684426845268462684726848268492685026851268522685326854268552685626857268582685926860268612686226863268642686526866268672686826869268702687126872268732687426875268762687726878268792688026881268822688326884268852688626887268882688926890268912689226893268942689526896268972689826899269002690126902269032690426905269062690726908269092691026911269122691326914269152691626917269182691926920269212692226923269242692526926269272692826929269302693126932269332693426935269362693726938269392694026941269422694326944269452694626947269482694926950269512695226953269542695526956269572695826959269602696126962269632696426965269662696726968269692697026971269722697326974269752697626977269782697926980269812698226983269842698526986269872698826989269902699126992269932699426995269962699726998269992700027001270022700327004270052700627007270082700927010270112701227013270142701527016270172701827019270202702127022270232702427025270262702727028270292703027031270322703327034270352703627037270382703927040270412704227043270442704527046270472704827049270502705127052270532705427055270562705727058270592706027061270622706327064270652706627067270682706927070270712707227073270742707527076270772707827079270802708127082270832708427085270862708727088270892709027091270922709327094270952709627097270982709927100271012710227103271042710527106271072710827109271102711127112271132711427115271162711727118271192712027121271222712327124271252712627127271282712927130271312713227133271342713527136271372713827139271402714127142271432714427145271462714727148271492715027151271522715327154271552715627157271582715927160271612716227163271642716527166271672716827169271702717127172271732717427175271762717727178271792718027181271822718327184271852718627187271882718927190271912719227193271942719527196271972719827199272002720127202272032720427205272062720727208272092721027211272122721327214272152721627217272182721927220272212722227223272242722527226272272722827229272302723127232272332723427235272362723727238272392724027241272422724327244272452724627247272482724927250272512725227253272542725527256272572725827259272602726127262272632726427265272662726727268272692727027271272722727327274272752727627277272782727927280272812728227283272842728527286272872728827289272902729127292272932729427295272962729727298272992730027301273022730327304273052730627307273082730927310273112731227313273142731527316273172731827319273202732127322273232732427325273262732727328273292733027331273322733327334273352733627337273382733927340273412734227343273442734527346273472734827349273502735127352273532735427355273562735727358273592736027361273622736327364273652736627367273682736927370273712737227373273742737527376273772737827379273802738127382273832738427385273862738727388273892739027391273922739327394273952739627397273982739927400274012740227403274042740527406274072740827409274102741127412274132741427415274162741727418274192742027421274222742327424274252742627427274282742927430274312743227433274342743527436274372743827439274402744127442274432744427445274462744727448274492745027451274522745327454274552745627457274582745927460274612746227463274642746527466274672746827469274702747127472274732747427475274762747727478274792748027481274822748327484274852748627487274882748927490274912749227493274942749527496274972749827499275002750127502275032750427505275062750727508275092751027511275122751327514275152751627517275182751927520275212752227523275242752527526275272752827529275302753127532275332753427535275362753727538275392754027541275422754327544275452754627547275482754927550275512755227553275542755527556275572755827559275602756127562275632756427565275662756727568275692757027571275722757327574275752757627577275782757927580275812758227583275842758527586275872758827589275902759127592275932759427595275962759727598275992760027601276022760327604276052760627607276082760927610276112761227613276142761527616276172761827619276202762127622276232762427625276262762727628276292763027631276322763327634276352763627637276382763927640276412764227643276442764527646276472764827649276502765127652276532765427655276562765727658276592766027661276622766327664276652766627667276682766927670276712767227673276742767527676276772767827679276802768127682276832768427685276862768727688276892769027691276922769327694276952769627697276982769927700277012770227703277042770527706277072770827709277102771127712277132771427715277162771727718277192772027721277222772327724277252772627727277282772927730277312773227733277342773527736277372773827739277402774127742277432774427745277462774727748277492775027751277522775327754277552775627757277582775927760277612776227763277642776527766277672776827769277702777127772277732777427775277762777727778277792778027781277822778327784277852778627787277882778927790277912779227793277942779527796277972779827799278002780127802278032780427805278062780727808278092781027811278122781327814278152781627817278182781927820278212782227823278242782527826278272782827829278302783127832278332783427835278362783727838278392784027841278422784327844278452784627847278482784927850278512785227853278542785527856278572785827859278602786127862278632786427865278662786727868278692787027871278722787327874278752787627877278782787927880278812788227883278842788527886278872788827889278902789127892278932789427895278962789727898278992790027901279022790327904279052790627907279082790927910279112791227913279142791527916279172791827919279202792127922279232792427925279262792727928279292793027931279322793327934279352793627937279382793927940279412794227943279442794527946279472794827949279502795127952279532795427955279562795727958279592796027961279622796327964279652796627967279682796927970279712797227973279742797527976279772797827979279802798127982279832798427985279862798727988279892799027991279922799327994279952799627997279982799928000280012800228003280042800528006280072800828009280102801128012280132801428015280162801728018280192802028021280222802328024280252802628027280282802928030280312803228033280342803528036280372803828039280402804128042280432804428045280462804728048280492805028051280522805328054280552805628057280582805928060280612806228063280642806528066280672806828069280702807128072280732807428075280762807728078280792808028081280822808328084280852808628087280882808928090280912809228093280942809528096280972809828099281002810128102281032810428105281062810728108281092811028111281122811328114281152811628117281182811928120281212812228123281242812528126281272812828129281302813128132281332813428135281362813728138281392814028141281422814328144281452814628147281482814928150281512815228153281542815528156281572815828159281602816128162281632816428165281662816728168281692817028171281722817328174281752817628177281782817928180281812818228183281842818528186281872818828189281902819128192281932819428195281962819728198281992820028201282022820328204282052820628207282082820928210282112821228213282142821528216282172821828219282202822128222282232822428225282262822728228282292823028231282322823328234282352823628237282382823928240282412824228243282442824528246282472824828249282502825128252282532825428255282562825728258282592826028261282622826328264282652826628267282682826928270282712827228273282742827528276282772827828279282802828128282282832828428285282862828728288282892829028291282922829328294282952829628297282982829928300283012830228303283042830528306283072830828309283102831128312283132831428315283162831728318283192832028321283222832328324283252832628327283282832928330283312833228333283342833528336283372833828339283402834128342283432834428345283462834728348283492835028351283522835328354283552835628357283582835928360283612836228363283642836528366283672836828369283702837128372283732837428375283762837728378283792838028381283822838328384283852838628387283882838928390283912839228393283942839528396283972839828399284002840128402284032840428405284062840728408284092841028411284122841328414284152841628417284182841928420284212842228423284242842528426284272842828429284302843128432284332843428435284362843728438284392844028441284422844328444284452844628447284482844928450284512845228453284542845528456284572845828459284602846128462284632846428465284662846728468284692847028471284722847328474284752847628477284782847928480284812848228483284842848528486284872848828489284902849128492284932849428495284962849728498284992850028501285022850328504285052850628507285082850928510285112851228513285142851528516285172851828519285202852128522285232852428525285262852728528285292853028531285322853328534285352853628537285382853928540285412854228543285442854528546285472854828549285502855128552285532855428555285562855728558285592856028561285622856328564285652856628567285682856928570285712857228573285742857528576285772857828579285802858128582285832858428585285862858728588285892859028591285922859328594285952859628597285982859928600286012860228603286042860528606286072860828609286102861128612286132861428615286162861728618286192862028621286222862328624286252862628627286282862928630286312863228633286342863528636286372863828639286402864128642286432864428645286462864728648286492865028651286522865328654286552865628657286582865928660286612866228663286642866528666286672866828669286702867128672286732867428675286762867728678286792868028681286822868328684286852868628687286882868928690286912869228693286942869528696286972869828699287002870128702287032870428705287062870728708287092871028711287122871328714287152871628717287182871928720287212872228723287242872528726287272872828729287302873128732287332873428735287362873728738287392874028741287422874328744287452874628747287482874928750287512875228753287542875528756287572875828759287602876128762287632876428765287662876728768287692877028771287722877328774287752877628777287782877928780287812878228783287842878528786287872878828789287902879128792287932879428795287962879728798287992880028801288022880328804288052880628807288082880928810288112881228813288142881528816288172881828819288202882128822288232882428825288262882728828288292883028831288322883328834288352883628837288382883928840288412884228843288442884528846288472884828849288502885128852288532885428855288562885728858288592886028861288622886328864288652886628867288682886928870288712887228873288742887528876288772887828879288802888128882288832888428885288862888728888288892889028891288922889328894288952889628897288982889928900289012890228903289042890528906289072890828909289102891128912289132891428915289162891728918289192892028921289222892328924289252892628927289282892928930289312893228933289342893528936289372893828939289402894128942289432894428945289462894728948289492895028951289522895328954289552895628957289582895928960289612896228963289642896528966289672896828969289702897128972289732897428975289762897728978289792898028981289822898328984289852898628987289882898928990289912899228993289942899528996289972899828999290002900129002290032900429005290062900729008290092901029011290122901329014290152901629017290182901929020290212902229023290242902529026290272902829029290302903129032290332903429035290362903729038290392904029041290422904329044290452904629047290482904929050290512905229053290542905529056290572905829059290602906129062290632906429065290662906729068290692907029071290722907329074290752907629077290782907929080290812908229083290842908529086290872908829089290902909129092290932909429095290962909729098290992910029101291022910329104291052910629107291082910929110291112911229113291142911529116291172911829119291202912129122291232912429125291262912729128291292913029131291322913329134291352913629137291382913929140291412914229143291442914529146291472914829149291502915129152291532915429155291562915729158291592916029161291622916329164291652916629167291682916929170291712917229173291742917529176291772917829179291802918129182291832918429185291862918729188291892919029191291922919329194291952919629197291982919929200292012920229203292042920529206292072920829209292102921129212292132921429215292162921729218292192922029221292222922329224292252922629227292282922929230292312923229233292342923529236292372923829239292402924129242292432924429245292462924729248292492925029251292522925329254292552925629257292582925929260292612926229263292642926529266292672926829269292702927129272292732927429275292762927729278292792928029281292822928329284292852928629287292882928929290292912929229293292942929529296292972929829299293002930129302293032930429305293062930729308293092931029311293122931329314293152931629317293182931929320293212932229323293242932529326293272932829329293302933129332293332933429335293362933729338293392934029341293422934329344293452934629347293482934929350293512935229353293542935529356293572935829359293602936129362293632936429365293662936729368293692937029371293722937329374293752937629377293782937929380293812938229383293842938529386293872938829389293902939129392293932939429395293962939729398293992940029401294022940329404294052940629407294082940929410294112941229413294142941529416294172941829419294202942129422294232942429425294262942729428294292943029431294322943329434294352943629437294382943929440294412944229443294442944529446294472944829449294502945129452294532945429455294562945729458294592946029461294622946329464294652946629467294682946929470294712947229473294742947529476294772947829479294802948129482294832948429485294862948729488294892949029491294922949329494294952949629497294982949929500295012950229503295042950529506295072950829509295102951129512295132951429515295162951729518295192952029521295222952329524295252952629527295282952929530295312953229533295342953529536295372953829539295402954129542295432954429545295462954729548295492955029551295522955329554295552955629557295582955929560295612956229563295642956529566295672956829569295702957129572295732957429575295762957729578295792958029581295822958329584295852958629587295882958929590295912959229593295942959529596295972959829599296002960129602296032960429605296062960729608296092961029611296122961329614296152961629617296182961929620296212962229623296242962529626296272962829629296302963129632296332963429635296362963729638296392964029641296422964329644296452964629647296482964929650296512965229653296542965529656296572965829659296602966129662296632966429665296662966729668296692967029671296722967329674296752967629677296782967929680296812968229683296842968529686296872968829689296902969129692296932969429695296962969729698296992970029701297022970329704297052970629707297082970929710297112971229713297142971529716297172971829719297202972129722297232972429725297262972729728297292973029731297322973329734297352973629737297382973929740297412974229743297442974529746297472974829749297502975129752297532975429755297562975729758297592976029761297622976329764297652976629767297682976929770297712977229773297742977529776297772977829779297802978129782297832978429785297862978729788297892979029791297922979329794297952979629797297982979929800298012980229803298042980529806298072980829809298102981129812298132981429815298162981729818298192982029821298222982329824298252982629827298282982929830298312983229833298342983529836298372983829839298402984129842298432984429845298462984729848298492985029851298522985329854298552985629857298582985929860298612986229863298642986529866298672986829869298702987129872298732987429875298762987729878298792988029881298822988329884298852988629887298882988929890298912989229893298942989529896298972989829899299002990129902299032990429905299062990729908299092991029911299122991329914299152991629917299182991929920299212992229923299242992529926299272992829929299302993129932299332993429935299362993729938299392994029941299422994329944299452994629947299482994929950299512995229953299542995529956299572995829959299602996129962299632996429965299662996729968299692997029971299722997329974299752997629977299782997929980299812998229983299842998529986299872998829989299902999129992299932999429995299962999729998299993000030001300023000330004300053000630007300083000930010300113001230013300143001530016300173001830019300203002130022300233002430025300263002730028300293003030031300323003330034300353003630037300383003930040300413004230043300443004530046300473004830049300503005130052300533005430055300563005730058300593006030061300623006330064300653006630067300683006930070300713007230073300743007530076300773007830079300803008130082300833008430085300863008730088300893009030091300923009330094300953009630097300983009930100301013010230103301043010530106301073010830109301103011130112301133011430115301163011730118301193012030121301223012330124301253012630127301283012930130301313013230133301343013530136301373013830139301403014130142301433014430145301463014730148301493015030151301523015330154301553015630157301583015930160301613016230163301643016530166301673016830169301703017130172301733017430175301763017730178301793018030181301823018330184301853018630187301883018930190301913019230193301943019530196301973019830199302003020130202302033020430205302063020730208302093021030211302123021330214302153021630217302183021930220302213022230223302243022530226302273022830229302303023130232302333023430235302363023730238302393024030241302423024330244302453024630247302483024930250302513025230253302543025530256302573025830259302603026130262302633026430265302663026730268302693027030271302723027330274302753027630277302783027930280302813028230283302843028530286302873028830289302903029130292302933029430295302963029730298302993030030301303023030330304303053030630307303083030930310303113031230313303143031530316303173031830319303203032130322303233032430325303263032730328303293033030331303323033330334303353033630337303383033930340303413034230343303443034530346303473034830349303503035130352303533035430355303563035730358303593036030361303623036330364303653036630367303683036930370303713037230373303743037530376303773037830379303803038130382303833038430385303863038730388303893039030391303923039330394303953039630397303983039930400304013040230403304043040530406304073040830409304103041130412304133041430415304163041730418304193042030421304223042330424304253042630427304283042930430304313043230433304343043530436304373043830439304403044130442304433044430445304463044730448304493045030451304523045330454304553045630457304583045930460304613046230463304643046530466304673046830469304703047130472304733047430475304763047730478304793048030481304823048330484304853048630487304883048930490304913049230493304943049530496304973049830499305003050130502305033050430505305063050730508305093051030511305123051330514305153051630517305183051930520305213052230523305243052530526305273052830529305303053130532305333053430535305363053730538305393054030541305423054330544305453054630547305483054930550305513055230553305543055530556305573055830559305603056130562305633056430565305663056730568305693057030571305723057330574305753057630577305783057930580305813058230583305843058530586305873058830589305903059130592305933059430595305963059730598305993060030601306023060330604306053060630607306083060930610306113061230613306143061530616306173061830619306203062130622306233062430625306263062730628306293063030631306323063330634306353063630637306383063930640306413064230643306443064530646306473064830649306503065130652306533065430655306563065730658306593066030661306623066330664306653066630667306683066930670306713067230673306743067530676306773067830679306803068130682306833068430685306863068730688306893069030691306923069330694306953069630697306983069930700307013070230703307043070530706307073070830709307103071130712307133071430715307163071730718307193072030721307223072330724307253072630727307283072930730307313073230733307343073530736307373073830739307403074130742307433074430745307463074730748307493075030751307523075330754307553075630757307583075930760307613076230763307643076530766307673076830769307703077130772307733077430775307763077730778307793078030781307823078330784307853078630787307883078930790307913079230793307943079530796307973079830799308003080130802308033080430805308063080730808308093081030811308123081330814308153081630817308183081930820308213082230823308243082530826308273082830829308303083130832308333083430835308363083730838308393084030841308423084330844308453084630847308483084930850308513085230853308543085530856308573085830859308603086130862308633086430865308663086730868308693087030871308723087330874308753087630877308783087930880308813088230883308843088530886308873088830889308903089130892308933089430895308963089730898308993090030901309023090330904309053090630907309083090930910309113091230913309143091530916309173091830919309203092130922309233092430925309263092730928309293093030931309323093330934309353093630937309383093930940309413094230943309443094530946309473094830949309503095130952309533095430955309563095730958309593096030961309623096330964309653096630967309683096930970309713097230973309743097530976309773097830979309803098130982309833098430985309863098730988309893099030991309923099330994309953099630997309983099931000310013100231003310043100531006310073100831009310103101131012310133101431015310163101731018310193102031021310223102331024310253102631027310283102931030310313103231033310343103531036310373103831039310403104131042310433104431045310463104731048310493105031051310523105331054310553105631057310583105931060310613106231063310643106531066310673106831069310703107131072310733107431075310763107731078310793108031081310823108331084310853108631087310883108931090310913109231093310943109531096310973109831099311003110131102311033110431105311063110731108311093111031111311123111331114311153111631117311183111931120311213112231123311243112531126311273112831129311303113131132311333113431135311363113731138311393114031141311423114331144311453114631147311483114931150311513115231153311543115531156311573115831159311603116131162311633116431165311663116731168311693117031171311723117331174311753117631177311783117931180311813118231183311843118531186311873118831189311903119131192311933119431195311963119731198311993120031201312023120331204312053120631207312083120931210312113121231213312143121531216312173121831219312203122131222312233122431225312263122731228312293123031231312323123331234312353123631237312383123931240312413124231243312443124531246312473124831249312503125131252312533125431255312563125731258312593126031261312623126331264312653126631267312683126931270312713127231273312743127531276312773127831279312803128131282312833128431285312863128731288312893129031291312923129331294312953129631297312983129931300313013130231303313043130531306313073130831309313103131131312313133131431315313163131731318313193132031321313223132331324313253132631327313283132931330313313133231333313343133531336313373133831339313403134131342313433134431345313463134731348313493135031351313523135331354313553135631357313583135931360313613136231363313643136531366313673136831369313703137131372313733137431375313763137731378313793138031381313823138331384313853138631387313883138931390313913139231393313943139531396313973139831399314003140131402314033140431405314063140731408314093141031411314123141331414314153141631417314183141931420314213142231423314243142531426314273142831429314303143131432314333143431435314363143731438314393144031441314423144331444314453144631447314483144931450314513145231453314543145531456314573145831459314603146131462314633146431465314663146731468314693147031471314723147331474314753147631477314783147931480314813148231483314843148531486314873148831489314903149131492314933149431495314963149731498314993150031501315023150331504315053150631507315083150931510315113151231513315143151531516315173151831519315203152131522315233152431525315263152731528315293153031531315323153331534315353153631537315383153931540315413154231543315443154531546315473154831549315503155131552315533155431555315563155731558315593156031561315623156331564315653156631567315683156931570315713157231573315743157531576315773157831579315803158131582315833158431585315863158731588315893159031591315923159331594315953159631597315983159931600316013160231603316043160531606316073160831609316103161131612316133161431615316163161731618316193162031621316223162331624316253162631627316283162931630316313163231633316343163531636316373163831639316403164131642316433164431645316463164731648316493165031651316523165331654316553165631657316583165931660316613166231663316643166531666316673166831669316703167131672316733167431675316763167731678316793168031681316823168331684316853168631687316883168931690316913169231693316943169531696316973169831699317003170131702317033170431705317063170731708317093171031711317123171331714317153171631717317183171931720317213172231723317243172531726317273172831729317303173131732317333173431735317363173731738317393174031741317423174331744317453174631747317483174931750317513175231753317543175531756317573175831759317603176131762317633176431765317663176731768317693177031771317723177331774317753177631777317783177931780317813178231783317843178531786317873178831789317903179131792317933179431795317963179731798317993180031801318023180331804318053180631807318083180931810318113181231813318143181531816318173181831819318203182131822318233182431825318263182731828318293183031831318323183331834318353183631837318383183931840318413184231843318443184531846318473184831849318503185131852318533185431855318563185731858318593186031861318623186331864318653186631867318683186931870318713187231873318743187531876318773187831879318803188131882318833188431885318863188731888318893189031891318923189331894318953189631897318983189931900319013190231903319043190531906319073190831909319103191131912319133191431915319163191731918319193192031921319223192331924319253192631927319283192931930319313193231933319343193531936319373193831939319403194131942319433194431945319463194731948319493195031951319523195331954319553195631957319583195931960319613196231963319643196531966319673196831969319703197131972319733197431975319763197731978319793198031981319823198331984319853198631987319883198931990319913199231993319943199531996319973199831999320003200132002320033200432005320063200732008320093201032011320123201332014320153201632017320183201932020320213202232023320243202532026320273202832029320303203132032320333203432035320363203732038320393204032041320423204332044320453204632047320483204932050320513205232053320543205532056320573205832059320603206132062320633206432065320663206732068320693207032071320723207332074320753207632077320783207932080320813208232083320843208532086320873208832089320903209132092320933209432095320963209732098320993210032101321023210332104321053210632107321083210932110321113211232113321143211532116321173211832119321203212132122321233212432125321263212732128321293213032131321323213332134321353213632137321383213932140321413214232143321443214532146321473214832149321503215132152321533215432155321563215732158321593216032161321623216332164321653216632167321683216932170321713217232173321743217532176321773217832179321803218132182321833218432185321863218732188321893219032191321923219332194321953219632197321983219932200322013220232203322043220532206322073220832209322103221132212322133221432215322163221732218322193222032221322223222332224322253222632227322283222932230322313223232233322343223532236322373223832239322403224132242322433224432245322463224732248322493225032251322523225332254322553225632257322583225932260322613226232263322643226532266322673226832269322703227132272322733227432275322763227732278322793228032281322823228332284322853228632287322883228932290322913229232293322943229532296322973229832299323003230132302323033230432305323063230732308323093231032311323123231332314323153231632317323183231932320323213232232323323243232532326323273232832329323303233132332323333233432335323363233732338323393234032341323423234332344323453234632347323483234932350323513235232353323543235532356323573235832359323603236132362323633236432365323663236732368323693237032371323723237332374323753237632377323783237932380323813238232383323843238532386323873238832389323903239132392323933239432395323963239732398323993240032401324023240332404324053240632407324083240932410324113241232413324143241532416324173241832419324203242132422324233242432425324263242732428324293243032431324323243332434324353243632437324383243932440324413244232443324443244532446324473244832449324503245132452324533245432455324563245732458324593246032461324623246332464324653246632467324683246932470324713247232473324743247532476324773247832479324803248132482324833248432485324863248732488324893249032491324923249332494324953249632497324983249932500325013250232503325043250532506325073250832509325103251132512325133251432515325163251732518325193252032521325223252332524325253252632527325283252932530325313253232533325343253532536325373253832539325403254132542325433254432545325463254732548325493255032551325523255332554325553255632557325583255932560325613256232563325643256532566325673256832569325703257132572325733257432575325763257732578325793258032581325823258332584325853258632587325883258932590325913259232593325943259532596325973259832599326003260132602326033260432605326063260732608326093261032611326123261332614326153261632617326183261932620326213262232623326243262532626326273262832629326303263132632326333263432635326363263732638326393264032641326423264332644326453264632647326483264932650326513265232653326543265532656326573265832659326603266132662326633266432665326663266732668326693267032671326723267332674326753267632677326783267932680326813268232683326843268532686326873268832689326903269132692326933269432695326963269732698326993270032701327023270332704327053270632707327083270932710327113271232713327143271532716327173271832719327203272132722327233272432725327263272732728327293273032731327323273332734327353273632737327383273932740327413274232743327443274532746327473274832749327503275132752327533275432755327563275732758327593276032761327623276332764327653276632767327683276932770327713277232773327743277532776327773277832779327803278132782327833278432785327863278732788327893279032791327923279332794327953279632797327983279932800328013280232803328043280532806328073280832809328103281132812328133281432815328163281732818328193282032821328223282332824328253282632827328283282932830328313283232833328343283532836328373283832839328403284132842328433284432845328463284732848328493285032851328523285332854328553285632857328583285932860328613286232863328643286532866328673286832869328703287132872328733287432875328763287732878328793288032881328823288332884328853288632887328883288932890328913289232893328943289532896328973289832899329003290132902329033290432905329063290732908329093291032911329123291332914329153291632917329183291932920329213292232923329243292532926329273292832929329303293132932329333293432935329363293732938329393294032941329423294332944329453294632947329483294932950329513295232953329543295532956329573295832959329603296132962329633296432965329663296732968329693297032971329723297332974329753297632977329783297932980329813298232983329843298532986329873298832989329903299132992329933299432995329963299732998329993300033001330023300333004330053300633007330083300933010330113301233013330143301533016330173301833019330203302133022330233302433025330263302733028330293303033031330323303333034330353303633037330383303933040330413304233043330443304533046330473304833049330503305133052330533305433055330563305733058330593306033061330623306333064330653306633067330683306933070330713307233073330743307533076330773307833079330803308133082330833308433085330863308733088330893309033091330923309333094330953309633097330983309933100331013310233103331043310533106331073310833109331103311133112331133311433115331163311733118331193312033121331223312333124331253312633127331283312933130331313313233133331343313533136331373313833139331403314133142331433314433145331463314733148331493315033151331523315333154331553315633157331583315933160331613316233163331643316533166331673316833169331703317133172331733317433175331763317733178331793318033181331823318333184331853318633187331883318933190331913319233193331943319533196331973319833199332003320133202332033320433205332063320733208332093321033211332123321333214332153321633217332183321933220332213322233223332243322533226332273322833229332303323133232332333323433235332363323733238332393324033241332423324333244332453324633247332483324933250332513325233253332543325533256332573325833259332603326133262332633326433265332663326733268332693327033271332723327333274332753327633277332783327933280332813328233283332843328533286332873328833289332903329133292332933329433295332963329733298332993330033301333023330333304333053330633307333083330933310333113331233313333143331533316333173331833319333203332133322333233332433325333263332733328333293333033331333323333333334333353333633337333383333933340333413334233343333443334533346333473334833349333503335133352333533335433355333563335733358333593336033361333623336333364333653336633367333683336933370333713337233373333743337533376333773337833379333803338133382333833338433385333863338733388333893339033391333923339333394333953339633397333983339933400334013340233403334043340533406334073340833409334103341133412334133341433415334163341733418334193342033421334223342333424334253342633427334283342933430334313343233433334343343533436334373343833439334403344133442334433344433445334463344733448334493345033451334523345333454334553345633457334583345933460334613346233463334643346533466334673346833469334703347133472334733347433475334763347733478334793348033481334823348333484334853348633487334883348933490334913349233493334943349533496334973349833499335003350133502335033350433505335063350733508335093351033511335123351333514335153351633517335183351933520335213352233523335243352533526
  1. <!DOCTYPE Register_Definition_File>
  2. <Processor name="LPC43xx" description="Register cmsis file for LPC43xx parts">
  3. <RegisterGroup name="SCT" start="0x40000000" description="State Configurable Timer (SCT) with dither engine ">
  4. <Register start="+0x000" size="4" name="CONFIG" access="Read/Write" description="SCT configuration register" reset_value="0x00007E00" reset_mask="0xFFFFFFFF">
  5. <BitField start="0" size="1" name="UNIFY" description="SCT operation">
  6. <Enum name="16_BIT" start="0" description="16-bit.The SCT operates as two 16-bit counters named L and H." />
  7. <Enum name="32_BIT" start="1" description="32-bit. The SCT operates as a unified 32-bit counter." />
  8. </BitField>
  9. <BitField start="1" size="2" name="CLKMODE" description="SCT clock mode">
  10. <Enum name="BUS_CLOCK" start="0x0" description="Bus clock. The bus clock clocks the SCT and prescalers." />
  11. <Enum name="PRESCALED_BUS_CLOCK" start="0x1" description="Prescaled bus clock. The SCT clock is the bus clock, but the prescalers are enabled to count only when sampling of the input selected by the CKSEL field finds the selected edge. The minimum pulse width on the clock input is 1 bus clock period. This mode is the high-performance sampled-clock mode." />
  12. <Enum name="SCT_INPUT" start="0x2" description="SCT Input. The input selected by CKSEL clocks the SCT and prescalers. The input is synchronized to the bus clock and possibly inverted. The minimum pulse width on the clock input is 1 bus clock period. This mode is the low-power sampled-clock mode." />
  13. <Enum name="RESERVED" start="0x3" description="Reserved." />
  14. </BitField>
  15. <BitField start="3" size="4" name="CKSEL" description="SCT clock select">
  16. <Enum name="RISING_EDGES_ON_INPU" start="0x0" description="Rising edges on input 0." />
  17. <Enum name="FALLING_EDGES_ON_INP" start="0x1" description="Falling edges on input 0." />
  18. <Enum name="RISING_EDGES_ON_INPU" start="0x2" description="Rising edges on input 1." />
  19. <Enum name="FALLING_EDGES_ON_INP" start="0x3" description="Falling edges on input 1." />
  20. <Enum name="RISING_EDGES_ON_INPU" start="0x4" description="Rising edges on input 2." />
  21. <Enum name="FALLING_EDGES_ON_INP" start="0x5" description="Falling edges on input 2." />
  22. <Enum name="RISING_EDGES_ON_INPU" start="0x6" description="Rising edges on input 3." />
  23. <Enum name="FALLING_EDGES_ON_INP" start="0x7" description="Falling edges on input 3." />
  24. <Enum name="RISING_EDGES_ON_INPU" start="0x8" description="Rising edges on input 4." />
  25. <Enum name="FALLING_EDGES_ON_INP" start="0x9" description="Falling edges on input 4." />
  26. <Enum name="RISING_EDGES_ON_INPU" start="0xA" description="Rising edges on input 5." />
  27. <Enum name="FALLING_EDGES_ON_INP" start="0xB" description="Falling edges on input 5." />
  28. <Enum name="RISING_EDGES_ON_INPU" start="0xC" description="Rising edges on input 6." />
  29. <Enum name="FALLING_EDGES_ON_INP" start="0xD" description="Falling edges on input 6." />
  30. <Enum name="RISING_EDGES_ON_INPU" start="0xE" description="Rising edges on input 7." />
  31. <Enum name="FALLING_EDGES_ON_INP" start="0xF" description="Falling edges on input 7." />
  32. </BitField>
  33. <BitField start="7" size="1" name="NORELAOD_L" description="A 1 in this bit prevents the lower match and fractional match registers from being reloaded from their respective reload registers. Software can write to set or clear this bit at any time. This bit applies to both the higher and lower registers when the UNIFY bit is set." />
  34. <BitField start="8" size="1" name="NORELOAD_H" description="A 1 in this bit prevents the higher match and fractional match registers from being reloaded from their respective reload registers. Software can write to set or clear this bit at any time. This bit is not used when the UNIFY bit is set." />
  35. <BitField start="9" size="8" name="INSYNC" description="Synchronization for input n (bit 9 = input 0, bit 10 = input 1,..., bit 16 = input 7). A 1 in one of these bits subjects the corresponding input to synchronization to the SCT clock, before it is used to create an event. If an input is synchronous to the SCT clock, keep its bit 0 for faster response. When the CKMODE field is 1x, the bit in this field, corresponding to the input selected by the CKSEL field, is not used." />
  36. <BitField start="17" size="1" name="AUTOLIMIT_L" description="A one in this bit causes a match on match register 0 to be treated as a de-facto LIMIT condition without the need to define an associated event. As with any LIMIT event, this automatic limit causes the counter to be cleared to zero in uni-directional mode or to change the direction of count in bi-directional mode. Software can write to set or clear this bit at any time. This bit applies to both the higher and lower registers when the UNIFY bit is set." />
  37. <BitField start="18" size="1" name="AUTOLIMIT_H" description="A one in this bit will cause a match on match register 0 to be treated as a de-facto LIMIT condition without the need to define an associated event. As with any LIMIT event, this automatic limit causes the counter to be cleared to zero in uni-directional mode or to change the direction of count in bi-directional mode. Software can write to set or clear this bit at any time. This bit is not used when the UNIFY bit is set." />
  38. <BitField start="19" size="13" name="RESERVED" description="Reserved" />
  39. </Register>
  40. <Register start="+0x004" size="4" name="CTRL" access="Read/Write" description="SCT control register" reset_value="0x00040004" reset_mask="0xFFFFFFFF">
  41. <BitField start="0" size="1" name="DOWN_L" description="This bit is 1 when the L or unified counter is counting down. Hardware sets this bit when the counter limit is reached and BIDIR is 1. Hardware clears this bit when the counter reaches 0 or when the counter is counting down and a limit condition occurs." />
  42. <BitField start="1" size="1" name="STOP_L" description="When this bit is 1 and HALT is 0, the L or unified counter does not run but I/O events related to the counter can occur. If such an event matches the mask in the Start register, this bit is cleared and counting resumes." />
  43. <BitField start="2" size="1" name="HALT_L" description="When this bit is 1, the L or unified counter does not run and no events can occur. A reset sets this bit. When the HALT_L bit is one, the STOP_L bit is cleared. If you want to remove the halt condition and keep the SCT in the stop condition (not running), then you can change the halt and stop condition with one single write to this register. Once set, only software can clear this bit to restore counter operation." />
  44. <BitField start="3" size="1" name="CLRCTR_L" description="Writing a 1 to this bit clears the L or unified counter. This bit always reads as 0." />
  45. <BitField start="4" size="1" name="BIDIR_L" description="L or unified counter direction select">
  46. <Enum name="UP" start="0" description="Up. The counter counts up to its limit condition, then is cleared to zero." />
  47. <Enum name="UPDOWN" start="1" description="Up-down. The counter counts up to its limit, then counts down to a limit condition or to 0." />
  48. </BitField>
  49. <BitField start="5" size="8" name="PRE_L" description="Specifies the factor by which the SCT clock is prescaled to produce the L or unified counter clock. The counter clock is clocked at the rate of the SCT clock divided by PRE_L+1. Clear the counter (by writing a 1 to the CLRCTR bit) whenever changing the PRE value." />
  50. <BitField start="13" size="3" name="RESERVED" description="Reserved" />
  51. <BitField start="16" size="1" name="DOWN_H" description="This bit is 1 when the H counter is counting down. Hardware sets this bit when the counter limit is reached and BIDIR is 1. Hardware clears this bit when the counter reaches 0 or when the counter is counting down and a limit condition occurs." />
  52. <BitField start="17" size="1" name="STOP_H" description="When this bit is 1 and HALT is 0, the H counter does not run but I/O events related to the counter can occur. If such an event matches the mask in the Start register, this bit is cleared and counting resumes." />
  53. <BitField start="18" size="1" name="HALT_H" description="When this bit is 1, the H counter does not run and no events can occur. A reset sets this bit. When the HALT_H bit is one, the STOP_H bit is cleared. If you want to remove the halt condition and keep the SCT in the stop condition (not running), then you can change the halt and stop condition with one single write to this register. Once set, this bit can only be cleared by software to restore counter operation." />
  54. <BitField start="19" size="1" name="CLRCTR_H" description="Writing a 1 to this bit clears the H counter. This bit always reads as 0." />
  55. <BitField start="20" size="1" name="BIDIR_H" description="Direction select">
  56. <Enum name="UP" start="0" description="Up. The H counter counts up to its limit condition, then is cleared to zero." />
  57. <Enum name="UPDOWN" start="1" description="Up-down. The H counter counts up to its limit, then counts down to a limit condition or to 0." />
  58. </BitField>
  59. <BitField start="21" size="8" name="PRE_H" description="Specifies the factor by which the SCT clock is prescaled to produce the H counter clock. The counter clock is clocked at the rate of the SCT clock divided by PRELH+1. Clear the counter (by writing a 1 to the CLRCTR bit) whenever changing the PRE value." />
  60. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  61. </Register>
  62. <Register start="+0x008" size="4" name="LIMIT" access="Read/Write" description="SCT limit register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  63. <BitField start="0" size="16" name="LIMMSK_L" description="If bit n is one, event n is used as a counter limit event for the L or unified counter (event 0 = bit 0, event 1 = bit 1, event 15 = bit 15)." />
  64. <BitField start="16" size="16" name="LIMMSK_H" description="If bit n is one, event n is used as a counter limit event for the H counter (event 0 = bit 16, event 1 = bit 17, event 15 = bit 31)." />
  65. </Register>
  66. <Register start="+0x00C" size="4" name="HALT" access="Read/Write" description="SCT halt condition register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  67. <BitField start="0" size="16" name="HALTMSK_L" description="If bit n is one, event n sets the HALT_L bit in the CTRL register (event 0 = bit 0, event 1 = bit 1, event 15 = bit 15)." />
  68. <BitField start="16" size="16" name="HALTMSK_H" description="If bit n is one, event n sets the HALT_H bit in the CTRL register (event 0 = bit 16, event 1 = bit 17, event 15 = bit 31)." />
  69. </Register>
  70. <Register start="+0x010" size="4" name="STOP" access="Read/Write" description="SCT stop condition register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  71. <BitField start="0" size="16" name="STOPMSK_L" description="If bit n is one, event n sets the STOP_L bit in the CTRL register (event 0 = bit 0, event 1 = bit 1, event 15 = bit 15)." />
  72. <BitField start="16" size="16" name="STOPMSK_H" description="If bit n is one, event n sets the STOP_H bit in the CTRL register (event 0 = bit 16, event 1 = bit 17, event 15 = bit 31)." />
  73. </Register>
  74. <Register start="+0x014" size="4" name="START" access="Read/Write" description="SCT start condition register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  75. <BitField start="0" size="16" name="STARTMSK_L" description="If bit n is one, event n clears the STOP_L bit in the CTRL register (event 0 = bit 0, event 1 = bit 1, event 15 = bit 15)." />
  76. <BitField start="16" size="16" name="STARTMSK_H" description="If bit n is one, event n clears the STOP_H bit in the CTRL register (event 0 = bit 16, event 1 = bit 17, event 15 = bit 31)." />
  77. </Register>
  78. <Register start="+0x018" size="4" name="DITHER" access="Read/Write" description="SCT dither condition register" reset_value="0" reset_mask="0x00000000">
  79. <BitField start="0" size="16" name="DITHMSK_L" description="If bit n is one, the event n causes the dither engine to advance to the next element in the dither pattern at the start of the next counter cycle of the 16-bit low counter or the unified counter (event 0 = bit 0, event 1 = bit 1, event 15 = bit 15). If all bits are set to 0, the dither pattern automatically advances at the start of every new counter cycle." />
  80. <BitField start="16" size="16" name="DITHMSK_H" description="If bit n is one, the event n causes the dither engine to advance to the next element in the dither pattern at the start of the next counter cycle of the 16-bit high counter (event 0 = bit 0, event 1 = bit 1, event 15 = bit 15). If all bits are set to 0, the dither pattern automatically advances at the start of every new counter cycle." />
  81. </Register>
  82. <Register start="+0x040" size="4" name="COUNT" access="Read/Write" description="SCT counter register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  83. <BitField start="0" size="16" name="CTR_L" description="When UNIFY = 0, read or write the 16-bit L counter value. When UNIFY = 1, read or write the lower 16 bits of the 32-bit unified counter." />
  84. <BitField start="16" size="16" name="CTR_H" description="When UNIFY = 0, read or write the 16-bit H counter value. When UNIFY = 1, read or write the upper 16 bits of the 32-bit unified counter." />
  85. </Register>
  86. <Register start="+0x044" size="4" name="STATE" access="Read/Write" description="SCT state register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  87. <BitField start="0" size="5" name="STATE_L" description="State variable." />
  88. <BitField start="5" size="11" name="RESERVED" description="Reserved." />
  89. <BitField start="16" size="5" name="STATE_H" description="State variable." />
  90. <BitField start="21" size="11" name="RESERVED" description="Reserved." />
  91. </Register>
  92. <Register start="+0x048" size="4" name="INPUT" access="ReadOnly" description="SCT input register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  93. <BitField start="0" size="1" name="AIN0" description="Real-time status of input 0." />
  94. <BitField start="1" size="1" name="AIN1" description="Real-time status of input 1." />
  95. <BitField start="2" size="1" name="AIN2" description="Real-time status of input 2." />
  96. <BitField start="3" size="1" name="AIN3" description="Real-time status of input 3." />
  97. <BitField start="4" size="1" name="AIN4" description="Real-time status of input 4." />
  98. <BitField start="5" size="1" name="AIN5" description="Real-time status of input 5." />
  99. <BitField start="6" size="1" name="AIN6" description="Real-time status of input 6." />
  100. <BitField start="7" size="1" name="AIN7" description="Real-time status of input 7." />
  101. <BitField start="8" size="8" name="RESERVED" description="Reserved." />
  102. <BitField start="16" size="1" name="SIN0" description="Input 0 state synchronized to the SCT clock." />
  103. <BitField start="17" size="1" name="SIN1" description="Input 1 state synchronized to the SCT clock." />
  104. <BitField start="18" size="1" name="SIN2" description="Input 2 state synchronized to the SCT clock." />
  105. <BitField start="19" size="1" name="SIN3" description="Input 3 state synchronized to the SCT clock." />
  106. <BitField start="20" size="1" name="SIN4" description="Input 4 state synchronized to the SCT clock." />
  107. <BitField start="21" size="1" name="SIN5" description="Input 5 state synchronized to the SCT clock." />
  108. <BitField start="22" size="1" name="SIN6" description="Input 6 state synchronized to the SCT clock." />
  109. <BitField start="23" size="1" name="SIN7" description="Input 7 state synchronized to the SCT clock." />
  110. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  111. </Register>
  112. <Register start="+0x04C" size="4" name="REGMODE" access="Read/Write" description="SCT match/capture registers mode register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  113. <BitField start="0" size="16" name="REGMOD_L" description="Each bit controls one pair of match/capture registers (register 0 = bit 0, register 1 = bit 1,..., register 15 = bit 15). 0 = registers operate as match registers. 1 = registers operate as capture registers." />
  114. <BitField start="16" size="16" name="REGMOD_H" description="Each bit controls one pair of match/capture registers (register 0 = bit 16, register 1 = bit 17,..., register 15 = bit 31). 0 = registers operate as match registers. 1 = registers operate as capture registers." />
  115. </Register>
  116. <Register start="+0x050" size="4" name="OUTPUT" access="Read/Write" description="SCT output register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  117. <BitField start="0" size="16" name="OUT" description="Writing a 1 to bit n makes the corresponding output HIGH. 0 makes the corresponding output LOW (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  118. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  119. </Register>
  120. <Register start="+0x054" size="4" name="OUTPUTDIRCTRL" access="Read/Write" description="SCT output counter direction control register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  121. <BitField start="0" size="2" name="SETCLR0" description="Set/clear operation on output 0. Value 0x3 is reserved. Do not program this value.">
  122. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  123. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  124. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  125. </BitField>
  126. <BitField start="2" size="2" name="SETCLR1" description="Set/clear operation on output 1. Value 0x3 is reserved. Do not program this value.">
  127. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  128. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  129. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  130. </BitField>
  131. <BitField start="4" size="2" name="SETCLR2" description="Set/clear operation on output 2. Value 0x3 is reserved. Do not program this value.">
  132. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  133. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  134. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  135. </BitField>
  136. <BitField start="6" size="2" name="SETCLR3" description="Set/clear operation on output 3. Value 0x3 is reserved. Do not program this value.">
  137. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  138. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  139. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  140. </BitField>
  141. <BitField start="8" size="2" name="SETCLR4" description="Set/clear operation on output 4. Value 0x3 is reserved. Do not program this value.">
  142. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  143. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  144. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  145. </BitField>
  146. <BitField start="10" size="2" name="SETCLR5" description="Set/clear operation on output 5. Value 0x3 is reserved. Do not program this value.">
  147. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  148. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  149. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  150. </BitField>
  151. <BitField start="12" size="2" name="SETCLR6" description="Set/clear operation on output 6. Value 0x3 is reserved. Do not program this value.">
  152. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  153. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  154. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  155. </BitField>
  156. <BitField start="14" size="2" name="SETCLR7" description="Set/clear operation on output 7. Value 0x3 is reserved. Do not program this value.">
  157. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  158. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  159. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  160. </BitField>
  161. <BitField start="16" size="2" name="SETCLR8" description="Set/clear operation on output 8. Value 0x3 is reserved. Do not program this value.">
  162. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  163. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  164. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  165. </BitField>
  166. <BitField start="18" size="2" name="SETCLR9" description="Set/clear operation on output 9. Value 0x3 is reserved. Do not program this value.">
  167. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  168. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  169. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  170. </BitField>
  171. <BitField start="20" size="2" name="SETCLR10" description="Set/clear operation on output 5. Value 0x3 is reserved. Do not program this value.">
  172. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  173. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  174. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  175. </BitField>
  176. <BitField start="22" size="2" name="SETCLR11" description="Set/clear operation on output 11. Value 0x3 is reserved. Do not program this value.">
  177. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  178. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  179. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  180. </BitField>
  181. <BitField start="24" size="2" name="SETCLR12" description="Set/clear operation on output 12. Value 0x3 is reserved. Do not program this value.">
  182. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  183. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  184. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  185. </BitField>
  186. <BitField start="26" size="2" name="SETCLR13" description="Set/clear operation on output 13. Value 0x3 is reserved. Do not program this value.">
  187. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  188. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  189. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  190. </BitField>
  191. <BitField start="28" size="2" name="SETCLR14" description="Set/clear operation on output 14. Value 0x3 is reserved. Do not program this value.">
  192. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  193. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  194. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  195. </BitField>
  196. <BitField start="30" size="2" name="SETCLR15" description="Set/clear operation on output 15. Value 0x3 is reserved. Do not program this value.">
  197. <Enum name="INDEPENDENT" start="0x0" description="Independent. Set and clear do not depend on any counter." />
  198. <Enum name="L_COUNTER" start="0x1" description="L counter. Set and clear are reversed when counter L or the unified counter is counting down." />
  199. <Enum name="H_COUNTER" start="0x2" description="H counter. Set and clear are reversed when counter H is counting down. Do not use if UNIFY = 1." />
  200. </BitField>
  201. </Register>
  202. <Register start="+0x058" size="4" name="RES" access="Read/Write" description="SCT conflict resolution register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  203. <BitField start="0" size="2" name="O0RES" description="Effect of simultaneous set and clear on output 0.">
  204. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  205. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR0 field)." />
  206. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR0 field)." />
  207. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  208. </BitField>
  209. <BitField start="2" size="2" name="O1RES" description="Effect of simultaneous set and clear on output 1.">
  210. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  211. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR1 field)." />
  212. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR1 field)." />
  213. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  214. </BitField>
  215. <BitField start="4" size="2" name="O2RES" description="Effect of simultaneous set and clear on output 2.">
  216. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  217. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR2 field)." />
  218. <Enum name="CLEAR_OUTPUT_N_OR_S" start="0x2" description="Clear output n (or set based on the SETCLR2 field)." />
  219. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  220. </BitField>
  221. <BitField start="6" size="2" name="O3RES" description="Effect of simultaneous set and clear on output 3.">
  222. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  223. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR3 field)." />
  224. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR3 field)." />
  225. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  226. </BitField>
  227. <BitField start="8" size="2" name="O4RES" description="Effect of simultaneous set and clear on output 4.">
  228. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  229. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR4 field)." />
  230. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR4 field)." />
  231. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  232. </BitField>
  233. <BitField start="10" size="2" name="O5RES" description="Effect of simultaneous set and clear on output 5.">
  234. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  235. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR5 field)." />
  236. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR5 field)." />
  237. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  238. </BitField>
  239. <BitField start="12" size="2" name="O6RES" description="Effect of simultaneous set and clear on output 6.">
  240. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  241. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR6 field)." />
  242. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR6 field)." />
  243. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  244. </BitField>
  245. <BitField start="14" size="2" name="O7RES" description="Effect of simultaneous set and clear on output 7.">
  246. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  247. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR7 field)." />
  248. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR7 field)." />
  249. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  250. </BitField>
  251. <BitField start="16" size="2" name="O8RES" description="Effect of simultaneous set and clear on output 8.">
  252. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  253. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR8 field)." />
  254. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR8 field)." />
  255. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  256. </BitField>
  257. <BitField start="18" size="2" name="O9RES" description="Effect of simultaneous set and clear on output 9.">
  258. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  259. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR9 field)." />
  260. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR9 field)." />
  261. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  262. </BitField>
  263. <BitField start="20" size="2" name="O10RES" description="Effect of simultaneous set and clear on output 10.">
  264. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  265. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR10 field)." />
  266. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR10 field)." />
  267. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  268. </BitField>
  269. <BitField start="22" size="2" name="O11RES" description="Effect of simultaneous set and clear on output 11.">
  270. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  271. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR11 field)." />
  272. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR11 field)." />
  273. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  274. </BitField>
  275. <BitField start="24" size="2" name="O12RES" description="Effect of simultaneous set and clear on output 12.">
  276. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  277. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR12 field)." />
  278. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR12 field)." />
  279. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  280. </BitField>
  281. <BitField start="26" size="2" name="O13RES" description="Effect of simultaneous set and clear on output 13.">
  282. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  283. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR13 field)." />
  284. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR13 field)." />
  285. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  286. </BitField>
  287. <BitField start="28" size="2" name="O14RES" description="Effect of simultaneous set and clear on output 14.">
  288. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  289. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR14 field)." />
  290. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR14 field)." />
  291. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  292. </BitField>
  293. <BitField start="30" size="2" name="O15RES" description="Effect of simultaneous set and clear on output 15.">
  294. <Enum name="NO_CHANGE" start="0x0" description="No change." />
  295. <Enum name="SET_OUTPUT_OR_CLEAR" start="0x1" description="Set output (or clear based on the SETCLR15 field)." />
  296. <Enum name="CLEAR_OUTPUT_OR_SET" start="0x2" description="Clear output (or set based on the SETCLR15 field)." />
  297. <Enum name="TOGGLE_OUTPUT" start="0x3" description="Toggle output." />
  298. </BitField>
  299. </Register>
  300. <Register start="+0x05C" size="4" name="DMAREQ0" access="Read/Write" description="SCT DMA request 0 register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  301. <BitField start="0" size="1" name="DEV_00" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  302. <BitField start="1" size="1" name="DEV_01" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  303. <BitField start="2" size="1" name="DEV_02" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  304. <BitField start="3" size="1" name="DEV_03" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  305. <BitField start="4" size="1" name="DEV_04" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  306. <BitField start="5" size="1" name="DEV_05" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  307. <BitField start="6" size="1" name="DEV_06" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  308. <BitField start="7" size="1" name="DEV_07" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  309. <BitField start="8" size="1" name="DEV_08" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  310. <BitField start="9" size="1" name="DEV_09" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  311. <BitField start="10" size="1" name="DEV_010" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  312. <BitField start="11" size="1" name="DEV_011" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  313. <BitField start="12" size="1" name="DEV_012" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  314. <BitField start="13" size="1" name="DEV_013" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  315. <BitField start="14" size="1" name="DEV_014" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  316. <BitField start="15" size="1" name="DEV_015" description="If bit n is one, event n sets DMA request 0 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  317. <BitField start="16" size="14" name="RESERVED" description="Reserved" />
  318. <BitField start="30" size="1" name="DRL0" description="A 1 in this bit makes the SCT set DMA request 0 when it loads the Match_L/Unified registers from the Reload_L/Unified registers." />
  319. <BitField start="31" size="1" name="DRQ0" description="This read-only bit indicates the state of DMA Request 0" />
  320. </Register>
  321. <Register start="+0x060" size="4" name="DMAREQ1" access="Read/Write" description="SCT DMA request 1 register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  322. <BitField start="0" size="1" name="DEV_10" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  323. <BitField start="1" size="1" name="DEV_11" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  324. <BitField start="2" size="1" name="DEV_12" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  325. <BitField start="3" size="1" name="DEV_13" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  326. <BitField start="4" size="1" name="DEV_14" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  327. <BitField start="5" size="1" name="DEV_15" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  328. <BitField start="6" size="1" name="DEV_16" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  329. <BitField start="7" size="1" name="DEV_17" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  330. <BitField start="8" size="1" name="DEV_18" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  331. <BitField start="9" size="1" name="DEV_19" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  332. <BitField start="10" size="1" name="DEV_110" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  333. <BitField start="11" size="1" name="DEV_111" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  334. <BitField start="12" size="1" name="DEV_112" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  335. <BitField start="13" size="1" name="DEV_113" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  336. <BitField start="14" size="1" name="DEV_114" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  337. <BitField start="15" size="1" name="DEV_115" description="If bit n is one, event n sets DMA request 1 (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  338. <BitField start="16" size="14" name="RESERVED" description="Reserved" />
  339. <BitField start="30" size="1" name="DRL1" description="A 1 in this bit makes the SCT set DMA request 1 when it loads the Match L/Unified registers from the Reload L/Unified registers." />
  340. <BitField start="31" size="1" name="DRQ1" description="This read-only bit indicates the state of DMA Request 1." />
  341. </Register>
  342. <Register start="+0x0F0" size="4" name="EVEN" access="Read/Write" description="SCT event enable register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  343. <BitField start="0" size="1" name="IEN0" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  344. <BitField start="1" size="1" name="IEN1" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  345. <BitField start="2" size="1" name="IEN2" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  346. <BitField start="3" size="1" name="IEN3" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  347. <BitField start="4" size="1" name="IEN4" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  348. <BitField start="5" size="1" name="IEN5" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  349. <BitField start="6" size="1" name="IEN6" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  350. <BitField start="7" size="1" name="IEN7" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  351. <BitField start="8" size="1" name="IEN8" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  352. <BitField start="9" size="1" name="IEN9" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  353. <BitField start="10" size="1" name="IEN10" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  354. <BitField start="11" size="1" name="IEN11" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  355. <BitField start="12" size="1" name="IEN12" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  356. <BitField start="13" size="1" name="IEN13" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  357. <BitField start="14" size="1" name="IEN14" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  358. <BitField start="15" size="1" name="IEN15" description="The SCT requests interrupt when bit n of this register and the event flag register are both one (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  359. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  360. </Register>
  361. <Register start="+0x0F4" size="4" name="EVFLAG" access="Read/Write" description="SCT event flag register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  362. <BitField start="0" size="1" name="FLAG0" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  363. <BitField start="1" size="1" name="FLAG1" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  364. <BitField start="2" size="1" name="FLAG2" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  365. <BitField start="3" size="1" name="FLAG3" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  366. <BitField start="4" size="1" name="FLAG4" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  367. <BitField start="5" size="1" name="FLAG5" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  368. <BitField start="6" size="1" name="FLAG6" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  369. <BitField start="7" size="1" name="FLAG7" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  370. <BitField start="8" size="1" name="FLAG8" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  371. <BitField start="9" size="1" name="FLAG9" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  372. <BitField start="10" size="1" name="FLAG10" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  373. <BitField start="11" size="1" name="FLAG11" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  374. <BitField start="12" size="1" name="FLAG12" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  375. <BitField start="13" size="1" name="FLAG13" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  376. <BitField start="14" size="1" name="FLAG14" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  377. <BitField start="15" size="1" name="FLAG15" description="Bit n is one if event n has occurred since reset or a 1 was last written to this bit (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  378. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  379. </Register>
  380. <Register start="+0x0F8" size="4" name="CONEN" access="Read/Write" description="SCT conflict enable register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  381. <BitField start="0" size="1" name="NCEN0" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  382. <BitField start="1" size="1" name="NCEN1" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  383. <BitField start="2" size="1" name="NCEN2" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  384. <BitField start="3" size="1" name="NCEN3" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  385. <BitField start="4" size="1" name="NCEN4" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  386. <BitField start="5" size="1" name="NCEN5" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  387. <BitField start="6" size="1" name="NCEN6" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  388. <BitField start="7" size="1" name="NCEN7" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  389. <BitField start="8" size="1" name="NCEN8" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  390. <BitField start="9" size="1" name="NCEN9" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  391. <BitField start="10" size="1" name="NCEN10" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  392. <BitField start="11" size="1" name="NCEN11" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  393. <BitField start="12" size="1" name="NCEN12" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  394. <BitField start="13" size="1" name="NCEN13" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  395. <BitField start="14" size="1" name="NCEN14" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  396. <BitField start="15" size="1" name="NCEN15" description="The SCT requests interrupt when bit n of this register and the SCT conflict flag register are both one (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  397. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  398. </Register>
  399. <Register start="+0x0FC" size="4" name="CONFLAG" access="Read/Write" description="SCT conflict flag register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  400. <BitField start="0" size="1" name="NCFLAG0" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  401. <BitField start="1" size="1" name="NCFLAG1" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  402. <BitField start="2" size="1" name="NCFLAG2" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  403. <BitField start="3" size="1" name="NCFLAG3" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  404. <BitField start="4" size="1" name="NCFLAG4" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  405. <BitField start="5" size="1" name="NCFLAG5" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  406. <BitField start="6" size="1" name="NCFLAG6" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  407. <BitField start="7" size="1" name="NCFLAG7" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  408. <BitField start="8" size="1" name="NCFLAG8" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  409. <BitField start="9" size="1" name="NCFLAG9" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  410. <BitField start="10" size="1" name="NCFLAG10" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  411. <BitField start="11" size="1" name="NCFLAG11" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  412. <BitField start="12" size="1" name="NCFLAG12" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  413. <BitField start="13" size="1" name="NCFLAG13" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  414. <BitField start="14" size="1" name="NCFLAG14" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  415. <BitField start="15" size="1" name="NCFLAG15" description="Bit n is one if a no-change conflict event occurred on output n since reset or a 1 was last written to this bit (output 0 = bit 0, output 1 = bit 1,..., output 15 = bit 15)." />
  416. <BitField start="16" size="14" name="RESERVED" description="Reserved." />
  417. <BitField start="30" size="1" name="BUSERRL" description="The most recent bus error from this SCT involved writing CTR L/Unified, STATE L/Unified, MATCH L/Unified, or the Output register when the L/U counter was not halted. A word write to certain L and H registers can be half successful and half unsuccessful." />
  418. <BitField start="31" size="1" name="BUSERRH" description="The most recent bus error from this SCT involved writing CTR H, STATE H, MATCH H, or the Output register when the H counter was not halted." />
  419. </Register>
  420. <Register start="+0x100+0" size="4" name="MATCH0" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  421. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  422. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  423. </Register>
  424. <Register start="+0x100+4" size="4" name="MATCH1" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  425. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  426. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  427. </Register>
  428. <Register start="+0x100+8" size="4" name="MATCH2" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  429. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  430. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  431. </Register>
  432. <Register start="+0x100+12" size="4" name="MATCH3" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  433. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  434. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  435. </Register>
  436. <Register start="+0x100+16" size="4" name="MATCH4" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  437. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  438. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  439. </Register>
  440. <Register start="+0x100+20" size="4" name="MATCH5" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  441. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  442. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  443. </Register>
  444. <Register start="+0x100+24" size="4" name="MATCH6" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  445. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  446. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  447. </Register>
  448. <Register start="+0x100+28" size="4" name="MATCH7" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  449. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  450. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  451. </Register>
  452. <Register start="+0x100+32" size="4" name="MATCH8" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  453. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  454. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  455. </Register>
  456. <Register start="+0x100+36" size="4" name="MATCH9" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  457. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  458. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  459. </Register>
  460. <Register start="+0x100+40" size="4" name="MATCH10" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  461. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  462. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  463. </Register>
  464. <Register start="+0x100+44" size="4" name="MATCH11" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  465. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  466. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  467. </Register>
  468. <Register start="+0x100+48" size="4" name="MATCH12" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  469. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  470. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  471. </Register>
  472. <Register start="+0x100+52" size="4" name="MATCH13" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  473. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  474. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  475. </Register>
  476. <Register start="+0x100+56" size="4" name="MATCH14" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  477. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  478. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  479. </Register>
  480. <Register start="+0x100+60" size="4" name="MATCH15" access="Read/Write" description="SCT match value register of match channels 0 to 15; REGMOD0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  481. <BitField start="0" size="16" name="MATCH_L" description="When UNIFY = 0, read or write the 16-bit value to be compared to the L counter. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be compared to the unified counter." />
  482. <BitField start="16" size="16" name="MATCH_H" description="When UNIFY = 0, read or write the 16-bit value to be compared to the H counter. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be compared to the unified counter." />
  483. </Register>
  484. <Register start="+0x140+0" size="4" name="FRACMAT0" access="Read/Write" description="Fractional match registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  485. <BitField start="0" size="4" name="FRACMAT_L" description="When UNIFY = 0, read or write the 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_L register (n = 0 to 5). When UNIFY = 1, the value applies to the unified, 32-bit fractional match register." />
  486. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  487. <BitField start="16" size="4" name="FRACMAT_H" description="When UNIFY = 0, read or write 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_H register (n = 0 to 5)." />
  488. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  489. </Register>
  490. <Register start="+0x140+4" size="4" name="FRACMAT1" access="Read/Write" description="Fractional match registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  491. <BitField start="0" size="4" name="FRACMAT_L" description="When UNIFY = 0, read or write the 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_L register (n = 0 to 5). When UNIFY = 1, the value applies to the unified, 32-bit fractional match register." />
  492. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  493. <BitField start="16" size="4" name="FRACMAT_H" description="When UNIFY = 0, read or write 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_H register (n = 0 to 5)." />
  494. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  495. </Register>
  496. <Register start="+0x140+8" size="4" name="FRACMAT2" access="Read/Write" description="Fractional match registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  497. <BitField start="0" size="4" name="FRACMAT_L" description="When UNIFY = 0, read or write the 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_L register (n = 0 to 5). When UNIFY = 1, the value applies to the unified, 32-bit fractional match register." />
  498. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  499. <BitField start="16" size="4" name="FRACMAT_H" description="When UNIFY = 0, read or write 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_H register (n = 0 to 5)." />
  500. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  501. </Register>
  502. <Register start="+0x140+12" size="4" name="FRACMAT3" access="Read/Write" description="Fractional match registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  503. <BitField start="0" size="4" name="FRACMAT_L" description="When UNIFY = 0, read or write the 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_L register (n = 0 to 5). When UNIFY = 1, the value applies to the unified, 32-bit fractional match register." />
  504. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  505. <BitField start="16" size="4" name="FRACMAT_H" description="When UNIFY = 0, read or write 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_H register (n = 0 to 5)." />
  506. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  507. </Register>
  508. <Register start="+0x140+16" size="4" name="FRACMAT4" access="Read/Write" description="Fractional match registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  509. <BitField start="0" size="4" name="FRACMAT_L" description="When UNIFY = 0, read or write the 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_L register (n = 0 to 5). When UNIFY = 1, the value applies to the unified, 32-bit fractional match register." />
  510. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  511. <BitField start="16" size="4" name="FRACMAT_H" description="When UNIFY = 0, read or write 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_H register (n = 0 to 5)." />
  512. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  513. </Register>
  514. <Register start="+0x140+20" size="4" name="FRACMAT5" access="Read/Write" description="Fractional match registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  515. <BitField start="0" size="4" name="FRACMAT_L" description="When UNIFY = 0, read or write the 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_L register (n = 0 to 5). When UNIFY = 1, the value applies to the unified, 32-bit fractional match register." />
  516. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  517. <BitField start="16" size="4" name="FRACMAT_H" description="When UNIFY = 0, read or write 4-bit value specifying the dither pattern to be applied to the corresponding MATCHn_H register (n = 0 to 5)." />
  518. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  519. </Register>
  520. <Register start="+0x100+0" size="4" name="CAP0" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  521. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  522. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  523. </Register>
  524. <Register start="+0x100+4" size="4" name="CAP1" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  525. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  526. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  527. </Register>
  528. <Register start="+0x100+8" size="4" name="CAP2" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  529. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  530. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  531. </Register>
  532. <Register start="+0x100+12" size="4" name="CAP3" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  533. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  534. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  535. </Register>
  536. <Register start="+0x100+16" size="4" name="CAP4" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  537. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  538. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  539. </Register>
  540. <Register start="+0x100+20" size="4" name="CAP5" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  541. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  542. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  543. </Register>
  544. <Register start="+0x100+24" size="4" name="CAP6" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  545. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  546. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  547. </Register>
  548. <Register start="+0x100+28" size="4" name="CAP7" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  549. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  550. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  551. </Register>
  552. <Register start="+0x100+32" size="4" name="CAP8" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  553. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  554. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  555. </Register>
  556. <Register start="+0x100+36" size="4" name="CAP9" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  557. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  558. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  559. </Register>
  560. <Register start="+0x100+40" size="4" name="CAP10" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  561. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  562. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  563. </Register>
  564. <Register start="+0x100+44" size="4" name="CAP11" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  565. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  566. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  567. </Register>
  568. <Register start="+0x100+48" size="4" name="CAP12" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  569. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  570. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  571. </Register>
  572. <Register start="+0x100+52" size="4" name="CAP13" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  573. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  574. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  575. </Register>
  576. <Register start="+0x100+56" size="4" name="CAP14" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  577. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  578. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  579. </Register>
  580. <Register start="+0x100+60" size="4" name="CAP15" access="Read/Write" description="SCT capture register of capture channel 0 to 15; REGMOD0 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  581. <BitField start="0" size="16" name="CAP_L" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the lower 16 bits of the 32-bit value at which this register was last captured." />
  582. <BitField start="16" size="16" name="CAP_H" description="When UNIFY = 0, read the 16-bit counter value at which this register was last captured. When UNIFY = 1, read the upper 16 bits of the 32-bit value at which this register was last captured." />
  583. </Register>
  584. <Register start="+0x200+0" size="4" name="MATCHREL0" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  585. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  586. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  587. </Register>
  588. <Register start="+0x200+4" size="4" name="MATCHREL1" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  589. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  590. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  591. </Register>
  592. <Register start="+0x200+8" size="4" name="MATCHREL2" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  593. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  594. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  595. </Register>
  596. <Register start="+0x200+12" size="4" name="MATCHREL3" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  597. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  598. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  599. </Register>
  600. <Register start="+0x200+16" size="4" name="MATCHREL4" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  601. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  602. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  603. </Register>
  604. <Register start="+0x200+20" size="4" name="MATCHREL5" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  605. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  606. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  607. </Register>
  608. <Register start="+0x200+24" size="4" name="MATCHREL6" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  609. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  610. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  611. </Register>
  612. <Register start="+0x200+28" size="4" name="MATCHREL7" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  613. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  614. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  615. </Register>
  616. <Register start="+0x200+32" size="4" name="MATCHREL8" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  617. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  618. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  619. </Register>
  620. <Register start="+0x200+36" size="4" name="MATCHREL9" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  621. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  622. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  623. </Register>
  624. <Register start="+0x200+40" size="4" name="MATCHREL10" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  625. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  626. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  627. </Register>
  628. <Register start="+0x200+44" size="4" name="MATCHREL11" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  629. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  630. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  631. </Register>
  632. <Register start="+0x200+48" size="4" name="MATCHREL12" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  633. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  634. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  635. </Register>
  636. <Register start="+0x200+52" size="4" name="MATCHREL13" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  637. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  638. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  639. </Register>
  640. <Register start="+0x200+56" size="4" name="MATCHREL14" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  641. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  642. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  643. </Register>
  644. <Register start="+0x200+60" size="4" name="MATCHREL15" access="Read/Write" description="SCT match reload value register 0 to 15; REGMOD0 = 0 to REGMODE15 = 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  645. <BitField start="0" size="16" name="RELOAD_L" description="When UNIFY = 0, read or write the 16-bit value to be loaded into the MATCHn_L register. When UNIFY = 1, read or write the lower 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  646. <BitField start="16" size="16" name="RELOAD_H" description="When UNIFY = 0, read or write the 16-bit to be loaded into the MATCHn_H register. When UNIFY = 1, read or write the upper 16 bits of the 32-bit value to be loaded into the MATCHn register." />
  647. </Register>
  648. <Register start="+0x240+0" size="4" name="FRACMATREL0" access="Read/Write" description="Fractional match reload registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  649. <BitField start="0" size="4" name="RELFRAC_L" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_L register. When UNIFY = 1, read or write the lower 4 bits to be loaded into the FRACMATn register." />
  650. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  651. <BitField start="16" size="4" name="RELFRAC_H" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_H register. When UNIFY = 1, read or write the upper 4 bits with the 4-bit value to be loaded into the FRACMATn register." />
  652. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  653. </Register>
  654. <Register start="+0x240+4" size="4" name="FRACMATREL1" access="Read/Write" description="Fractional match reload registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  655. <BitField start="0" size="4" name="RELFRAC_L" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_L register. When UNIFY = 1, read or write the lower 4 bits to be loaded into the FRACMATn register." />
  656. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  657. <BitField start="16" size="4" name="RELFRAC_H" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_H register. When UNIFY = 1, read or write the upper 4 bits with the 4-bit value to be loaded into the FRACMATn register." />
  658. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  659. </Register>
  660. <Register start="+0x240+8" size="4" name="FRACMATREL2" access="Read/Write" description="Fractional match reload registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  661. <BitField start="0" size="4" name="RELFRAC_L" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_L register. When UNIFY = 1, read or write the lower 4 bits to be loaded into the FRACMATn register." />
  662. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  663. <BitField start="16" size="4" name="RELFRAC_H" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_H register. When UNIFY = 1, read or write the upper 4 bits with the 4-bit value to be loaded into the FRACMATn register." />
  664. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  665. </Register>
  666. <Register start="+0x240+12" size="4" name="FRACMATREL3" access="Read/Write" description="Fractional match reload registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  667. <BitField start="0" size="4" name="RELFRAC_L" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_L register. When UNIFY = 1, read or write the lower 4 bits to be loaded into the FRACMATn register." />
  668. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  669. <BitField start="16" size="4" name="RELFRAC_H" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_H register. When UNIFY = 1, read or write the upper 4 bits with the 4-bit value to be loaded into the FRACMATn register." />
  670. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  671. </Register>
  672. <Register start="+0x240+16" size="4" name="FRACMATREL4" access="Read/Write" description="Fractional match reload registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  673. <BitField start="0" size="4" name="RELFRAC_L" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_L register. When UNIFY = 1, read or write the lower 4 bits to be loaded into the FRACMATn register." />
  674. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  675. <BitField start="16" size="4" name="RELFRAC_H" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_H register. When UNIFY = 1, read or write the upper 4 bits with the 4-bit value to be loaded into the FRACMATn register." />
  676. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  677. </Register>
  678. <Register start="+0x240+20" size="4" name="FRACMATREL5" access="Read/Write" description="Fractional match reload registers 0 to 5 for SCT match value registers 0 to 5." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  679. <BitField start="0" size="4" name="RELFRAC_L" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_L register. When UNIFY = 1, read or write the lower 4 bits to be loaded into the FRACMATn register." />
  680. <BitField start="4" size="12" name="RESERVED" description="Reserved." />
  681. <BitField start="16" size="4" name="RELFRAC_H" description="When UNIFY = 0, read or write the 4-bit value to be loaded into the FRACMATn_H register. When UNIFY = 1, read or write the upper 4 bits with the 4-bit value to be loaded into the FRACMATn register." />
  682. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  683. </Register>
  684. <Register start="+0x200+0" size="4" name="CAPCTRL0" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  685. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  686. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  687. </Register>
  688. <Register start="+0x200+4" size="4" name="CAPCTRL1" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  689. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  690. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  691. </Register>
  692. <Register start="+0x200+8" size="4" name="CAPCTRL2" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  693. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  694. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  695. </Register>
  696. <Register start="+0x200+12" size="4" name="CAPCTRL3" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  697. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  698. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  699. </Register>
  700. <Register start="+0x200+16" size="4" name="CAPCTRL4" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  701. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  702. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  703. </Register>
  704. <Register start="+0x200+20" size="4" name="CAPCTRL5" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  705. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  706. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  707. </Register>
  708. <Register start="+0x200+24" size="4" name="CAPCTRL6" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  709. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  710. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  711. </Register>
  712. <Register start="+0x200+28" size="4" name="CAPCTRL7" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  713. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  714. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  715. </Register>
  716. <Register start="+0x200+32" size="4" name="CAPCTRL8" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  717. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  718. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  719. </Register>
  720. <Register start="+0x200+36" size="4" name="CAPCTRL9" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  721. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  722. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  723. </Register>
  724. <Register start="+0x200+40" size="4" name="CAPCTRL10" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  725. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  726. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  727. </Register>
  728. <Register start="+0x200+44" size="4" name="CAPCTRL11" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  729. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  730. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  731. </Register>
  732. <Register start="+0x200+48" size="4" name="CAPCTRL12" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  733. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  734. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  735. </Register>
  736. <Register start="+0x200+52" size="4" name="CAPCTRL13" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  737. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  738. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  739. </Register>
  740. <Register start="+0x200+56" size="4" name="CAPCTRL14" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  741. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  742. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  743. </Register>
  744. <Register start="+0x200+60" size="4" name="CAPCTRL15" access="Read/Write" description="SCT capture control register 0 to 15; REGMOD0 = 1 to REGMODE15 = 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  745. <BitField start="0" size="16" name="CAPCON_L" description="If bit m is one, event m causes the CAPn_L (UNIFY = 0) or the CAPn (UNIFY = 1) register to be loaded (event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15)." />
  746. <BitField start="16" size="16" name="CAPCON_H" description="If bit m is one, event m causes the CAPn_H (UNIFY = 0) register to be loaded (event 0 = bit 16, event 1 = bit 17,..., event 15 = bit 31)." />
  747. </Register>
  748. <Register start="+0x300+0" size="4" name="EV0_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  749. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  750. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  751. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  752. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  753. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  754. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  755. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  756. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  757. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  758. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  759. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  760. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  761. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  762. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  763. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  764. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  765. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  766. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  767. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  768. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  769. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  770. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  771. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  772. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  773. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  774. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  775. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  776. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  777. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  778. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  779. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  780. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  781. </Register>
  782. <Register start="+0x300+8" size="4" name="EV1_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  783. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  784. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  785. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  786. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  787. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  788. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  789. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  790. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  791. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  792. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  793. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  794. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  795. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  796. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  797. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  798. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  799. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  800. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  801. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  802. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  803. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  804. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  805. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  806. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  807. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  808. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  809. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  810. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  811. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  812. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  813. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  814. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  815. </Register>
  816. <Register start="+0x300+16" size="4" name="EV2_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  817. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  818. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  819. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  820. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  821. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  822. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  823. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  824. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  825. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  826. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  827. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  828. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  829. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  830. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  831. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  832. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  833. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  834. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  835. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  836. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  837. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  838. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  839. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  840. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  841. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  842. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  843. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  844. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  845. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  846. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  847. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  848. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  849. </Register>
  850. <Register start="+0x300+24" size="4" name="EV3_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  851. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  852. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  853. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  854. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  855. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  856. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  857. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  858. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  859. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  860. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  861. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  862. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  863. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  864. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  865. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  866. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  867. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  868. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  869. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  870. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  871. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  872. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  873. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  874. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  875. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  876. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  877. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  878. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  879. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  880. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  881. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  882. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  883. </Register>
  884. <Register start="+0x300+32" size="4" name="EV4_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  885. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  886. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  887. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  888. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  889. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  890. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  891. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  892. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  893. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  894. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  895. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  896. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  897. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  898. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  899. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  900. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  901. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  902. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  903. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  904. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  905. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  906. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  907. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  908. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  909. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  910. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  911. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  912. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  913. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  914. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  915. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  916. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  917. </Register>
  918. <Register start="+0x300+40" size="4" name="EV5_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  919. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  920. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  921. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  922. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  923. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  924. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  925. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  926. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  927. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  928. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  929. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  930. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  931. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  932. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  933. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  934. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  935. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  936. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  937. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  938. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  939. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  940. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  941. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  942. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  943. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  944. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  945. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  946. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  947. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  948. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  949. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  950. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  951. </Register>
  952. <Register start="+0x300+48" size="4" name="EV6_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  953. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  954. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  955. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  956. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  957. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  958. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  959. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  960. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  961. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  962. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  963. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  964. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  965. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  966. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  967. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  968. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  969. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  970. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  971. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  972. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  973. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  974. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  975. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  976. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  977. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  978. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  979. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  980. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  981. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  982. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  983. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  984. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  985. </Register>
  986. <Register start="+0x300+56" size="4" name="EV7_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  987. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  988. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  989. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  990. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  991. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  992. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  993. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  994. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  995. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  996. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  997. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  998. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  999. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1000. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1001. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1002. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1003. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1004. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1005. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1006. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1007. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1008. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1009. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1010. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1011. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1012. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1013. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1014. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1015. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1016. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1017. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1018. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1019. </Register>
  1020. <Register start="+0x300+64" size="4" name="EV8_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1021. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1022. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1023. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1024. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1025. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1026. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1027. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1028. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1029. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1030. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1031. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1032. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1033. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1034. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1035. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1036. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1037. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1038. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1039. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1040. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1041. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1042. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1043. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1044. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1045. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1046. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1047. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1048. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1049. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1050. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1051. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1052. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1053. </Register>
  1054. <Register start="+0x300+72" size="4" name="EV9_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1055. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1056. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1057. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1058. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1059. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1060. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1061. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1062. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1063. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1064. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1065. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1066. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1067. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1068. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1069. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1070. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1071. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1072. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1073. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1074. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1075. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1076. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1077. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1078. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1079. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1080. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1081. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1082. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1083. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1084. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1085. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1086. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1087. </Register>
  1088. <Register start="+0x300+80" size="4" name="EV10_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1089. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1090. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1091. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1092. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1093. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1094. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1095. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1096. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1097. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1098. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1099. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1100. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1101. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1102. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1103. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1104. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1105. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1106. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1107. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1108. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1109. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1110. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1111. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1112. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1113. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1114. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1115. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1116. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1117. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1118. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1119. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1120. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1121. </Register>
  1122. <Register start="+0x300+88" size="4" name="EV11_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1123. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1124. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1125. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1126. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1127. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1128. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1129. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1130. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1131. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1132. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1133. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1134. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1135. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1136. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1137. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1138. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1139. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1140. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1141. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1142. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1143. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1144. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1145. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1146. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1147. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1148. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1149. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1150. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1151. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1152. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1153. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1154. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1155. </Register>
  1156. <Register start="+0x300+96" size="4" name="EV12_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1157. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1158. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1159. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1160. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1161. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1162. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1163. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1164. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1165. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1166. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1167. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1168. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1169. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1170. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1171. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1172. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1173. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1174. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1175. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1176. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1177. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1178. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1179. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1180. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1181. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1182. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1183. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1184. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1185. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1186. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1187. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1188. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1189. </Register>
  1190. <Register start="+0x300+104" size="4" name="EV13_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1191. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1192. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1193. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1194. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1195. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1196. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1197. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1198. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1199. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1200. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1201. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1202. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1203. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1204. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1205. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1206. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1207. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1208. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1209. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1210. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1211. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1212. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1213. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1214. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1215. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1216. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1217. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1218. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1219. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1220. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1221. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1222. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1223. </Register>
  1224. <Register start="+0x300+112" size="4" name="EV14_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1225. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1226. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1227. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1228. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1229. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1230. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1231. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1232. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1233. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1234. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1235. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1236. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1237. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1238. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1239. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1240. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1241. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1242. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1243. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1244. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1245. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1246. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1247. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1248. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1249. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1250. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1251. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1252. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1253. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1254. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1255. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1256. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1257. </Register>
  1258. <Register start="+0x300+120" size="4" name="EV15_STATE" access="Read/Write" description="SCT event state register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1259. <BitField start="0" size="1" name="STATEMSK0" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1260. <BitField start="1" size="1" name="STATEMSK1" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1261. <BitField start="2" size="1" name="STATEMSK2" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1262. <BitField start="3" size="1" name="STATEMSK3" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1263. <BitField start="4" size="1" name="STATEMSK4" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1264. <BitField start="5" size="1" name="STATEMSK5" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1265. <BitField start="6" size="1" name="STATEMSK6" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1266. <BitField start="7" size="1" name="STATEMSK7" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1267. <BitField start="8" size="1" name="STATEMSK8" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1268. <BitField start="9" size="1" name="STATEMSK9" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1269. <BitField start="10" size="1" name="STATEMSK10" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1270. <BitField start="11" size="1" name="STATEMSK11" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1271. <BitField start="12" size="1" name="STATEMSK12" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1272. <BitField start="13" size="1" name="STATEMSK13" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1273. <BitField start="14" size="1" name="STATEMSK14" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1274. <BitField start="15" size="1" name="STATEMSK15" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1275. <BitField start="16" size="1" name="STATEMSK16" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1276. <BitField start="17" size="1" name="STATEMSK17" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1277. <BitField start="18" size="1" name="STATEMSK18" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1278. <BitField start="19" size="1" name="STATEMSK19" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1279. <BitField start="20" size="1" name="STATEMSK20" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1280. <BitField start="21" size="1" name="STATEMSK21" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1281. <BitField start="22" size="1" name="STATEMSK22" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1282. <BitField start="23" size="1" name="STATEMSK23" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1283. <BitField start="24" size="1" name="STATEMSK24" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1284. <BitField start="25" size="1" name="STATEMSK25" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1285. <BitField start="26" size="1" name="STATEMSK26" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1286. <BitField start="27" size="1" name="STATEMSK27" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1287. <BitField start="28" size="1" name="STATEMSK28" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1288. <BitField start="29" size="1" name="STATEMSK29" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1289. <BitField start="30" size="1" name="STATEMSK30" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1290. <BitField start="31" size="1" name="STATEMSK31" description="If bit m is one, event n (n= 0 to 15) happens in state m of the counter selected by the HEVENT bit (m = state number; state 0 = bit 0, state 1= bit 1,..., state 31 = bit 31)." />
  1291. </Register>
  1292. <Register start="+0x304+0" size="4" name="EV0_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1293. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1294. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1295. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1296. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1297. </BitField>
  1298. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1299. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1300. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1301. </BitField>
  1302. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1303. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1304. <Enum name="LOW" start="0x0" description="LOW" />
  1305. <Enum name="RISE" start="0x1" description="Rise" />
  1306. <Enum name="FALL" start="0x2" description="Fall" />
  1307. <Enum name="HIGH" start="0x3" description="HIGH" />
  1308. </BitField>
  1309. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1310. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1311. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1312. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1313. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1314. </BitField>
  1315. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1316. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1317. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1318. </BitField>
  1319. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1320. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1321. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1322. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1323. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1324. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1325. </BitField>
  1326. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1327. </Register>
  1328. <Register start="+0x304+8" size="4" name="EV1_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1329. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1330. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1331. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1332. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1333. </BitField>
  1334. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1335. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1336. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1337. </BitField>
  1338. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1339. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1340. <Enum name="LOW" start="0x0" description="LOW" />
  1341. <Enum name="RISE" start="0x1" description="Rise" />
  1342. <Enum name="FALL" start="0x2" description="Fall" />
  1343. <Enum name="HIGH" start="0x3" description="HIGH" />
  1344. </BitField>
  1345. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1346. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1347. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1348. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1349. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1350. </BitField>
  1351. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1352. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1353. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1354. </BitField>
  1355. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1356. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1357. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1358. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1359. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1360. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1361. </BitField>
  1362. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1363. </Register>
  1364. <Register start="+0x304+16" size="4" name="EV2_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1365. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1366. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1367. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1368. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1369. </BitField>
  1370. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1371. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1372. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1373. </BitField>
  1374. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1375. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1376. <Enum name="LOW" start="0x0" description="LOW" />
  1377. <Enum name="RISE" start="0x1" description="Rise" />
  1378. <Enum name="FALL" start="0x2" description="Fall" />
  1379. <Enum name="HIGH" start="0x3" description="HIGH" />
  1380. </BitField>
  1381. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1382. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1383. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1384. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1385. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1386. </BitField>
  1387. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1388. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1389. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1390. </BitField>
  1391. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1392. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1393. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1394. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1395. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1396. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1397. </BitField>
  1398. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1399. </Register>
  1400. <Register start="+0x304+24" size="4" name="EV3_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1401. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1402. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1403. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1404. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1405. </BitField>
  1406. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1407. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1408. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1409. </BitField>
  1410. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1411. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1412. <Enum name="LOW" start="0x0" description="LOW" />
  1413. <Enum name="RISE" start="0x1" description="Rise" />
  1414. <Enum name="FALL" start="0x2" description="Fall" />
  1415. <Enum name="HIGH" start="0x3" description="HIGH" />
  1416. </BitField>
  1417. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1418. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1419. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1420. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1421. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1422. </BitField>
  1423. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1424. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1425. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1426. </BitField>
  1427. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1428. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1429. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1430. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1431. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1432. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1433. </BitField>
  1434. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1435. </Register>
  1436. <Register start="+0x304+32" size="4" name="EV4_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1437. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1438. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1439. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1440. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1441. </BitField>
  1442. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1443. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1444. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1445. </BitField>
  1446. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1447. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1448. <Enum name="LOW" start="0x0" description="LOW" />
  1449. <Enum name="RISE" start="0x1" description="Rise" />
  1450. <Enum name="FALL" start="0x2" description="Fall" />
  1451. <Enum name="HIGH" start="0x3" description="HIGH" />
  1452. </BitField>
  1453. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1454. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1455. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1456. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1457. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1458. </BitField>
  1459. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1460. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1461. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1462. </BitField>
  1463. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1464. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1465. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1466. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1467. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1468. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1469. </BitField>
  1470. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1471. </Register>
  1472. <Register start="+0x304+40" size="4" name="EV5_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1473. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1474. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1475. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1476. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1477. </BitField>
  1478. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1479. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1480. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1481. </BitField>
  1482. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1483. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1484. <Enum name="LOW" start="0x0" description="LOW" />
  1485. <Enum name="RISE" start="0x1" description="Rise" />
  1486. <Enum name="FALL" start="0x2" description="Fall" />
  1487. <Enum name="HIGH" start="0x3" description="HIGH" />
  1488. </BitField>
  1489. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1490. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1491. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1492. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1493. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1494. </BitField>
  1495. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1496. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1497. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1498. </BitField>
  1499. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1500. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1501. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1502. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1503. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1504. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1505. </BitField>
  1506. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1507. </Register>
  1508. <Register start="+0x304+48" size="4" name="EV6_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1509. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1510. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1511. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1512. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1513. </BitField>
  1514. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1515. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1516. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1517. </BitField>
  1518. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1519. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1520. <Enum name="LOW" start="0x0" description="LOW" />
  1521. <Enum name="RISE" start="0x1" description="Rise" />
  1522. <Enum name="FALL" start="0x2" description="Fall" />
  1523. <Enum name="HIGH" start="0x3" description="HIGH" />
  1524. </BitField>
  1525. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1526. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1527. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1528. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1529. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1530. </BitField>
  1531. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1532. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1533. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1534. </BitField>
  1535. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1536. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1537. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1538. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1539. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1540. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1541. </BitField>
  1542. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1543. </Register>
  1544. <Register start="+0x304+56" size="4" name="EV7_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1545. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1546. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1547. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1548. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1549. </BitField>
  1550. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1551. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1552. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1553. </BitField>
  1554. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1555. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1556. <Enum name="LOW" start="0x0" description="LOW" />
  1557. <Enum name="RISE" start="0x1" description="Rise" />
  1558. <Enum name="FALL" start="0x2" description="Fall" />
  1559. <Enum name="HIGH" start="0x3" description="HIGH" />
  1560. </BitField>
  1561. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1562. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1563. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1564. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1565. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1566. </BitField>
  1567. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1568. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1569. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1570. </BitField>
  1571. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1572. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1573. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1574. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1575. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1576. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1577. </BitField>
  1578. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1579. </Register>
  1580. <Register start="+0x304+64" size="4" name="EV8_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1581. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1582. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1583. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1584. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1585. </BitField>
  1586. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1587. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1588. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1589. </BitField>
  1590. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1591. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1592. <Enum name="LOW" start="0x0" description="LOW" />
  1593. <Enum name="RISE" start="0x1" description="Rise" />
  1594. <Enum name="FALL" start="0x2" description="Fall" />
  1595. <Enum name="HIGH" start="0x3" description="HIGH" />
  1596. </BitField>
  1597. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1598. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1599. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1600. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1601. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1602. </BitField>
  1603. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1604. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1605. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1606. </BitField>
  1607. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1608. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1609. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1610. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1611. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1612. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1613. </BitField>
  1614. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1615. </Register>
  1616. <Register start="+0x304+72" size="4" name="EV9_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1617. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1618. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1619. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1620. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1621. </BitField>
  1622. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1623. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1624. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1625. </BitField>
  1626. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1627. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1628. <Enum name="LOW" start="0x0" description="LOW" />
  1629. <Enum name="RISE" start="0x1" description="Rise" />
  1630. <Enum name="FALL" start="0x2" description="Fall" />
  1631. <Enum name="HIGH" start="0x3" description="HIGH" />
  1632. </BitField>
  1633. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1634. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1635. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1636. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1637. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1638. </BitField>
  1639. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1640. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1641. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1642. </BitField>
  1643. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1644. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1645. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1646. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1647. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1648. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1649. </BitField>
  1650. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1651. </Register>
  1652. <Register start="+0x304+80" size="4" name="EV10_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1653. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1654. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1655. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1656. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1657. </BitField>
  1658. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1659. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1660. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1661. </BitField>
  1662. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1663. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1664. <Enum name="LOW" start="0x0" description="LOW" />
  1665. <Enum name="RISE" start="0x1" description="Rise" />
  1666. <Enum name="FALL" start="0x2" description="Fall" />
  1667. <Enum name="HIGH" start="0x3" description="HIGH" />
  1668. </BitField>
  1669. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1670. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1671. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1672. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1673. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1674. </BitField>
  1675. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1676. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1677. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1678. </BitField>
  1679. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1680. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1681. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1682. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1683. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1684. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1685. </BitField>
  1686. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1687. </Register>
  1688. <Register start="+0x304+88" size="4" name="EV11_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1689. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1690. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1691. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1692. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1693. </BitField>
  1694. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1695. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1696. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1697. </BitField>
  1698. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1699. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1700. <Enum name="LOW" start="0x0" description="LOW" />
  1701. <Enum name="RISE" start="0x1" description="Rise" />
  1702. <Enum name="FALL" start="0x2" description="Fall" />
  1703. <Enum name="HIGH" start="0x3" description="HIGH" />
  1704. </BitField>
  1705. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1706. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1707. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1708. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1709. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1710. </BitField>
  1711. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1712. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1713. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1714. </BitField>
  1715. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1716. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1717. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1718. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1719. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1720. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1721. </BitField>
  1722. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1723. </Register>
  1724. <Register start="+0x304+96" size="4" name="EV12_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1725. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1726. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1727. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1728. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1729. </BitField>
  1730. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1731. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1732. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1733. </BitField>
  1734. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1735. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1736. <Enum name="LOW" start="0x0" description="LOW" />
  1737. <Enum name="RISE" start="0x1" description="Rise" />
  1738. <Enum name="FALL" start="0x2" description="Fall" />
  1739. <Enum name="HIGH" start="0x3" description="HIGH" />
  1740. </BitField>
  1741. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1742. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1743. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1744. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1745. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1746. </BitField>
  1747. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1748. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1749. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1750. </BitField>
  1751. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1752. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1753. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1754. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1755. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1756. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1757. </BitField>
  1758. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1759. </Register>
  1760. <Register start="+0x304+104" size="4" name="EV13_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1761. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1762. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1763. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1764. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1765. </BitField>
  1766. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1767. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1768. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1769. </BitField>
  1770. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1771. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1772. <Enum name="LOW" start="0x0" description="LOW" />
  1773. <Enum name="RISE" start="0x1" description="Rise" />
  1774. <Enum name="FALL" start="0x2" description="Fall" />
  1775. <Enum name="HIGH" start="0x3" description="HIGH" />
  1776. </BitField>
  1777. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1778. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1779. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1780. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1781. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1782. </BitField>
  1783. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1784. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1785. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1786. </BitField>
  1787. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1788. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1789. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1790. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1791. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1792. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1793. </BitField>
  1794. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1795. </Register>
  1796. <Register start="+0x304+112" size="4" name="EV14_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1797. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1798. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1799. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1800. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1801. </BitField>
  1802. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1803. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1804. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1805. </BitField>
  1806. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1807. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1808. <Enum name="LOW" start="0x0" description="LOW" />
  1809. <Enum name="RISE" start="0x1" description="Rise" />
  1810. <Enum name="FALL" start="0x2" description="Fall" />
  1811. <Enum name="HIGH" start="0x3" description="HIGH" />
  1812. </BitField>
  1813. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1814. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1815. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1816. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1817. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1818. </BitField>
  1819. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1820. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1821. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1822. </BitField>
  1823. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1824. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1825. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1826. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1827. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1828. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1829. </BitField>
  1830. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1831. </Register>
  1832. <Register start="+0x304+120" size="4" name="EV15_CTRL" access="Read/Write" description="SCT event control register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1833. <BitField start="0" size="4" name="MATCHSEL" description="Selects the Match register associated with this event (if any). A match can occur only when the counter selected by the HEVENT bit is running." />
  1834. <BitField start="4" size="1" name="HEVENT" description="Select L/H counter. Do not set this bit if UNIFY = 1.">
  1835. <Enum name="L_STATE" start="0" description="L state. Selects the L state and the L match register selected by MATCHSEL." />
  1836. <Enum name="H_STATE" start="1" description="H state. Selects the H state and the H match register selected by MATCHSEL." />
  1837. </BitField>
  1838. <BitField start="5" size="1" name="OUTSEL" description="Input/output select">
  1839. <Enum name="INPUT" start="0" description="Input. Selects the input selected by IOSEL." />
  1840. <Enum name="OUTPUT" start="1" description="Output. Selects the output selected by IOSEL." />
  1841. </BitField>
  1842. <BitField start="6" size="4" name="IOSEL" description="Selects the input or output signal associated with this event (if any). Do not select an input in this register, if CKMODE is 1x. In this case the clock input is an implicit ingredient of every event." />
  1843. <BitField start="10" size="2" name="IOCOND" description="Selects the I/O condition for event n. (The detection of edges on outputs lags the conditions that switch the outputs by one SCT clock). In order to guarantee proper edge/state detection, an input must have a minimum pulse width of at least one SCT clock period .">
  1844. <Enum name="LOW" start="0x0" description="LOW" />
  1845. <Enum name="RISE" start="0x1" description="Rise" />
  1846. <Enum name="FALL" start="0x2" description="Fall" />
  1847. <Enum name="HIGH" start="0x3" description="HIGH" />
  1848. </BitField>
  1849. <BitField start="12" size="2" name="COMBMODE" description="Selects how the specified match and I/O condition are used and combined.">
  1850. <Enum name="OR" start="0x0" description="OR. The event occurs when either the specified match or I/O condition occurs." />
  1851. <Enum name="MATCH" start="0x1" description="MATCH. Uses the specified match only." />
  1852. <Enum name="IO" start="0x2" description="IO. Uses the specified I/O condition only." />
  1853. <Enum name="AND" start="0x3" description="AND. The event occurs when the specified match and I/O condition occur simultaneously." />
  1854. </BitField>
  1855. <BitField start="14" size="1" name="STATELD" description="This bit controls how the STATEV value modifies the state selected by HEVENT when this event is the highest-numbered event occurring for that state.">
  1856. <Enum name="STATEV_VALUE_IS_ADDE" start="0" description="STATEV value is added into STATE (the carry-out is ignored)." />
  1857. <Enum name="STATEV_VALUE_IS_LOAD" start="1" description="STATEV value is loaded into STATE." />
  1858. </BitField>
  1859. <BitField start="15" size="5" name="STATEV" description="This value is loaded into or added to the state selected by HEVENT, depending on STATELD, when this event is the highest-numbered event occurring for that state. If STATELD and STATEV are both zero, there is no change to the STATE value." />
  1860. <BitField start="20" size="1" name="MATCHMEM" description="If this bit is one and the COMBMODE field specifies a match component to the triggering of this event, then a match is considered to be active whenever the counter value is GREATER THAN OR EQUAL TO the value specified in the match register when counting up, LESS THEN OR EQUAL TO the match value when counting down. If this bit is zero, a match is only be active during the cycle when the counter is equal to the match value." />
  1861. <BitField start="21" size="2" name="DIRECTION" description="Direction qualifier for event generation. This field only applies when the counters are operating in BIDIR mode. If BIDIR = 0, the SCT ignores this field. Value 0x3 is reserved.">
  1862. <Enum name="DIRECTION_INDEPENDEN" start="0x0" description="Direction independent. This event is triggered regardless of the count direction." />
  1863. <Enum name="COUNTING_UP" start="0x1" description="Counting up. This event is triggered only during up-counting when BIDIR = 1." />
  1864. <Enum name="COUNTING_DOWN" start="0x2" description="Counting down. This event is triggered only during down-counting when BIDIR = 1." />
  1865. </BitField>
  1866. <BitField start="23" size="9" name="RESERVED" description="Reserved" />
  1867. </Register>
  1868. <Register start="+0x500+0" size="4" name="OUT0_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1869. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1870. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1871. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1872. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1873. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1874. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1875. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1876. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1877. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1878. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1879. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1880. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1881. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1882. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1883. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1884. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1885. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  1886. </Register>
  1887. <Register start="+0x500+8" size="4" name="OUT1_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1888. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1889. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1890. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1891. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1892. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1893. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1894. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1895. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1896. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1897. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1898. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1899. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1900. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1901. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1902. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1903. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1904. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  1905. </Register>
  1906. <Register start="+0x500+16" size="4" name="OUT2_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1907. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1908. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1909. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1910. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1911. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1912. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1913. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1914. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1915. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1916. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1917. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1918. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1919. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1920. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1921. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1922. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1923. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  1924. </Register>
  1925. <Register start="+0x500+24" size="4" name="OUT3_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1926. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1927. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1928. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1929. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1930. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1931. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1932. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1933. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1934. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1935. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1936. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1937. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1938. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1939. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1940. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1941. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1942. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  1943. </Register>
  1944. <Register start="+0x500+32" size="4" name="OUT4_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1945. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1946. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1947. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1948. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1949. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1950. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1951. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1952. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1953. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1954. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1955. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1956. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1957. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1958. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1959. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1960. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1961. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  1962. </Register>
  1963. <Register start="+0x500+40" size="4" name="OUT5_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1964. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1965. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1966. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1967. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1968. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1969. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1970. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1971. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1972. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1973. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1974. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1975. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1976. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1977. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1978. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1979. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1980. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  1981. </Register>
  1982. <Register start="+0x500+48" size="4" name="OUT6_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  1983. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1984. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1985. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1986. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1987. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1988. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1989. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1990. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1991. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1992. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1993. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1994. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1995. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1996. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1997. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1998. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  1999. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2000. </Register>
  2001. <Register start="+0x500+56" size="4" name="OUT7_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2002. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2003. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2004. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2005. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2006. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2007. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2008. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2009. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2010. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2011. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2012. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2013. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2014. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2015. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2016. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2017. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2018. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2019. </Register>
  2020. <Register start="+0x500+64" size="4" name="OUT8_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2021. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2022. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2023. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2024. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2025. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2026. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2027. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2028. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2029. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2030. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2031. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2032. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2033. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2034. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2035. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2036. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2037. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2038. </Register>
  2039. <Register start="+0x500+72" size="4" name="OUT9_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2040. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2041. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2042. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2043. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2044. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2045. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2046. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2047. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2048. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2049. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2050. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2051. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2052. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2053. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2054. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2055. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2056. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2057. </Register>
  2058. <Register start="+0x500+80" size="4" name="OUT10_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2059. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2060. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2061. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2062. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2063. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2064. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2065. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2066. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2067. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2068. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2069. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2070. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2071. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2072. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2073. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2074. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2075. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2076. </Register>
  2077. <Register start="+0x500+88" size="4" name="OUT11_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2078. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2079. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2080. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2081. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2082. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2083. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2084. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2085. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2086. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2087. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2088. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2089. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2090. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2091. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2092. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2093. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2094. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2095. </Register>
  2096. <Register start="+0x500+96" size="4" name="OUT12_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2097. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2098. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2099. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2100. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2101. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2102. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2103. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2104. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2105. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2106. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2107. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2108. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2109. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2110. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2111. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2112. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2113. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2114. </Register>
  2115. <Register start="+0x500+104" size="4" name="OUT13_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2116. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2117. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2118. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2119. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2120. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2121. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2122. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2123. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2124. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2125. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2126. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2127. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2128. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2129. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2130. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2131. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2132. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2133. </Register>
  2134. <Register start="+0x500+112" size="4" name="OUT14_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2135. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2136. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2137. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2138. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2139. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2140. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2141. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2142. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2143. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2144. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2145. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2146. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2147. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2148. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2149. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2150. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2151. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2152. </Register>
  2153. <Register start="+0x500+120" size="4" name="OUT15_SET" access="Read/Write" description="SCT output 0 set register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2154. <BitField start="0" size="1" name="SET0" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2155. <BitField start="1" size="1" name="SET1" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2156. <BitField start="2" size="1" name="SET2" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2157. <BitField start="3" size="1" name="SET3" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2158. <BitField start="4" size="1" name="SET4" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2159. <BitField start="5" size="1" name="SET5" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2160. <BitField start="6" size="1" name="SET6" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2161. <BitField start="7" size="1" name="SET7" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2162. <BitField start="8" size="1" name="SET8" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2163. <BitField start="9" size="1" name="SET9" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2164. <BitField start="10" size="1" name="SET10" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2165. <BitField start="11" size="1" name="SET11" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2166. <BitField start="12" size="1" name="SET12" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2167. <BitField start="13" size="1" name="SET13" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2168. <BitField start="14" size="1" name="SET14" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2169. <BitField start="15" size="1" name="SET15" description="A 1 in bit m selects event m to set output n (or clear it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2170. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2171. </Register>
  2172. <Register start="+0x504+0" size="4" name="OUT0_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2173. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2174. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2175. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2176. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2177. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2178. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2179. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2180. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2181. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2182. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2183. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2184. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2185. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2186. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2187. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2188. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2189. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2190. </Register>
  2191. <Register start="+0x504+8" size="4" name="OUT1_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2192. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2193. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2194. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2195. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2196. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2197. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2198. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2199. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2200. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2201. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2202. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2203. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2204. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2205. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2206. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2207. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2208. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2209. </Register>
  2210. <Register start="+0x504+16" size="4" name="OUT2_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2211. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2212. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2213. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2214. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2215. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2216. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2217. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2218. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2219. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2220. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2221. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2222. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2223. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2224. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2225. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2226. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2227. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2228. </Register>
  2229. <Register start="+0x504+24" size="4" name="OUT3_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2230. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2231. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2232. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2233. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2234. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2235. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2236. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2237. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2238. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2239. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2240. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2241. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2242. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2243. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2244. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2245. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2246. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2247. </Register>
  2248. <Register start="+0x504+32" size="4" name="OUT4_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2249. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2250. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2251. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2252. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2253. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2254. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2255. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2256. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2257. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2258. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2259. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2260. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2261. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2262. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2263. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2264. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2265. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2266. </Register>
  2267. <Register start="+0x504+40" size="4" name="OUT5_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2268. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2269. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2270. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2271. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2272. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2273. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2274. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2275. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2276. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2277. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2278. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2279. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2280. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2281. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2282. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2283. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2284. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2285. </Register>
  2286. <Register start="+0x504+48" size="4" name="OUT6_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2287. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2288. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2289. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2290. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2291. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2292. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2293. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2294. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2295. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2296. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2297. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2298. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2299. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2300. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2301. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2302. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2303. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2304. </Register>
  2305. <Register start="+0x504+56" size="4" name="OUT7_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2306. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2307. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2308. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2309. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2310. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2311. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2312. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2313. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2314. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2315. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2316. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2317. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2318. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2319. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2320. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2321. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2322. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2323. </Register>
  2324. <Register start="+0x504+64" size="4" name="OUT8_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2325. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2326. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2327. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2328. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2329. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2330. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2331. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2332. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2333. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2334. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2335. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2336. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2337. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2338. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2339. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2340. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2341. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2342. </Register>
  2343. <Register start="+0x504+72" size="4" name="OUT9_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2344. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2345. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2346. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2347. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2348. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2349. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2350. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2351. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2352. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2353. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2354. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2355. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2356. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2357. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2358. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2359. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2360. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2361. </Register>
  2362. <Register start="+0x504+80" size="4" name="OUT10_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2363. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2364. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2365. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2366. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2367. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2368. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2369. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2370. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2371. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2372. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2373. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2374. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2375. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2376. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2377. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2378. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2379. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2380. </Register>
  2381. <Register start="+0x504+88" size="4" name="OUT11_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2382. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2383. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2384. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2385. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2386. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2387. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2388. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2389. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2390. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2391. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2392. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2393. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2394. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2395. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2396. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2397. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2398. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2399. </Register>
  2400. <Register start="+0x504+96" size="4" name="OUT12_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2401. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2402. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2403. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2404. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2405. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2406. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2407. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2408. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2409. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2410. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2411. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2412. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2413. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2414. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2415. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2416. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2417. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2418. </Register>
  2419. <Register start="+0x504+104" size="4" name="OUT13_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2420. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2421. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2422. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2423. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2424. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2425. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2426. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2427. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2428. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2429. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2430. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2431. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2432. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2433. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2434. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2435. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2436. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2437. </Register>
  2438. <Register start="+0x504+112" size="4" name="OUT14_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2439. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2440. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2441. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2442. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2443. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2444. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2445. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2446. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2447. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2448. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2449. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2450. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2451. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2452. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2453. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2454. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2455. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2456. </Register>
  2457. <Register start="+0x504+120" size="4" name="OUT15_CLR" access="Read/Write" description="SCT output 0 clear register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2458. <BitField start="0" size="1" name="CLR0" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2459. <BitField start="1" size="1" name="CLR1" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2460. <BitField start="2" size="1" name="CLR2" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2461. <BitField start="3" size="1" name="CLR3" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2462. <BitField start="4" size="1" name="CLR4" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2463. <BitField start="5" size="1" name="CLR5" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2464. <BitField start="6" size="1" name="CLR6" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2465. <BitField start="7" size="1" name="CLR7" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2466. <BitField start="8" size="1" name="CLR8" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2467. <BitField start="9" size="1" name="CLR9" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2468. <BitField start="10" size="1" name="CLR10" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2469. <BitField start="11" size="1" name="CLR11" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2470. <BitField start="12" size="1" name="CLR12" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2471. <BitField start="13" size="1" name="CLR13" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2472. <BitField start="14" size="1" name="CLR14" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2473. <BitField start="15" size="1" name="CLR15" description="A 1 in bit m selects event m to clear output n (or set it if SETCLRn = 0x1 or 0x2) event 0 = bit 0, event 1 = bit 1,..., event 15 = bit 15." />
  2474. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  2475. </Register>
  2476. </RegisterGroup>
  2477. <RegisterGroup name="GPDMA" start="0x40002000" description="General Purpose DMA (GPDMA) ">
  2478. <Register start="+0x000" size="4" name="INTSTAT" access="ReadOnly" description="DMA Interrupt Status Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2479. <BitField start="0" size="1" name="INTSTAT0" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2480. <BitField start="1" size="1" name="INTSTAT1" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2481. <BitField start="2" size="1" name="INTSTAT2" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2482. <BitField start="3" size="1" name="INTSTAT3" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2483. <BitField start="4" size="1" name="INTSTAT4" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2484. <BitField start="5" size="1" name="INTSTAT5" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2485. <BitField start="6" size="1" name="INTSTAT6" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2486. <BitField start="7" size="1" name="INTSTAT7" description="Status of DMA channel interrupts after masking. Each bit represents one channel: 0 - the corresponding channel has no active interrupt request. 1 - the corresponding channel does have an active interrupt request." />
  2487. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined." />
  2488. </Register>
  2489. <Register start="+0x004" size="4" name="INTTCSTAT" access="ReadOnly" description="DMA Interrupt Terminal Count Request Status Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2490. <BitField start="0" size="1" name="INTTCSTAT0" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2491. <BitField start="1" size="1" name="INTTCSTAT1" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2492. <BitField start="2" size="1" name="INTTCSTAT2" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2493. <BitField start="3" size="1" name="INTTCSTAT3" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2494. <BitField start="4" size="1" name="INTTCSTAT4" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2495. <BitField start="5" size="1" name="INTTCSTAT5" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2496. <BitField start="6" size="1" name="INTTCSTAT6" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2497. <BitField start="7" size="1" name="INTTCSTAT7" description="Terminal count interrupt request status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2498. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined." />
  2499. </Register>
  2500. <Register start="+0x008" size="4" name="INTTCCLEAR" access="WriteOnly" description="DMA Interrupt Terminal Count Request Clear Register" reset_value="0" reset_mask="0x00000000">
  2501. <BitField start="0" size="1" name="INTTCCLEAR0" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2502. <BitField start="1" size="1" name="INTTCCLEAR1" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2503. <BitField start="2" size="1" name="INTTCCLEAR2" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2504. <BitField start="3" size="1" name="INTTCCLEAR3" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2505. <BitField start="4" size="1" name="INTTCCLEAR4" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2506. <BitField start="5" size="1" name="INTTCCLEAR5" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2507. <BitField start="6" size="1" name="INTTCCLEAR6" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2508. <BitField start="7" size="1" name="INTTCCLEAR7" description="Allows clearing the Terminal count interrupt request (IntTCStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel terminal count interrupt." />
  2509. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2510. </Register>
  2511. <Register start="+0x00C" size="4" name="INTERRSTAT" access="ReadOnly" description="DMA Interrupt Error Status Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2512. <BitField start="0" size="1" name="INTERRSTAT0" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2513. <BitField start="1" size="1" name="INTERRSTAT1" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2514. <BitField start="2" size="1" name="INTERRSTAT2" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2515. <BitField start="3" size="1" name="INTERRSTAT3" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2516. <BitField start="4" size="1" name="INTERRSTAT4" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2517. <BitField start="5" size="1" name="INTERRSTAT5" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2518. <BitField start="6" size="1" name="INTERRSTAT6" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2519. <BitField start="7" size="1" name="INTERRSTAT7" description="Interrupt error status for DMA channels. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2520. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined." />
  2521. </Register>
  2522. <Register start="+0x010" size="4" name="INTERRCLR" access="WriteOnly" description="DMA Interrupt Error Clear Register" reset_value="0" reset_mask="0x00000000">
  2523. <BitField start="0" size="1" name="INTERRCLR0" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2524. <BitField start="1" size="1" name="INTERRCLR1" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2525. <BitField start="2" size="1" name="INTERRCLR2" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2526. <BitField start="3" size="1" name="INTERRCLR3" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2527. <BitField start="4" size="1" name="INTERRCLR4" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2528. <BitField start="5" size="1" name="INTERRCLR5" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2529. <BitField start="6" size="1" name="INTERRCLR6" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2530. <BitField start="7" size="1" name="INTERRCLR7" description="Writing a 1 clears the error interrupt request (IntErrStat) for DMA channels. Each bit represents one channel: 0 - writing 0 has no effect. 1 - clears the corresponding channel error interrupt." />
  2531. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2532. </Register>
  2533. <Register start="+0x014" size="4" name="RAWINTTCSTAT" access="ReadOnly" description="DMA Raw Interrupt Terminal Count Status Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2534. <BitField start="0" size="1" name="RAWINTTCSTAT0" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2535. <BitField start="1" size="1" name="RAWINTTCSTAT1" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2536. <BitField start="2" size="1" name="RAWINTTCSTAT2" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2537. <BitField start="3" size="1" name="RAWINTTCSTAT3" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2538. <BitField start="4" size="1" name="RAWINTTCSTAT4" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2539. <BitField start="5" size="1" name="RAWINTTCSTAT5" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2540. <BitField start="6" size="1" name="RAWINTTCSTAT6" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2541. <BitField start="7" size="1" name="RAWINTTCSTAT7" description="Status of the terminal count interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active terminal count interrupt request. 1 - the corresponding channel does have an active terminal count interrupt request." />
  2542. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined." />
  2543. </Register>
  2544. <Register start="+0x018" size="4" name="RAWINTERRSTAT" access="ReadOnly" description="DMA Raw Error Interrupt Status Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2545. <BitField start="0" size="1" name="RAWINTERRSTAT0" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2546. <BitField start="1" size="1" name="RAWINTERRSTAT1" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2547. <BitField start="2" size="1" name="RAWINTERRSTAT2" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2548. <BitField start="3" size="1" name="RAWINTERRSTAT3" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2549. <BitField start="4" size="1" name="RAWINTERRSTAT4" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2550. <BitField start="5" size="1" name="RAWINTERRSTAT5" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2551. <BitField start="6" size="1" name="RAWINTERRSTAT6" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2552. <BitField start="7" size="1" name="RAWINTERRSTAT7" description="Status of the error interrupt for DMA channels prior to masking. Each bit represents one channel: 0 - the corresponding channel has no active error interrupt request. 1 - the corresponding channel does have an active error interrupt request." />
  2553. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined." />
  2554. </Register>
  2555. <Register start="+0x01C" size="4" name="ENBLDCHNS" access="ReadOnly" description="DMA Enabled Channel Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2556. <BitField start="0" size="1" name="ENABLEDCHANNELS0" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2557. <BitField start="1" size="1" name="ENABLEDCHANNELS1" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2558. <BitField start="2" size="1" name="ENABLEDCHANNELS2" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2559. <BitField start="3" size="1" name="ENABLEDCHANNELS3" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2560. <BitField start="4" size="1" name="ENABLEDCHANNELS4" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2561. <BitField start="5" size="1" name="ENABLEDCHANNELS5" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2562. <BitField start="6" size="1" name="ENABLEDCHANNELS6" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2563. <BitField start="7" size="1" name="ENABLEDCHANNELS7" description="Enable status for DMA channels. Each bit represents one channel: 0 - DMA channel is disabled. 1 - DMA channel is enabled." />
  2564. <BitField start="8" size="24" name="RESERVED" description="Reserved. Read undefined." />
  2565. </Register>
  2566. <Register start="+0x020" size="4" name="SOFTBREQ" access="Read/Write" description="DMA Software Burst Request Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2567. <BitField start="0" size="1" name="SOFTBREQ0" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2568. <BitField start="1" size="1" name="SOFTBREQ1" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2569. <BitField start="2" size="1" name="SOFTBREQ2" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2570. <BitField start="3" size="1" name="SOFTBREQ3" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2571. <BitField start="4" size="1" name="SOFTBREQ4" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2572. <BitField start="5" size="1" name="SOFTBREQ5" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2573. <BitField start="6" size="1" name="SOFTBREQ6" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2574. <BitField start="7" size="1" name="SOFTBREQ7" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2575. <BitField start="8" size="1" name="SOFTBREQ8" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2576. <BitField start="9" size="1" name="SOFTBREQ9" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2577. <BitField start="10" size="1" name="SOFTBREQ10" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2578. <BitField start="11" size="1" name="SOFTBREQ11" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2579. <BitField start="12" size="1" name="SOFTBREQ12" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2580. <BitField start="13" size="1" name="SOFTBREQ13" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2581. <BitField start="14" size="1" name="SOFTBREQ14" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2582. <BitField start="15" size="1" name="SOFTBREQ15" description="Software burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function (refer to Table 136 for peripheral hardware connections to the DMA controller): 0 - writing 0 has no effect. 1 - writing 1 generates a DMA burst request for the corresponding request line." />
  2583. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2584. </Register>
  2585. <Register start="+0x024" size="4" name="SOFTSREQ" access="Read/Write" description="DMA Software Single Request Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2586. <BitField start="0" size="1" name="SOFTSREQ0" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2587. <BitField start="1" size="1" name="SOFTSREQ1" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2588. <BitField start="2" size="1" name="SOFTSREQ2" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2589. <BitField start="3" size="1" name="SOFTSREQ3" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2590. <BitField start="4" size="1" name="SOFTSREQ4" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2591. <BitField start="5" size="1" name="SOFTSREQ5" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2592. <BitField start="6" size="1" name="SOFTSREQ6" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2593. <BitField start="7" size="1" name="SOFTSREQ7" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2594. <BitField start="8" size="1" name="SOFTSREQ8" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2595. <BitField start="9" size="1" name="SOFTSREQ9" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2596. <BitField start="10" size="1" name="SOFTSREQ10" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2597. <BitField start="11" size="1" name="SOFTSREQ11" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2598. <BitField start="12" size="1" name="SOFTSREQ12" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2599. <BitField start="13" size="1" name="SOFTSREQ13" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2600. <BitField start="14" size="1" name="SOFTSREQ14" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2601. <BitField start="15" size="1" name="SOFTSREQ15" description="Software single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA single transfer request for the corresponding request line." />
  2602. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2603. </Register>
  2604. <Register start="+0x028" size="4" name="SOFTLBREQ" access="Read/Write" description="DMA Software Last Burst Request Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2605. <BitField start="0" size="1" name="SOFTLBREQ0" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2606. <BitField start="1" size="1" name="SOFTLBREQ1" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2607. <BitField start="2" size="1" name="SOFTLBREQ2" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2608. <BitField start="3" size="1" name="SOFTLBREQ3" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2609. <BitField start="4" size="1" name="SOFTLBREQ4" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2610. <BitField start="5" size="1" name="SOFTLBREQ5" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2611. <BitField start="6" size="1" name="SOFTLBREQ6" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2612. <BitField start="7" size="1" name="SOFTLBREQ7" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2613. <BitField start="8" size="1" name="SOFTLBREQ8" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2614. <BitField start="9" size="1" name="SOFTLBREQ9" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2615. <BitField start="10" size="1" name="SOFTLBREQ10" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2616. <BitField start="11" size="1" name="SOFTLBREQ11" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2617. <BitField start="12" size="1" name="SOFTLBREQ12" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2618. <BitField start="13" size="1" name="SOFTLBREQ13" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2619. <BitField start="14" size="1" name="SOFTLBREQ14" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2620. <BitField start="15" size="1" name="SOFTLBREQ15" description="Software last burst request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last burst request for the corresponding request line." />
  2621. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2622. </Register>
  2623. <Register start="+0x02C" size="4" name="SOFTLSREQ" access="Read/Write" description="DMA Software Last Single Request Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2624. <BitField start="0" size="1" name="SOFTLSREQ0" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2625. <BitField start="1" size="1" name="SOFTLSREQ1" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2626. <BitField start="2" size="1" name="SOFTLSREQ2" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2627. <BitField start="3" size="1" name="SOFTLSREQ3" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2628. <BitField start="4" size="1" name="SOFTLSREQ4" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2629. <BitField start="5" size="1" name="SOFTLSREQ5" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2630. <BitField start="6" size="1" name="SOFTLSREQ6" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2631. <BitField start="7" size="1" name="SOFTLSREQ7" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2632. <BitField start="8" size="1" name="SOFTLSREQ8" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2633. <BitField start="9" size="1" name="SOFTLSREQ9" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2634. <BitField start="10" size="1" name="SOFTLSREQ10" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2635. <BitField start="11" size="1" name="SOFTLSREQ11" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2636. <BitField start="12" size="1" name="SOFTLSREQ12" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2637. <BitField start="13" size="1" name="SOFTLSREQ13" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2638. <BitField start="14" size="1" name="SOFTLSREQ14" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2639. <BitField start="15" size="1" name="SOFTLSREQ15" description="Software last single transfer request flags for each of 16 possible sources. Each bit represents one DMA request line or peripheral function: 0 - writing 0 has no effect. 1 - writing 1 generates a DMA last single transfer request for the corresponding request line." />
  2640. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2641. </Register>
  2642. <Register start="+0x030" size="4" name="CONFIG" access="Read/Write" description="DMA Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2643. <BitField start="0" size="1" name="E" description="DMA Controller enable:">
  2644. <Enum name="DISABLED__DEFAULT_" start="0" description="Disabled (default). Disabling the DMA Controller reduces power consumption." />
  2645. <Enum name="ENABLED" start="1" description="Enabled" />
  2646. </BitField>
  2647. <BitField start="1" size="1" name="M0" description="AHB Master 0 endianness configuration:">
  2648. <Enum name="LITTLE_ENDIAN_MODE" start="0" description="Little-endian mode (default)." />
  2649. <Enum name="BIG_ENDIAN_MODE_" start="1" description="Big-endian mode." />
  2650. </BitField>
  2651. <BitField start="2" size="1" name="M1" description="AHB Master 1 endianness configuration:">
  2652. <Enum name="LITTLE_ENDIAN_MODE" start="0" description="Little-endian mode (default)." />
  2653. <Enum name="BIG_ENDIAN_MODE_" start="1" description="Big-endian mode." />
  2654. </BitField>
  2655. <BitField start="3" size="29" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2656. </Register>
  2657. <Register start="+0x034" size="4" name="SYNC" access="Read/Write" description="DMA Synchronization Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2658. <BitField start="0" size="1" name="DMACSYNC0" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2659. <BitField start="1" size="1" name="DMACSYNC1" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2660. <BitField start="2" size="1" name="DMACSYNC2" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2661. <BitField start="3" size="1" name="DMACSYNC3" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2662. <BitField start="4" size="1" name="DMACSYNC4" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2663. <BitField start="5" size="1" name="DMACSYNC5" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2664. <BitField start="6" size="1" name="DMACSYNC6" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2665. <BitField start="7" size="1" name="DMACSYNC7" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2666. <BitField start="8" size="1" name="DMACSYNC8" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2667. <BitField start="9" size="1" name="DMACSYNC9" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2668. <BitField start="10" size="1" name="DMACSYNC10" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2669. <BitField start="11" size="1" name="DMACSYNC11" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2670. <BitField start="12" size="1" name="DMACSYNC12" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2671. <BitField start="13" size="1" name="DMACSYNC13" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2672. <BitField start="14" size="1" name="DMACSYNC14" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text: 0 - synchronization logic for the corresponding DMA request signals are enabled. 1 - synchronization logic for the corresponding request line signals are disabled." />
  2673. <BitField start="15" size="1" name="DMACSYNC15" description="Controls the synchronization logic for DMA request signals. Each bit represents one set of DMA request lines as described in the preceding text:&#xa;0 - synchronization logic for the corresponding DMA request signals are enabled.&#xa;1 - synchronization logic for the corresponding request line signals are disabled." />
  2674. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read undefined. Write reserved bits as zero." />
  2675. </Register>
  2676. <Register start="+0x100+0" size="4" name="C0SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2677. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2678. </Register>
  2679. <Register start="+0x100+32" size="4" name="C1SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2680. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2681. </Register>
  2682. <Register start="+0x100+64" size="4" name="C2SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2683. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2684. </Register>
  2685. <Register start="+0x100+96" size="4" name="C3SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2686. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2687. </Register>
  2688. <Register start="+0x100+128" size="4" name="C4SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2689. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2690. </Register>
  2691. <Register start="+0x100+160" size="4" name="C5SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2692. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2693. </Register>
  2694. <Register start="+0x100+192" size="4" name="C6SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2695. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2696. </Register>
  2697. <Register start="+0x100+224" size="4" name="C7SRCADDR" access="Read/Write" description="DMA Channel Source Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2698. <BitField start="0" size="32" name="SRCADDR" description="DMA source address. Reading this register will return the current source address." />
  2699. </Register>
  2700. <Register start="+0x104+0" size="4" name="C0DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2701. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2702. </Register>
  2703. <Register start="+0x104+32" size="4" name="C1DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2704. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2705. </Register>
  2706. <Register start="+0x104+64" size="4" name="C2DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2707. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2708. </Register>
  2709. <Register start="+0x104+96" size="4" name="C3DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2710. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2711. </Register>
  2712. <Register start="+0x104+128" size="4" name="C4DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2713. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2714. </Register>
  2715. <Register start="+0x104+160" size="4" name="C5DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2716. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2717. </Register>
  2718. <Register start="+0x104+192" size="4" name="C6DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2719. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2720. </Register>
  2721. <Register start="+0x104+224" size="4" name="C7DESTADDR" access="Read/Write" description="DMA Channel Destination Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2722. <BitField start="0" size="32" name="DESTADDR" description="DMA Destination address. Reading this register will return the current destination address." />
  2723. </Register>
  2724. <Register start="+0x108+0" size="4" name="C0LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2725. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2726. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2727. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2728. </BitField>
  2729. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2730. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2731. </Register>
  2732. <Register start="+0x108+32" size="4" name="C1LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2733. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2734. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2735. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2736. </BitField>
  2737. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2738. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2739. </Register>
  2740. <Register start="+0x108+64" size="4" name="C2LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2741. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2742. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2743. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2744. </BitField>
  2745. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2746. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2747. </Register>
  2748. <Register start="+0x108+96" size="4" name="C3LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2749. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2750. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2751. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2752. </BitField>
  2753. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2754. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2755. </Register>
  2756. <Register start="+0x108+128" size="4" name="C4LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2757. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2758. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2759. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2760. </BitField>
  2761. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2762. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2763. </Register>
  2764. <Register start="+0x108+160" size="4" name="C5LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2765. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2766. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2767. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2768. </BitField>
  2769. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2770. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2771. </Register>
  2772. <Register start="+0x108+192" size="4" name="C6LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2773. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2774. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2775. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2776. </BitField>
  2777. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2778. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2779. </Register>
  2780. <Register start="+0x108+224" size="4" name="C7LLI" access="Read/Write" description="DMA Channel Linked List Item Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2781. <BitField start="0" size="1" name="LM" description="AHB master select for loading the next LLI:">
  2782. <Enum name="AHB_MASTER_0_" start="0" description="AHB Master 0." />
  2783. <Enum name="AHB_MASTER_1_" start="1" description="AHB Master 1." />
  2784. </BitField>
  2785. <BitField start="1" size="1" name="R" description="Reserved, and must be written as 0, masked on read." />
  2786. <BitField start="2" size="30" name="LLI" description="Linked list item. Bits [31:2] of the address for the next LLI. Address bits [1:0] are 0." />
  2787. </Register>
  2788. <Register start="+0x10C+0" size="4" name="C0CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2789. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  2790. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  2791. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  2792. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  2793. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  2794. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  2795. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  2796. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  2797. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  2798. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  2799. </BitField>
  2800. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  2801. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  2802. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  2803. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  2804. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  2805. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  2806. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  2807. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  2808. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  2809. </BitField>
  2810. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  2811. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  2812. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  2813. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  2814. </BitField>
  2815. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  2816. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  2817. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  2818. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  2819. </BitField>
  2820. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  2821. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  2822. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  2823. </BitField>
  2824. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  2825. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  2826. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  2827. </BitField>
  2828. <BitField start="26" size="1" name="SI" description="Source increment:">
  2829. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  2830. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  2831. </BitField>
  2832. <BitField start="27" size="1" name="DI" description="Destination increment:">
  2833. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  2834. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  2835. </BitField>
  2836. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  2837. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  2838. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  2839. </BitField>
  2840. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  2841. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  2842. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  2843. </BitField>
  2844. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  2845. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  2846. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  2847. </BitField>
  2848. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  2849. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  2850. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  2851. </BitField>
  2852. </Register>
  2853. <Register start="+0x10C+32" size="4" name="C1CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2854. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  2855. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  2856. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  2857. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  2858. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  2859. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  2860. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  2861. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  2862. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  2863. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  2864. </BitField>
  2865. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  2866. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  2867. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  2868. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  2869. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  2870. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  2871. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  2872. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  2873. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  2874. </BitField>
  2875. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  2876. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  2877. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  2878. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  2879. </BitField>
  2880. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  2881. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  2882. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  2883. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  2884. </BitField>
  2885. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  2886. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  2887. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  2888. </BitField>
  2889. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  2890. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  2891. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  2892. </BitField>
  2893. <BitField start="26" size="1" name="SI" description="Source increment:">
  2894. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  2895. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  2896. </BitField>
  2897. <BitField start="27" size="1" name="DI" description="Destination increment:">
  2898. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  2899. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  2900. </BitField>
  2901. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  2902. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  2903. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  2904. </BitField>
  2905. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  2906. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  2907. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  2908. </BitField>
  2909. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  2910. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  2911. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  2912. </BitField>
  2913. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  2914. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  2915. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  2916. </BitField>
  2917. </Register>
  2918. <Register start="+0x10C+64" size="4" name="C2CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2919. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  2920. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  2921. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  2922. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  2923. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  2924. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  2925. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  2926. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  2927. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  2928. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  2929. </BitField>
  2930. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  2931. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  2932. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  2933. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  2934. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  2935. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  2936. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  2937. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  2938. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  2939. </BitField>
  2940. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  2941. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  2942. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  2943. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  2944. </BitField>
  2945. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  2946. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  2947. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  2948. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  2949. </BitField>
  2950. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  2951. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  2952. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  2953. </BitField>
  2954. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  2955. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  2956. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  2957. </BitField>
  2958. <BitField start="26" size="1" name="SI" description="Source increment:">
  2959. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  2960. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  2961. </BitField>
  2962. <BitField start="27" size="1" name="DI" description="Destination increment:">
  2963. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  2964. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  2965. </BitField>
  2966. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  2967. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  2968. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  2969. </BitField>
  2970. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  2971. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  2972. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  2973. </BitField>
  2974. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  2975. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  2976. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  2977. </BitField>
  2978. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  2979. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  2980. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  2981. </BitField>
  2982. </Register>
  2983. <Register start="+0x10C+96" size="4" name="C3CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  2984. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  2985. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  2986. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  2987. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  2988. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  2989. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  2990. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  2991. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  2992. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  2993. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  2994. </BitField>
  2995. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  2996. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  2997. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  2998. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  2999. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  3000. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  3001. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  3002. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  3003. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  3004. </BitField>
  3005. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3006. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3007. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3008. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3009. </BitField>
  3010. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3011. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3012. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3013. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3014. </BitField>
  3015. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  3016. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  3017. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  3018. </BitField>
  3019. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  3020. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  3021. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  3022. </BitField>
  3023. <BitField start="26" size="1" name="SI" description="Source increment:">
  3024. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  3025. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  3026. </BitField>
  3027. <BitField start="27" size="1" name="DI" description="Destination increment:">
  3028. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  3029. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  3030. </BitField>
  3031. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  3032. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  3033. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  3034. </BitField>
  3035. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  3036. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  3037. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  3038. </BitField>
  3039. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  3040. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  3041. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  3042. </BitField>
  3043. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  3044. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  3045. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  3046. </BitField>
  3047. </Register>
  3048. <Register start="+0x10C+128" size="4" name="C4CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3049. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  3050. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  3051. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  3052. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  3053. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  3054. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  3055. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  3056. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  3057. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  3058. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  3059. </BitField>
  3060. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  3061. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  3062. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  3063. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  3064. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  3065. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  3066. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  3067. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  3068. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  3069. </BitField>
  3070. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3071. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3072. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3073. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3074. </BitField>
  3075. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3076. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3077. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3078. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3079. </BitField>
  3080. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  3081. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  3082. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  3083. </BitField>
  3084. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  3085. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  3086. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  3087. </BitField>
  3088. <BitField start="26" size="1" name="SI" description="Source increment:">
  3089. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  3090. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  3091. </BitField>
  3092. <BitField start="27" size="1" name="DI" description="Destination increment:">
  3093. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  3094. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  3095. </BitField>
  3096. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  3097. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  3098. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  3099. </BitField>
  3100. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  3101. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  3102. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  3103. </BitField>
  3104. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  3105. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  3106. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  3107. </BitField>
  3108. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  3109. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  3110. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  3111. </BitField>
  3112. </Register>
  3113. <Register start="+0x10C+160" size="4" name="C5CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3114. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  3115. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  3116. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  3117. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  3118. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  3119. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  3120. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  3121. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  3122. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  3123. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  3124. </BitField>
  3125. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  3126. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  3127. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  3128. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  3129. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  3130. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  3131. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  3132. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  3133. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  3134. </BitField>
  3135. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3136. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3137. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3138. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3139. </BitField>
  3140. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3141. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3142. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3143. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3144. </BitField>
  3145. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  3146. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  3147. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  3148. </BitField>
  3149. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  3150. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  3151. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  3152. </BitField>
  3153. <BitField start="26" size="1" name="SI" description="Source increment:">
  3154. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  3155. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  3156. </BitField>
  3157. <BitField start="27" size="1" name="DI" description="Destination increment:">
  3158. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  3159. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  3160. </BitField>
  3161. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  3162. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  3163. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  3164. </BitField>
  3165. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  3166. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  3167. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  3168. </BitField>
  3169. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  3170. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  3171. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  3172. </BitField>
  3173. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  3174. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  3175. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  3176. </BitField>
  3177. </Register>
  3178. <Register start="+0x10C+192" size="4" name="C6CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3179. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  3180. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  3181. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  3182. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  3183. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  3184. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  3185. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  3186. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  3187. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  3188. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  3189. </BitField>
  3190. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  3191. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  3192. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  3193. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  3194. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  3195. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  3196. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  3197. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  3198. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  3199. </BitField>
  3200. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3201. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3202. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3203. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3204. </BitField>
  3205. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3206. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3207. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3208. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3209. </BitField>
  3210. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  3211. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  3212. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  3213. </BitField>
  3214. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  3215. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  3216. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  3217. </BitField>
  3218. <BitField start="26" size="1" name="SI" description="Source increment:">
  3219. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  3220. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  3221. </BitField>
  3222. <BitField start="27" size="1" name="DI" description="Destination increment:">
  3223. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  3224. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  3225. </BitField>
  3226. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  3227. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  3228. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  3229. </BitField>
  3230. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  3231. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  3232. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  3233. </BitField>
  3234. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  3235. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  3236. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  3237. </BitField>
  3238. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  3239. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  3240. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  3241. </BitField>
  3242. </Register>
  3243. <Register start="+0x10C+224" size="4" name="C7CONTROL" access="Read/Write" description="DMA Channel Control Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3244. <BitField start="0" size="12" name="TRANSFERSIZE" description="Transfer size in byte. A write to this field sets the size of the transfer when the DMA Controller is the flow controller. The transfer size value must be set before the channel is enabled. Transfer size is updated as data transfers are completed. A read from this field indicates the number of transfers completed on the destination bus. Reading the register when the channel is active does not give useful information because by the time that the software has processed the value read, the channel might have progressed. It is intended to be used only when a channel is enabled and then disabled. The transfer size value is not used if the DMA Controller is not the flow controller." />
  3245. <BitField start="12" size="3" name="SBSIZE" description="Source burst size. Indicates the number of transfers that make up a source burst. This value must be set to the burst size of the source peripheral, or if the source is memory, to the memory boundary size (see Figure 3). The burst size is the amount of data that is transferred when the BREQ signal goes active in the source peripheral.">
  3246. <Enum name="SOURCE_BURST_1" start="0x0" description="Source burst size = 1" />
  3247. <Enum name="SOURCE_BURST_4" start="0x1" description="Source burst size = 4" />
  3248. <Enum name="SOURCE_BURST_8" start="0x2" description="Source burst size = 8" />
  3249. <Enum name="SOURCE_BURST_16" start="0x3" description="Source burst size = 16" />
  3250. <Enum name="SOURCE_BURST_32" start="0x4" description="Source burst size = 32" />
  3251. <Enum name="SOURCE_BURST_64" start="0x5" description="Source burst size = 64" />
  3252. <Enum name="SOURCE_BURST_128" start="0x6" description="Source burst size = 128" />
  3253. <Enum name="SOURCE_BURST_256" start="0x7" description="Source burst size = 256" />
  3254. </BitField>
  3255. <BitField start="15" size="3" name="DBSIZE" description="Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the BREQ signal goes active in the destination peripheral.">
  3256. <Enum name="DESTINATION_BURST_1" start="0x0" description="Destination burst size = 1" />
  3257. <Enum name="DESTINATION_BURST_4" start="0x1" description="Destination burst size = 4" />
  3258. <Enum name="DESTINATION_BURST_8" start="0x2" description="Destination burst size = 8" />
  3259. <Enum name="DESTINATION_BURST_16" start="0x3" description="Destination burst size = 16" />
  3260. <Enum name="DESTINATION_BURST_32" start="0x4" description="Destination burst size = 32" />
  3261. <Enum name="DESTINATION_BURST_64" start="0x5" description="Destination burst size = 64" />
  3262. <Enum name="DESTINATION_BURST_128" start="0x6" description="Destination burst size = 128" />
  3263. <Enum name="DESTINATION_BURST_256" start="0x7" description="Destination burst size = 256" />
  3264. </BitField>
  3265. <BitField start="18" size="3" name="SWIDTH" description="Source transfer width. Transfers wider than the AHB master bus width are illegal. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3266. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3267. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3268. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3269. </BitField>
  3270. <BitField start="21" size="3" name="DWIDTH" description="Destination transfer width. Transfers wider than the AHB master bus width are not supported. The source and destination widths can be different from each other. The hardware automatically packs and unpacks the data as required. 0x3 to 0x7 - Reserved.">
  3271. <Enum name="BYTE_8_BIT" start="0x0" description="Byte (8-bit)" />
  3272. <Enum name="HALFWORD_16_BIT" start="0x1" description="Halfword (16-bit)" />
  3273. <Enum name="WORD_32_BIT" start="0x2" description="Word (32-bit)" />
  3274. </BitField>
  3275. <BitField start="24" size="1" name="S" description="Source AHB master select:">
  3276. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for source transfer." />
  3277. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for source transfer." />
  3278. </BitField>
  3279. <BitField start="25" size="1" name="D" description="Destination AHB master select: Only Master1 can access a peripheral. Master0 can only access memory.">
  3280. <Enum name="AHB_MASTER_0_SELECTE" start="0" description="AHB Master 0 selected for destination transfer." />
  3281. <Enum name="AHB_MASTER_1_SELECTE" start="1" description="AHB Master 1 selected for destination transfer." />
  3282. </BitField>
  3283. <BitField start="26" size="1" name="SI" description="Source increment:">
  3284. <Enum name="NOT_INCREMENT" start="0" description="The source address is not incremented after each transfer." />
  3285. <Enum name="INCREMENT" start="1" description="The source address is incremented after each transfer." />
  3286. </BitField>
  3287. <BitField start="27" size="1" name="DI" description="Destination increment:">
  3288. <Enum name="THE_DESTINATION_ADDR" start="0" description="The destination address is not incremented after each transfer." />
  3289. <Enum name="THE_DESTINATION_ADDR" start="1" description="The destination address is incremented after each transfer." />
  3290. </BitField>
  3291. <BitField start="28" size="1" name="PROT1" description="Indicates that the access is in user mode or privileged mode:">
  3292. <Enum name="ACCESS_IS_IN_USER_MO" start="0" description="Access is in user mode" />
  3293. <Enum name="ACCESS_IS_IN_PRIVILE" start="1" description="Access is in privileged mode." />
  3294. </BitField>
  3295. <BitField start="29" size="1" name="PROT2" description="Indicates that the access is bufferable or not bufferable:">
  3296. <Enum name="ACCESS_IS_NOT_BUFFER" start="0" description="Access is not bufferable." />
  3297. <Enum name="ACCESS_IS_BUFFERABLE" start="1" description="Access is bufferable." />
  3298. </BitField>
  3299. <BitField start="30" size="1" name="PROT3" description="Indicates that the access is cacheable or not cacheable:">
  3300. <Enum name="ACCESS_IS_NOT_CACHEA" start="0" description="Access is not cacheable." />
  3301. <Enum name="ACCESS_IS_CACHEABLE_" start="1" description="Access is cacheable." />
  3302. </BitField>
  3303. <BitField start="31" size="1" name="I" description="Terminal count interrupt enable bit.">
  3304. <Enum name="THE_TERMINAL_COUNT_I" start="0" description="The terminal count interrupt is disabled." />
  3305. <Enum name="THE_TERMINAL_COUNT_I" start="1" description="The terminal count interrupt is enabled." />
  3306. </BitField>
  3307. </Register>
  3308. <Register start="+0x110+0" size="4" name="C0CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3309. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3310. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3311. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3312. </BitField>
  3313. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3314. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3315. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3316. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3317. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3318. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3319. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3320. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3321. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3322. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3323. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3324. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3325. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3326. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3327. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3328. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3329. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3330. </BitField>
  3331. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3332. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3333. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3334. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3335. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3336. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3337. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3338. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3339. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3340. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3341. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3342. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3343. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3344. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3345. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3346. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3347. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3348. </BitField>
  3349. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3350. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3351. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3352. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3353. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3354. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3355. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3356. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3357. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3358. </BitField>
  3359. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3360. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3361. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3362. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3363. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3364. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3365. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3366. </BitField>
  3367. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3368. </Register>
  3369. <Register start="+0x110+32" size="4" name="C1CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3370. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3371. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3372. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3373. </BitField>
  3374. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3375. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3376. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3377. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3378. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3379. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3380. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3381. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3382. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3383. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3384. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3385. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3386. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3387. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3388. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3389. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3390. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3391. </BitField>
  3392. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3393. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3394. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3395. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3396. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3397. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3398. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3399. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3400. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3401. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3402. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3403. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3404. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3405. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3406. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3407. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3408. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3409. </BitField>
  3410. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3411. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3412. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3413. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3414. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3415. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3416. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3417. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3418. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3419. </BitField>
  3420. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3421. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3422. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3423. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3424. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3425. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3426. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3427. </BitField>
  3428. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3429. </Register>
  3430. <Register start="+0x110+64" size="4" name="C2CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3431. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3432. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3433. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3434. </BitField>
  3435. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3436. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3437. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3438. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3439. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3440. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3441. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3442. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3443. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3444. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3445. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3446. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3447. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3448. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3449. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3450. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3451. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3452. </BitField>
  3453. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3454. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3455. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3456. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3457. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3458. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3459. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3460. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3461. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3462. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3463. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3464. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3465. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3466. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3467. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3468. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3469. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3470. </BitField>
  3471. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3472. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3473. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3474. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3475. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3476. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3477. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3478. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3479. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3480. </BitField>
  3481. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3482. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3483. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3484. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3485. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3486. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3487. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3488. </BitField>
  3489. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3490. </Register>
  3491. <Register start="+0x110+96" size="4" name="C3CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3492. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3493. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3494. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3495. </BitField>
  3496. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3497. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3498. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3499. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3500. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3501. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3502. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3503. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3504. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3505. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3506. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3507. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3508. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3509. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3510. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3511. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3512. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3513. </BitField>
  3514. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3515. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3516. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3517. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3518. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3519. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3520. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3521. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3522. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3523. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3524. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3525. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3526. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3527. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3528. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3529. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3530. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3531. </BitField>
  3532. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3533. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3534. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3535. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3536. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3537. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3538. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3539. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3540. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3541. </BitField>
  3542. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3543. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3544. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3545. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3546. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3547. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3548. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3549. </BitField>
  3550. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3551. </Register>
  3552. <Register start="+0x110+128" size="4" name="C4CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3553. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3554. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3555. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3556. </BitField>
  3557. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3558. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3559. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3560. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3561. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3562. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3563. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3564. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3565. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3566. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3567. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3568. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3569. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3570. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3571. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3572. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3573. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3574. </BitField>
  3575. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3576. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3577. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3578. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3579. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3580. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3581. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3582. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3583. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3584. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3585. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3586. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3587. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3588. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3589. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3590. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3591. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3592. </BitField>
  3593. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3594. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3595. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3596. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3597. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3598. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3599. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3600. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3601. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3602. </BitField>
  3603. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3604. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3605. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3606. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3607. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3608. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3609. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3610. </BitField>
  3611. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3612. </Register>
  3613. <Register start="+0x110+160" size="4" name="C5CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3614. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3615. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3616. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3617. </BitField>
  3618. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3619. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3620. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3621. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3622. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3623. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3624. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3625. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3626. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3627. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3628. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3629. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3630. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3631. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3632. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3633. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3634. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3635. </BitField>
  3636. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3637. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3638. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3639. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3640. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3641. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3642. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3643. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3644. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3645. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3646. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3647. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3648. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3649. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3650. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3651. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3652. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3653. </BitField>
  3654. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3655. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3656. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3657. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3658. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3659. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3660. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3661. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3662. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3663. </BitField>
  3664. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3665. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3666. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3667. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3668. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3669. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3670. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3671. </BitField>
  3672. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3673. </Register>
  3674. <Register start="+0x110+192" size="4" name="C6CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3675. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3676. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3677. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3678. </BitField>
  3679. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3680. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3681. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3682. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3683. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3684. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3685. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3686. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3687. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3688. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3689. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3690. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3691. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3692. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3693. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3694. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3695. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3696. </BitField>
  3697. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3698. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3699. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3700. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3701. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3702. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3703. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3704. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3705. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3706. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3707. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3708. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3709. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3710. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3711. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3712. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3713. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3714. </BitField>
  3715. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3716. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3717. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3718. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3719. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3720. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3721. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3722. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3723. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3724. </BitField>
  3725. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3726. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3727. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3728. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3729. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3730. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3731. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3732. </BitField>
  3733. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3734. </Register>
  3735. <Register start="+0x110+224" size="4" name="C7CONFIG" access="Read/Write" description="DMA Channel Configuration Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3736. <BitField start="0" size="1" name="E" description="Channel enable. Reading this bit indicates whether a channel is currently enabled or disabled: The Channel Enable bit status can also be found by reading the EnbldChns Register. A channel can be disabled by clearing the Enable bit. This causes the current AHB transfer (if one is in progress) to complete and the channel is then disabled. Any data in the FIFO of the relevant channel is lost. Restarting the channel by setting the Channel Enable bit has unpredictable effects, the channel must be fully re-initialized. The channel is also disabled, and Channel Enable bit cleared, when the last LLI is reached, the DMA transfer is completed, or if a channel error is encountered. If a channel must be disabled without losing data in the FIFO, the Halt bit must be set so that further DMA requests are ignored. The Active bit must then be polled until it reaches 0, indicating that there is no data left in the FIFO. Finally, the Channel Enable bit can be cleared.">
  3737. <Enum name="CHANNEL_DISABLED_" start="0" description="Channel disabled." />
  3738. <Enum name="CHANNEL_ENABLED_" start="1" description="Channel enabled." />
  3739. </BitField>
  3740. <BitField start="1" size="5" name="SRCPERIPHERAL" description="Source peripheral. This value selects the DMA source request peripheral. This field is ignored if the source of the transfer is from memory. See Table 136 for details.">
  3741. <Enum name="SOURCE_EQ_SPIFI" start="0x0" description="Source = SPIFI" />
  3742. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x1" description="Source = Timer 0 match 0/UART0 transmit" />
  3743. <Enum name="SOURCE_EQ_TIMER_0_MAT" start="0x2" description="Source = Timer 0 match 1/UART0 receive" />
  3744. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x3" description="Source = Timer 1 match 0/UART1 transmit" />
  3745. <Enum name="SOURCE_EQ_TIMER_1_MAT" start="0x4" description="Source = Timer 1 match 1/UART 1 receive" />
  3746. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x5" description="Source = Timer 2 match 0/UART 2 transmit" />
  3747. <Enum name="SOURCE_EQ_TIMER_2_MAT" start="0x6" description="Source = Timer 2 match 1/UART 2 receive" />
  3748. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x7" description="Source = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3749. <Enum name="SOURCE_EQ_TIMER_3_MAT" start="0x8" description="Source = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3750. <Enum name="SOURCE_EQ_SSP0_RECEIV" start="0x9" description="Source = SSP0 receive/I2S channel 0" />
  3751. <Enum name="SOURCE_EQ_SSP0_TRANSM" start="0xA" description="Source = SSP0 transmit/I2S channel 1" />
  3752. <Enum name="SOURCE_EQ_SSP1_RECEIV" start="0xB" description="Source = SSP1 receive" />
  3753. <Enum name="SOURCE_EQ_SSP1_TRANSM" start="0xC" description="Source = SSP1 transmit" />
  3754. <Enum name="SOURCE_EQ_ADC0" start="0xD" description="Source = ADC0" />
  3755. <Enum name="SOURCE_EQ_ADC1" start="0xE" description="Source = ADC1" />
  3756. <Enum name="SOURCE_EQ_DAC" start="0xF" description="Source = DAC" />
  3757. </BitField>
  3758. <BitField start="6" size="5" name="DESTPERIPHERAL" description="Destination peripheral. This value selects the DMA destination request peripheral. This field is ignored if the destination of the transfer is to memory. See Table 136 for details.">
  3759. <Enum name="DESTINATION_EQ_SPIFI" start="0x0" description="Destination = SPIFI" />
  3760. <Enum name="DESTINATION_EQ_TIMER_" start="0x1" description="Destination = Timer 0 match 0/UART0 transmit" />
  3761. <Enum name="DESTINATION_EQ_TIMER_" start="0x2" description="Destination = Timer 0 match 1/UART0 receive" />
  3762. <Enum name="DESTINATION_EQ_TIMER_" start="0x3" description="Destination = Timer 1 match 0/UART1 transmit" />
  3763. <Enum name="DESTINATION_EQ_TIMER_" start="0x4" description="Destination = Timer 1 match 1/UART 1 receive" />
  3764. <Enum name="DESTINATION_EQ_TIMER_" start="0x5" description="Destination = Timer 2 match 0/UART 2 transmit" />
  3765. <Enum name="DESTINATION_EQ_TIMER_" start="0x6" description="Destination = Timer 2 match 1/UART 2 receive" />
  3766. <Enum name="DESTINATION_EQ_TIMER_" start="0x7" description="Destination = Timer 3 match 0/UART3 transmit/SCT DMA request 0" />
  3767. <Enum name="DESTINATION_EQ_TIMER_" start="0x8" description="Destination = Timer 3 match 1/UART3 receive/SCT DMA request 1" />
  3768. <Enum name="DESTINATION_EQ_SSP0_R" start="0x9" description="Destination = SSP0 receive/I2S channel 0" />
  3769. <Enum name="DESTINATION_EQ_SSP0_T" start="0xA" description="Destination = SSP0 transmit/I2S channel 1" />
  3770. <Enum name="DESTINATION_EQ_SSP1_R" start="0xB" description="Destination = SSP1 receive" />
  3771. <Enum name="DESTINATION_EQ_SSP1_T" start="0xC" description="Destination = SSP1 transmit" />
  3772. <Enum name="DESTINATION_EQ_ADC0" start="0xD" description="Destination = ADC0" />
  3773. <Enum name="DESTINATION_EQ_ADC1" start="0xE" description="Destination = ADC1" />
  3774. <Enum name="DESTINATION_EQ_DAC" start="0xF" description="Destination = DAC" />
  3775. </BitField>
  3776. <BitField start="11" size="3" name="FLOWCNTRL" description="Flow control and transfer type. This value indicates the flow controller and transfer type. The flow controller can be the DMA Controller, the source peripheral, or the destination peripheral. The transfer type can be memory-to-memory, memory-to-peripheral, peripheral-to-memory, or peripheral-to-peripheral. Refer to Table 157 for the encoding of this field.">
  3777. <Enum name="MEMORY_TO_MEMORY" start="0x0" description="Memory to memory (DMA control)" />
  3778. <Enum name="MEMORY_TO_PERIPHERAL" start="0x1" description="Memory to peripheral (DMA control)" />
  3779. <Enum name="PERIPHERAL_TO_MEMORY" start="0x2" description="Peripheral to memory (DMA control)" />
  3780. <Enum name="SOURCE_PERIPHERAL_TO" start="0x3" description="Source peripheral to destination peripheral (DMA control)" />
  3781. <Enum name="SOURCE_PERIPHERAL_TO" start="0x4" description="Source peripheral to destination peripheral (destination control)" />
  3782. <Enum name="MEMORY_TO_PERIPHERAL" start="0x5" description="Memory to peripheral (peripheral control)" />
  3783. <Enum name="PERIPHERAL_TO_MEMORY" start="0x6" description="Peripheral to memory (peripheral control)" />
  3784. <Enum name="SOURCE_PERIPHERAL_TO" start="0x7" description="Source peripheral to destination peripheral (source control)" />
  3785. </BitField>
  3786. <BitField start="14" size="1" name="IE" description="Interrupt error mask. When cleared, this bit masks out the error interrupt of the relevant channel." />
  3787. <BitField start="15" size="1" name="ITC" description="Terminal count interrupt mask. When cleared, this bit masks out the terminal count interrupt of the relevant channel." />
  3788. <BitField start="16" size="1" name="L" description="Lock. When set, this bit enables locked transfers." />
  3789. <BitField start="17" size="1" name="A" description="Active: 0 = there is no data in the FIFO of the channel. 1 = the channel FIFO has data. This value can be used with the Halt and Channel Enable bits to cleanly disable a DMA channel. This is a read-only bit." />
  3790. <BitField start="18" size="1" name="H" description="Halt: 0 = enable DMA requests. 1 = ignore further source DMA requests. The contents of the channel FIFO are drained. This value can be used with the Active and Channel Enable bits to cleanly disable a DMA channel.">
  3791. <Enum name="ENABLE_DMA_REQUESTS_" start="0" description="Enable DMA requests." />
  3792. <Enum name="IGNORE_FURTHER_SOURC" start="1" description="Ignore further source DMA requests." />
  3793. </BitField>
  3794. <BitField start="19" size="13" name="RESERVED" description="Reserved, do not modify, masked on read." />
  3795. </Register>
  3796. </RegisterGroup>
  3797. <RegisterGroup name="SPIFI" start="0x40003000" description="SPI Flash Interface (SPIFI)">
  3798. <Register start="+0x000" size="4" name="CTRL" access="Read/Write" description="SPIFI control register" reset_value="0x400FFFFF" reset_mask="0xFFFFFFFF">
  3799. <BitField start="0" size="16" name="TIMEOUT" description="This field contains the number of serial clock periods without the processor reading data in memory mode, which will cause the SPIFI hardware to terminate the command by driving the CS pin high and negating the CMD bit in the Status register. (This allows the flash memory to enter a lower-power state.) If the processor reads data from the flash region after a time-out, the command in the Memory Command Register is issued again." />
  3800. <BitField start="16" size="4" name="CSHIGH" description="This field controls the minimum CS high time, expressed as a number of serial clock periods minus one." />
  3801. <BitField start="20" size="1" name="RESERVED" description="Reserved." />
  3802. <BitField start="21" size="1" name="D_PRFTCH_DIS" description="This bit allows conditioning of memory mode prefetches based on the AHB HPROT (instruction/data) access information. A 1 in this register means that the SPIFI will not attempt a speculative prefetch when it encounters data accesses." />
  3803. <BitField start="22" size="1" name="INTEN" description="If this bit is 1 when a command ends, the SPIFI will assert its interrupt request output. See INTRQ in the status register for further details." />
  3804. <BitField start="23" size="1" name="MODE3" description="SPI Mode 3 select.">
  3805. <Enum name="SCK_LOW" start="0" description="SCK LOW. The SPIFI drives SCK low after the rising edge at which the last bit of each command is captured, and keeps it low while CS is HIGH." />
  3806. <Enum name="SCK_HIGH" start="1" description="SCK HIGH. the SPIFI keeps SCK high after the rising edge for the last bit of each command and while CS is HIGH, and drives it low after it drives CS LOW. (Known serial flash devices can handle either mode, but some devices may require a particular mode for proper operation.) MODE3, RFCLK, and FBCLK should not all be 1, because in this case there is no final rising edge on SCK on which to sample the last data bit of the frame." />
  3807. </BitField>
  3808. <BitField start="24" size="3" name="RESERVED" description="Reserved." />
  3809. <BitField start="27" size="1" name="PRFTCH_DIS" description="Cache prefetching enable. The SPIFI includes an internal cache. A 1 in this bit disables prefetching of cache lines.">
  3810. <Enum name="ENABLE" start="0" description="Enable. Cache prefetching enabled." />
  3811. <Enum name="DISABLE" start="1" description="Disable. Disables prefetching of cache lines." />
  3812. </BitField>
  3813. <BitField start="28" size="1" name="DUAL" description="Select dual protocol.">
  3814. <Enum name="QUAD_PROTOCOL" start="0" description="Quad protocol. This protocol uses IO3:0." />
  3815. <Enum name="DUAL_PROTOCOL" start="1" description="Dual protocol. This protocol uses IO1:0." />
  3816. </BitField>
  3817. <BitField start="29" size="1" name="RFCLK" description="Select active clock edge for input data.">
  3818. <Enum name="RISING_EDGE" start="0" description="Rising edge. Read data is sampled on rising edges on the clock, as in classic SPI operation." />
  3819. <Enum name="FALLING_EDGE" start="1" description="Falling edge. Read data is sampled on falling edges of the clock, allowing a full serial clock of of time in order to maximize the serial clock frequency. MODE3, RFCLK, and FBCLK should not all be 1, because in this case there is no final rising edge on SCK on which to sample the last data bit of the frame." />
  3820. </BitField>
  3821. <BitField start="30" size="1" name="FBCLK" description="Feedback clock select.">
  3822. <Enum name="INTERNAL_CLOCK" start="0" description="Internal clock. The SPIFI samples read data using an internal clock." />
  3823. <Enum name="FEEDBACK_CLOCK" start="1" description="Feedback clock. Read data is sampled using a feedback clock from the SCK pin. This allows slightly more time for each received bit. MODE3, RFCLK, and FBCLK should not all be 1, because in this case there is no final rising edge on SCK on which to sample the last data bit of the frame." />
  3824. </BitField>
  3825. <BitField start="31" size="1" name="DMAEN" description="A 1 in this bit enables the DMA Request output from the SPIFI. Set this bit only when a DMA channel is used to transfer data in peripheral mode. Do not set this bit when a DMA channel is used for memory-to-memory transfers from the SPIFI memory area. DRQEN should only be used in Command mode." />
  3826. </Register>
  3827. <Register start="+0x004" size="4" name="CMD" access="Read/Write" description="SPIFI command register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3828. <BitField start="0" size="14" name="DATALEN" description="Except when the POLL bit in this register is 1, this field controls how many data bytes are in the command. 0 indicates that the command does not contain a data field." />
  3829. <BitField start="14" size="1" name="POLL" description="This bit should be written as 1 only with an opcode that a) contains an input data field, and b) causes the serial flash device to return byte status repetitively (e.g., a Read Status command). When this bit is 1, the SPIFI hardware continues to read bytes until the test specified by the dataLen field is met. The hardware tests the bit in each status byte selected by DATALEN bits 2:0, until a bit is found that is equal to DATALEN bit 3. When the test succeeds, the SPIFI captures the byte that meets this test so that it can be read from the Data Register, and terminates the command by raising CS. The end-of-command interrupt can be enabled to inform software when this occurs" />
  3830. <BitField start="15" size="1" name="DOUT" description="If the DATALEN field is not zero, this bit controls the direction of the data:">
  3831. <Enum name="INPUT_FROM_SERIAL_FL" start="0" description="Input from serial flash." />
  3832. <Enum name="OUTPUT_TO_SERIAL_FLA" start="1" description="Output to serial flash." />
  3833. </BitField>
  3834. <BitField start="16" size="3" name="INTLEN" description="This field controls how many intermediate bytes precede the data. (Each such byte may require 8 or 2 SCK cycles, depending on whether the intermediate field is in serial, 2-bit, or 4-bit format.) Intermediate bytes are output by the SPIFI, and include post-address control information, dummy and delay bytes. See the description of the Intermediate Data register for the contents of such bytes." />
  3835. <BitField start="19" size="2" name="FIELDFORM" description="This field controls how the fields of the command are sent.">
  3836. <Enum name="ALL_SERIAL" start="0x0" description="All serial. All fields of the command are serial." />
  3837. <Enum name="QUADDUAL_DATA" start="0x1" description="Quad/dual data. Data field is quad/dual, other fields are serial." />
  3838. <Enum name="SERIAL_OPCODE" start="0x2" description="Serial opcode. Opcode field is serial. Other fields are quad/dual." />
  3839. <Enum name="ALL_QUADDUAL" start="0x3" description="All quad/dual. All fields of the command are in quad/dual format." />
  3840. </BitField>
  3841. <BitField start="21" size="3" name="FRAMEFORM" description="This field controls the opcode and address fields.">
  3842. <Enum name="RESERVED" start="0x0" description="Reserved." />
  3843. <Enum name="OPCODE" start="0x1" description="Opcode. Opcode only, no address." />
  3844. <Enum name="OPCODE_ONE_BYTE" start="0x2" description="Opcode one byte. Opcode, least significant byte of address." />
  3845. <Enum name="OPCODE_TWO_BYTES" start="0x3" description="Opcode two bytes. Opcode, two least significant bytes of address." />
  3846. <Enum name="OPCODE_THREE_BYTES" start="0x4" description="Opcode three bytes. Opcode, three least significant bytes of address." />
  3847. <Enum name="OPCODE_FOUR_BYTES" start="0x5" description="Opcode four bytes. Opcode, 4 bytes of address." />
  3848. <Enum name="NO_OPCODE_THREE_BYTE" start="0x6" description="No opcode three bytes. No opcode, 3 least significant bytes of address." />
  3849. <Enum name="NO_OPCODE_FOUR_BYTES" start="0x7" description="No opcode four bytes. No opcode, 4 bytes of address." />
  3850. </BitField>
  3851. <BitField start="24" size="8" name="OPCODE" description="The opcode of the command (not used for some FRAMEFORM values)." />
  3852. </Register>
  3853. <Register start="+0x008" size="4" name="ADDR" access="Read/Write" description="SPIFI address register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3854. <BitField start="0" size="32" name="ADDRESS" description="Address." />
  3855. </Register>
  3856. <Register start="+0x00C" size="4" name="IDATA" access="Read/Write" description="SPIFI intermediate data register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3857. <BitField start="0" size="32" name="IDATA" description="Value of intermediate bytes." />
  3858. </Register>
  3859. <Register start="+0x010" size="4" name="CLIMIT" access="Read/Write" description="SPIFI cache limit register" reset_value="0x08000000" reset_mask="0xFFFFFFFF">
  3860. <BitField start="0" size="32" name="CLIMIT" description="Zero-based upper limit of cacheable memory" />
  3861. </Register>
  3862. <Register start="+0x014" size="4" name="DATA" access="Read/Write" description="SPIFI data register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3863. <BitField start="0" size="32" name="DATA" description="Input or output data" />
  3864. </Register>
  3865. <Register start="+0x018" size="4" name="MCMD" access="Read/Write" description="SPIFI memory command register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  3866. <BitField start="0" size="14" name="RESERVED" description="Reserved." />
  3867. <BitField start="14" size="1" name="POLL" description="This bit should be written as 0." />
  3868. <BitField start="15" size="1" name="DOUT" description="This bit should be written as 0." />
  3869. <BitField start="16" size="3" name="INTLEN" description="This field controls how many intermediate bytes precede the data. (Each such byte may require 8 or 2 SCK cycles, depending on whether the intermediate field is in serial, 2-bit, or 4-bit format.) Intermediate bytes are output by the SPIFI, and include post-address control information, dummy and delay bytes. See the description of the Intermediate Data register for the contents of such bytes." />
  3870. <BitField start="19" size="2" name="FIELDFORM" description="This field controls how the fields of the command are sent.">
  3871. <Enum name="ALL_SERIAL" start="0x0" description="All serial. All fields of the command are serial." />
  3872. <Enum name="QUADDUAL_DATA" start="0x1" description="Quad/dual data. Data field is quad/dual, other fields are serial." />
  3873. <Enum name="SERIAL_OPCODE" start="0x2" description="Serial opcode. Opcode field is serial. Other fields are quad/dual." />
  3874. <Enum name="ALL_QUADDUAL" start="0x3" description="All quad/dual. All fields of the command are in quad/dual format." />
  3875. </BitField>
  3876. <BitField start="21" size="3" name="FRAMEFORM" description="This field controls the opcode and address fields.">
  3877. <Enum name="RESERVED" start="0x0" description="Reserved." />
  3878. <Enum name="RESERVED" start="0x1" description="Reserved." />
  3879. <Enum name="OPCODE_ONE_BYTE" start="0x2" description="Opcode one byte. Opcode, least-significant byte of address." />
  3880. <Enum name="OPCODE_TWO_BYTES" start="0x3" description="Opcode two bytes. Opcode, 2 least-significant bytes of address." />
  3881. <Enum name="OPCODE_THREE_BYTES" start="0x4" description="Opcode three bytes. Opcode, 3 least-significant bytes of address." />
  3882. <Enum name="OPCODE_FOUR_BYTES" start="0x5" description="Opcode four bytes. Opcode, 4 bytes of address." />
  3883. <Enum name="NO_OPCODE_THREE_BYTE" start="0x6" description="No opcode three bytes. No opcode, 3 least-significant bytes of address." />
  3884. <Enum name="NO_OPCODE_FOUR_BYTES" start="0x7" description="No opcode, 4 bytes of address." />
  3885. </BitField>
  3886. <BitField start="24" size="8" name="OPCODE" description="The opcode of the command (not used for some FRAMEFORM values)." />
  3887. </Register>
  3888. <Register start="+0x01C" size="4" name="STAT" access="Read/Write" description="SPIFI status register" reset_value="0x02000000" reset_mask="0xFFFFFFFF">
  3889. <BitField start="0" size="1" name="MCINIT" description="This bit is set when software successfully writes the Memory Command register, and is cleared by Reset or by writing a 1 to the RESET bit in this register." />
  3890. <BitField start="1" size="1" name="CMD" description="This bit is 1 when the Command register is written. It is cleared by a hardware reset, a write to the RESET bit in this register, or the deassertion of CS which indicates that the command has completed communication with the SPI Flash." />
  3891. <BitField start="4" size="1" name="RESET" description="Write a 1 to this bit to abort a current command or memory mode. This bit is cleared when the hardware is ready for a new command to be written to the Command register." />
  3892. <BitField start="5" size="1" name="INTRQ" description="This bit reflects the SPIFI interrupt request. Write a 1 to this bit to clear it. This bit is set when a CMD was previously 1 and has been cleared due to the deassertion of CS." />
  3893. <BitField start="6" size="18" name="RESERVED" description="Reserved" />
  3894. <BitField start="24" size="8" name="VERSION" description="The SPIFI hardware described in this chapter returns" />
  3895. </Register>
  3896. </RegisterGroup>
  3897. <RegisterGroup name="SDMMC" start="0x40004000" description="SD/MMC">
  3898. <Register start="+0x000" size="4" name="CTRL" access="Read/Write" description="Control Register" reset_value="0" reset_mask="0xFFFFFFFF">
  3899. <BitField start="0" size="1" name="CONTROLLER_RESET" description="Controller reset. To reset controller, software should set bit to 1. This bit is auto-cleared after two AHB and two cclk_in clock cycles. This resets: - BIU/CIU interface - CIU and state machines - abort_read_data, send_irq_response, and read_wait bits of Control register - start_cmd bit of Command register Does not affect any registers or DMA interface, or FIFO. or host interrupts.">
  3900. <Enum name="NO_CHANGE" start="0" description="No change." />
  3901. <Enum name="RESET" start="1" description="Reset. Reset SD/MMC controller" />
  3902. </BitField>
  3903. <BitField start="1" size="1" name="FIFO_RESET" description="Fifo reset. To reset FIFO, software should set bit to 1. This bit is auto-cleared after completion of reset operation. auto-cleared after two AHB clocks.">
  3904. <Enum name="NO_CHANGE" start="0" description="No change." />
  3905. <Enum name="RESET" start="1" description="Reset. Reset to data FIFO To reset FIFO pointers" />
  3906. </BitField>
  3907. <BitField start="2" size="1" name="DMA_RESET" description="Dma reset. To reset DMA interface, software should set bit to 1. This bit is auto-cleared after two AHB clocks.">
  3908. <Enum name="NO_CHANGE" start="0" description="No change." />
  3909. <Enum name="RESET" start="1" description="Reset. Reset internal DMA interface control logic" />
  3910. </BitField>
  3911. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  3912. <BitField start="4" size="1" name="INT_ENABLE" description="Global interrupt enable/disable bit. The int port is 1 only when this bit is 1 and one or more unmasked interrupts are set.">
  3913. <Enum name="DISABLE_INTERRUPTS" start="0" description="Disable interrupts" />
  3914. <Enum name="ENABLE_INTERRUPTS" start="1" description="Enable interrupts" />
  3915. </BitField>
  3916. <BitField start="5" size="1" name="RESERVED" description="Reserved. Always write this bit as 0." />
  3917. <BitField start="6" size="1" name="READ_WAIT" description="Read/wait. For sending read-wait to SDIO cards.">
  3918. <Enum name="CLEAR_READ_WAIT" start="0" description="Clear read wait" />
  3919. <Enum name="ASSERT_READ_WAIT" start="1" description="Assert read wait" />
  3920. </BitField>
  3921. <BitField start="7" size="1" name="SEND_IRQ_RESPONSE" description="Send irq response. This bit automatically clears once response is sent. To wait for MMC card interrupts, the host issues CMD40, and the SD/MMC controller waits for an interrupt response from the MMC card. In the meantime, if the host wants the SD/MMC interface to exit waiting for interrupt state, it can set this bit, at which time the SD/MMC interface command state-machine sends a CMD40 response on the bus and returns to idle state.">
  3922. <Enum name="NO_CHANGE" start="0" description="No change" />
  3923. <Enum name="SEND_AUTO_IRQ_RESPON" start="1" description="Send auto IRQ response" />
  3924. </BitField>
  3925. <BitField start="8" size="1" name="ABORT_READ_DATA" description="Abort read data. Used in SDIO card suspend sequence.">
  3926. <Enum name="NO_CHANGE" start="0" description="No change" />
  3927. <Enum name="ABORT" start="1" description="Abort. After suspend command is issued during read-transfer, software polls card to find when suspend happened. Once suspend occurs, software sets bit to reset data state-machine, which is waiting for next block of data. This bit automatically clears once data state machine resets to idle. Used in SDIO card suspend sequence." />
  3928. </BitField>
  3929. <BitField start="9" size="1" name="SEND_CCSD" description="Send ccsd. When set, the SD/MMC controller sends CCSD to the CE-ATA device. Software sets this bit only if current command is expecting CCS (that is, RW_BLK) and interrupts are enabled in CE-ATA device. Once the CCSD pattern is sent to device, the SD/MMC interface automatically clears send_ccsd bit. It also sets Command Done (CD) bit in RINTSTS register and generates interrupt to host if Command Done interrupt is not masked. NOTE: Once send_ccsd bit is set, it takes two card clock cycles to drive the CCSD on the CMD line. Due to this, during the boundary conditions it may happen that CCSD is sent to the CE-ATA device, even if the device signalled CCS.">
  3930. <Enum name="CLEAR_BIT" start="0" description="Clear bit if the SD/MMC controller does not reset the bit." />
  3931. <Enum name="SEND_COMMAND_COMPLET" start="1" description="Send Command Completion Signal Disable (CCSD) to CE-ATA device" />
  3932. </BitField>
  3933. <BitField start="10" size="1" name="SEND_AUTO_STOP" description="Send auto stop ccsd. NOTE: Always set send_auto_stop_ccsd and send_ccsd bits together; send_auto_stop_ccsd should not be set independent of send_ccsd. When set, the SD/MMC interface automatically sends internallygenerated STOP command (CMD12) to CE-ATA device. After sending internally-generated STOP command, Auto Command Done (ACD) bit in RINTSTS is set and generates interrupt to host if Auto Command Done interrupt is not masked. After sending the CCSD, the SD/MMC interface automatically clears send_auto_stop_ccsd bit.">
  3934. <Enum name="CLEAR_THIS_BIT_IF_TH" start="0" description="Clear this bit if the SD/MMC controller does not reset the bit." />
  3935. <Enum name="SEND_INTERNALLY_GENE" start="1" description="Send internally generated STOP after sending CCSD to CE-ATA device." />
  3936. </BitField>
  3937. <BitField start="11" size="1" name="CEATA_DEVICE_INTERRUPT_STATUS" description="CEATA device interrupt status. Software should appropriately write to this bit after power-on reset or any other reset to CE-ATA device. After reset, usually CE-ATA device interrupt is disabled (nIEN = 1). If the host enables CE-ATA device interrupt, then software should set this bit.">
  3938. <Enum name="DISABLED" start="0" description="Disabled. Interrupts not enabled in CE-ATA device (nIEN = 1 in ATA control register)" />
  3939. <Enum name="ENABLED" start="1" description="Enabled. Interrupts are enabled in CE-ATA device (nIEN = 0 in ATA control register)" />
  3940. </BitField>
  3941. <BitField start="12" size="4" name="RESERVED" description="Reserved" />
  3942. <BitField start="16" size="1" name="CARD_VOLTAGE_A0" description="Controls the state of the SD_VOLT0 pin. SD/MMC card voltage control is not implemented." />
  3943. <BitField start="17" size="1" name="CARD_VOLTAGE_A1" description="Controls the state of the SD_VOLT1 pin. SD/MMC card voltage control is not implemented." />
  3944. <BitField start="18" size="1" name="CARD_VOLTAGE_A2" description="Controls the state of the SD_VOLT2 pin. SD/MMC card voltage control is not implemented." />
  3945. <BitField start="19" size="5" name="RESERVED" description="Reserved." />
  3946. <BitField start="24" size="1" name="RESERVED" description="Reserved. Always write this bit as 0." />
  3947. <BitField start="25" size="1" name="USE_INTERNAL_DMAC" description="SD/MMC DMA use.">
  3948. <Enum name="HOST" start="0" description="Host. The host performs data transfers through the slave interface" />
  3949. <Enum name="DMA" start="1" description="DMA. Internal DMA used for data transfer" />
  3950. </BitField>
  3951. <BitField start="26" size="6" name="RESERVED" description="Reserved" />
  3952. </Register>
  3953. <Register start="+0x004" size="4" name="PWREN" access="Read/Write" description="Power Enable Register" reset_value="0" reset_mask="0xFFFFFFFF">
  3954. <BitField start="0" size="1" name="POWER_ENABLE" description="Power on/off switch for card; once power is turned on, software should wait for regulator/switch ramp-up time before trying to initialize card. 0 - power off 1 - power on Optional feature: port can be used as general-purpose output on the SD_POW pin." />
  3955. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  3956. </Register>
  3957. <Register start="+0x008" size="4" name="CLKDIV" access="Read/Write" description="Clock Divider Register" reset_value="0" reset_mask="0xFFFFFFFF">
  3958. <BitField start="0" size="8" name="CLK_DIVIDER0" description="Clock divider-0 value. Clock division is 2*n. For example, value of 0 means divide by 2*0 = 0 (no division, bypass), value of 1 means divide by 2*1 = 2, value of ff means divide by 2*255 = 510, and so on." />
  3959. <BitField start="8" size="8" name="CLK_DIVIDER1" description="Clock divider-1 value. Clock division is 2*n. For example, value of 0 means divide by 2*0 = 0 (no division, bypass), value of 1 means divide by 2*1 = 2, value of ff means divide by 2*255 = 510, and so on. In MMC-Ver3.3-only mode, bits not implemented because only one clock divider is supported." />
  3960. <BitField start="16" size="8" name="CLK_DIVIDER2" description="Clock divider-2 value. Clock division is 2*n. For example, value of 0 means divide by 2*0 = 0 (no division, bypass), value of 1 means divide by 2*1 = 2, value of ff means divide by 2*255 = 510, and so on. In MMC-Ver3.3-only mode, bits not implemented because only one clock divider is supported." />
  3961. <BitField start="24" size="8" name="CLK_DIVIDER3" description="Clock divider-3 value. Clock division is 2*n. For example, value of 0 means divide by 2*0 = 0 (no division, bypass), a value of 1 means divide by 2*1 = 2, a value of ff means divide by 2*255 = 510, and so on. In MMC-Ver3.3-only mode, bits not implemented because only one clock divider is supported. divide by 2*0 = 0 (no division, bypass), value of 1 means divide by 2*1 = 2, value of ff means divide by 2*255 = 510, and so on. In MMC-Ver3.3-only mode, bits not implemented because only one clock divider is supported." />
  3962. </Register>
  3963. <Register start="+0x00C" size="4" name="CLKSRC" access="Read/Write" description="SD Clock Source Register" reset_value="0" reset_mask="0xFFFFFFFF">
  3964. <BitField start="0" size="2" name="CLK_SOURCE" description="Clock divider source for SD card. 00 - Clock divider 0 01 - Clock divider 1 10 - Clock divider 2 11 - Clock divider 3 In MMC-Ver3.3-only controller, only one clock divider supported. The cclk_out is always from clock divider 0, and this register is not implemented." />
  3965. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  3966. </Register>
  3967. <Register start="+0x010" size="4" name="CLKENA" access="Read/Write" description="Clock Enable Register" reset_value="0" reset_mask="0xFFFFFFFF">
  3968. <BitField start="0" size="1" name="CCLK_ENABLE" description="Clock-enable control for SD card clock. One MMC card clock supported. 0 - Clock disabled 1 - Clock enabled" />
  3969. <BitField start="1" size="15" name="RESERVED" description="Reserved" />
  3970. <BitField start="16" size="1" name="CCLK_LOW_POWER" description="Low-power control for SD card clock. One MMC card clock supported. 0 - Non-low-power mode 1 - Low-power mode; stop clock when card in IDLE (should be normally set to only MMC and SD memory cards; for SDIO cards, if interrupts must be detected, clock should not be stopped)." />
  3971. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  3972. </Register>
  3973. <Register start="+0x014" size="4" name="TMOUT" access="Read/Write" description="Time-out Register" reset_value="0" reset_mask="0x00000000">
  3974. <BitField start="0" size="8" name="RESPONSE_TIMEOUT" description="Response time-out value. Value is in number of card output clocks - cclk_out." />
  3975. <BitField start="8" size="24" name="DATA_TIMEOUT" description="Value for card Data Read time-out; same value also used for Data Starvation by Host time-out. Value is in number of card output clocks - cclk_out of selected card. Starvation by Host time-out. Value is in number of card output clocks - cclk_out of selected card." />
  3976. </Register>
  3977. <Register start="+0x018" size="4" name="CTYPE" access="Read/Write" description="Card Type Register" reset_value="0" reset_mask="0xFFFFFFFF">
  3978. <BitField start="0" size="1" name="CARD_WIDTH0" description="Indicates if card is 1-bit or 4-bit: 0 - 1-bit mode 1 - 4-bit mode 1 and 4-bit modes only work when 8-bit mode in CARD_WIDTH1 is not enabled (bit 16 in this register is set to 0)." />
  3979. <BitField start="1" size="15" name="RESERVED" description="Reserved" />
  3980. <BitField start="16" size="1" name="CARD_WIDTH1" description="Indicates if card is 8-bit: 0 - Non 8-bit mode 1 - 8-bit mode." />
  3981. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  3982. </Register>
  3983. <Register start="+0x01C" size="4" name="BLKSIZ" access="Read/Write" description="Block Size Register" reset_value="0x200" reset_mask="0xFFFFFFFF">
  3984. <BitField start="0" size="16" name="BLOCK_SIZE" description="Block size" />
  3985. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  3986. </Register>
  3987. <Register start="+0x020" size="4" name="BYTCNT" access="Read/Write" description="Byte Count Register" reset_value="0x200" reset_mask="0xFFFFFFFF">
  3988. <BitField start="0" size="32" name="BYTE_COUNT" description="Number of bytes to be transferred; should be integer multiple of Block Size for block transfers. For undefined number of byte transfers, byte count should be set to 0. When byte count is set to 0, it is responsibility of host to explicitly send stop/abort command to terminate data transfer." />
  3989. </Register>
  3990. <Register start="+0x024" size="4" name="INTMASK" access="Read/Write" description="Interrupt Mask Register" reset_value="0" reset_mask="0x00000000">
  3991. <BitField start="0" size="1" name="CDET" description="Card detect. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3992. <BitField start="1" size="1" name="RE" description="Response error. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3993. <BitField start="2" size="1" name="CDONE" description="Command done. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3994. <BitField start="3" size="1" name="DTO" description="Data transfer over. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3995. <BitField start="4" size="1" name="TXDR" description="Transmit FIFO data request. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3996. <BitField start="5" size="1" name="RXDR" description="Receive FIFO data request. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3997. <BitField start="6" size="1" name="RCRC" description="Response CRC error. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3998. <BitField start="7" size="1" name="DCRC" description="Data CRC error. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  3999. <BitField start="8" size="1" name="RTO" description="Response time-out. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4000. <BitField start="9" size="1" name="DRTO" description="Data read time-out. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4001. <BitField start="10" size="1" name="HTO" description="Data starvation-by-host time-out (HTO) /Volt_switch_int. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4002. <BitField start="11" size="1" name="FRUN" description="FIFO underrun/overrun error. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4003. <BitField start="12" size="1" name="HLE" description="Hardware locked write error. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4004. <BitField start="13" size="1" name="SBE" description="Start-bit error. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4005. <BitField start="14" size="1" name="ACD" description="Auto command done. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4006. <BitField start="15" size="1" name="EBE" description="End-bit error (read)/Write no CRC. Bits used to mask unwanted interrupts. Value of 0 masks interrupt; value of 1 enables interrupt." />
  4007. <BitField start="16" size="1" name="SDIO_INT_MASK" description="Mask SDIO interrupt. When masked, SDIO interrupt detection for card is disabled. A 0 masks an interrupt, and 1 enables an interrupt. In MMC-Ver3.3-only mode, this bit is always 0." />
  4008. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  4009. </Register>
  4010. <Register start="+0x028" size="4" name="CMDARG" access="Read/Write" description="Command Argument Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4011. <BitField start="0" size="32" name="CMD_ARG" description="Value indicates command argument to be passed to card." />
  4012. </Register>
  4013. <Register start="+0x02C" size="4" name="CMD" access="Read/Write" description="Command Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4014. <BitField start="0" size="6" name="CMD_INDEX" description="Command index" />
  4015. <BitField start="6" size="1" name="RESPONSE_EXPECT" description="Response expect">
  4016. <Enum name="NONE" start="0" description="None. No response expected from card" />
  4017. <Enum name="EXPECTED" start="1" description="Expected. Response expected from card" />
  4018. </BitField>
  4019. <BitField start="7" size="1" name="RESPONSE_LENGTH" description="Response length">
  4020. <Enum name="SHORT" start="0" description="Short. Short response expected from card" />
  4021. <Enum name="LONG" start="1" description="Long. Long response expected from card" />
  4022. </BitField>
  4023. <BitField start="8" size="1" name="CHECK_RESPONSE_CRC" description="Check response crc. Some of command responses do not return valid CRC bits. Software should disable CRC checks for those commands in order to disable CRC checking by controller.">
  4024. <Enum name="DO_NOT_CHECK_RESPONS" start="0" description="Do not check response CRC" />
  4025. <Enum name="CHECK_RESPONSE_CRC" start="1" description="Check response CRC" />
  4026. </BitField>
  4027. <BitField start="9" size="1" name="DATA_EXPECTED" description="Data expected">
  4028. <Enum name="NONE" start="0" description="None. No data transfer expected (read/write)" />
  4029. <Enum name="DATA" start="1" description="Data. Data transfer expected (read/write)" />
  4030. </BitField>
  4031. <BitField start="10" size="1" name="READ_WRITE" description="read/write. Don't care if no data expected from card.">
  4032. <Enum name="READ_FROM_CARD" start="0" description="Read from card" />
  4033. <Enum name="WRITE_TO_CARD" start="1" description="Write to card" />
  4034. </BitField>
  4035. <BitField start="11" size="1" name="TRANSFER_MODE" description="Transfer mode. Don't care if no data expected.">
  4036. <Enum name="BLOCK_DATA_TRANSFER" start="0" description="Block data transfer command" />
  4037. <Enum name="STREAM_DATA_TRANSFER" start="1" description="Stream data transfer command" />
  4038. </BitField>
  4039. <BitField start="12" size="1" name="SEND_AUTO_STOP" description="Send auto stop. When set, the SD/MMC interface sends stop command to SD_MMC_CEATA cards at end of data transfer. Refer to Table 339 to determine: - when send_auto_stop bit should be set, since some data transfers do not need explicit stop commands - open-ended transfers that software should explicitly send to stop command Additionally, when resume is sent to resume - suspended memory access of SD-Combo card - bit should be set correctly if suspended data transfer needs send_auto_stop. Don't care if no data expected from card.">
  4040. <Enum name="NO_STOP_COMMAND_SENT" start="0" description="No stop command sent at end of data transfer" />
  4041. <Enum name="SEND_STOP_COMMAND_AT" start="1" description="Send stop command at end of data transfer" />
  4042. </BitField>
  4043. <BitField start="13" size="1" name="WAIT_PRVDATA_COMPLETE" description="Wait prvdata complete. The wait_prvdata_complete = 0 option typically used to query status of card during data transfer or to stop current data transfer; card_number should be same as in previous command.">
  4044. <Enum name="SEND" start="0" description="Send. Send command at once, even if previous data transfer has not completed." />
  4045. <Enum name="WAIT" start="1" description="Wait. Wait for previous data transfer completion before sending command." />
  4046. </BitField>
  4047. <BitField start="14" size="1" name="STOP_ABORT_CMD" description="Stop abort command. When open-ended or predefined data transfer is in progress, and host issues stop or abort command to stop data transfer, bit should be set so that command/data state-machines of CIU can return correctly to idle state. This is also applicable for Boot mode transfers. To Abort boot mode, this bit should be set along with CMD[26] = disable_boot.">
  4048. <Enum name="DISABLED" start="0" description="Disabled. Neither stop nor abort command to stop current data transfer in progress. If abort is sent to function-number currently selected or not in data-transfer mode, then bit should be set to 0." />
  4049. <Enum name="ENABLED" start="1" description="Enabled. Stop or abort command intended to stop current data transfer in progress." />
  4050. </BitField>
  4051. <BitField start="15" size="1" name="SEND_INITIALIZATION" description="Send initialization. After power on, 80 clocks must be sent to card for initialization before sending any commands to card. Bit should be set while sending first command to card so that controller will initialize clocks before sending command to card. This bit should not be set for either of the boot modes (alternate or mandatory).">
  4052. <Enum name="NO" start="0" description="No. Do not send initialization sequence (80 clocks of 1) before sending this command." />
  4053. <Enum name="SEND" start="1" description="Send. Send initialization sequence before sending this command." />
  4054. </BitField>
  4055. <BitField start="16" size="5" name="RESERVED" description="Reserved. Always write as 0." />
  4056. <BitField start="21" size="1" name="UPDATE_CLOCK_REGISTERS_ONLY" description="Update clock registers only. Following register values transferred into card clock domain: CLKDIV, CLRSRC, CLKENA. Changes card clocks (change frequency, truncate off or on, and set low-frequency mode); provided in order to change clock frequency or stop clock without having to send command to cards. During normal command sequence, when update_clock_registers_only = 0, following control registers are transferred from BIU to CIU: CMD, CMDARG, TMOUT, CTYPE, BLKSIZ, BYTCNT. CIU uses new register values for new command sequence to card(s). When bit is set, there are no Command Done interrupts because no command is sent to SD_MMC_CEATA cards.">
  4057. <Enum name="NORMAL" start="0" description="Normal. Normal command sequence" />
  4058. <Enum name="NO" start="1" description="No. Do not send commands, just update clock register value into card clock domain" />
  4059. </BitField>
  4060. <BitField start="22" size="1" name="READ_CEATA_DEVICE" description="Read ceata device. Software should set this bit to indicate that CE-ATA device is being accessed for read transfer. This bit is used to disable read data time-out indication while performing CE-ATA read transfers. Maximum value of I/O transmission delay can be no less than 10 seconds.The SD/MMC interface should not indicate read data time-out while waiting for data from CE-ATA device.">
  4061. <Enum name="NO_READ" start="0" description="No read. Host is not performing read access (RW_REG or RW_BLK) towards CE-ATA device." />
  4062. <Enum name="READ" start="1" description="Read. Host is performing read access (RW_REG or RW_BLK) towards CE-ATA device." />
  4063. </BitField>
  4064. <BitField start="23" size="1" name="CCS_EXPECTED" description="CCS expected. If the command expects Command Completion Signal (CCS) from the CE-ATA device, the software should set this control bit. The SD/MMC controller sets the Data Transfer Over (DTO) bit in the RINTSTS register and generates an interrupt to the host if the Data Transfer Over interrupt is not masked.">
  4065. <Enum name="DISABLED" start="0" description="Disabled. Interrupts are not enabled in CE-ATA device (nIEN = 1 in ATA control register), or command does not expect CCS from device." />
  4066. <Enum name="ENABLED" start="1" description="Enabled. Interrupts are enabled in CE-ATA device (nIEN = 0), and RW_BLK command expects command completion signal from CE-ATA device." />
  4067. </BitField>
  4068. <BitField start="24" size="1" name="ENABLE_BOOT" description="Enable Boot - this bit should be set only for mandatory boot mode. When Software sets this bit along with start_cmd, CIU starts the boot sequence for the corresponding card by asserting the CMD line low. Do NOT set disable_boot and enable_boot together." />
  4069. <BitField start="25" size="1" name="EXPECT_BOOT_ACK" description="Expect Boot Acknowledge. When Software sets this bit along with enable_boot, CIU expects a boot acknowledge start pattern of 0-1-0 from the selected card." />
  4070. <BitField start="26" size="1" name="DISABLE_BOOT" description="Disable Boot. When software sets this bit along with start_cmd, CIU terminates the boot operation. Do NOT set disable_boot and enable_boot together." />
  4071. <BitField start="27" size="1" name="BOOT_MODE" description="Boot Mode">
  4072. <Enum name="MANDATORY_BOOT_OPERA" start="0" description="Mandatory Boot operation" />
  4073. <Enum name="ALTERNATE_BOOT_OPERA" start="1" description="Alternate Boot operation" />
  4074. </BitField>
  4075. <BitField start="28" size="1" name="VOLT_SWITCH" description="Voltage switch bit">
  4076. <Enum name="DISABLED" start="0" description="Disabled. No voltage switching" />
  4077. <Enum name="ENABLED" start="1" description="Enabled. Voltage switching enabled; must be set for CMD11 only" />
  4078. </BitField>
  4079. <BitField start="29" size="2" name="RESERVED" description="Reserved" />
  4080. <BitField start="31" size="1" name="START_CMD" description="Start command. Once command is taken by CIU, this bit is cleared. When bit is set, host should not attempt to write to any command registers. If write is attempted, hardware lock error is set in raw interrupt register. Once command is sent and response is received from SD_MMC_CEATA cards, Command Done bit is set in the raw interrupt register." />
  4081. </Register>
  4082. <Register start="+0x030" size="4" name="RESP0" access="ReadOnly" description="Response Register 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4083. <BitField start="0" size="32" name="RESPONSE0" description="Bit[31:0] of response" />
  4084. </Register>
  4085. <Register start="+0x034" size="4" name="RESP1" access="ReadOnly" description="Response Register 1" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4086. <BitField start="0" size="32" name="RESPONSE1" description="Register represents bit[63:32] of long response. When CIU sends auto-stop command, then response is saved in register. Response for previous command sent by host is still preserved in Response 0 register. Additional auto-stop issued only for data transfer commands, and response type is always short for them. For information on when CIU sends auto-stop commands, refer to Auto-Stop ." />
  4087. </Register>
  4088. <Register start="+0x038" size="4" name="RESP2" access="ReadOnly" description="Response Register 2" reset_value="0" reset_mask="0xFFFFFFFF">
  4089. <BitField start="0" size="32" name="RESPONSE2" description="Bit[95:64] of long response" />
  4090. </Register>
  4091. <Register start="+0x03C" size="4" name="RESP3" access="ReadOnly" description="Response Register 3" reset_value="0" reset_mask="0xFFFFFFFF">
  4092. <BitField start="0" size="32" name="RESPONSE3" description="Bit[127:96] of long response" />
  4093. </Register>
  4094. <Register start="+0x040" size="4" name="MINTSTS" access="ReadOnly" description="Masked Interrupt Status Register" reset_value="0" reset_mask="0xFFFFFFFF">
  4095. <BitField start="0" size="1" name="CDET" description="Card detect. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4096. <BitField start="1" size="1" name="RE" description="Response error. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4097. <BitField start="2" size="1" name="CDONE" description="Command done. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4098. <BitField start="3" size="1" name="DTO" description="Data transfer over. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4099. <BitField start="4" size="1" name="TXDR" description="Transmit FIFO data request. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4100. <BitField start="5" size="1" name="RXDR" description="Receive FIFO data request. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4101. <BitField start="6" size="1" name="RCRC" description="Response CRC error. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4102. <BitField start="7" size="1" name="DCRC" description="Data CRC error. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4103. <BitField start="8" size="1" name="RTO" description="Response time-out. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4104. <BitField start="9" size="1" name="DRTO" description="Data read time-out. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4105. <BitField start="10" size="1" name="HTO" description="Data starvation-by-host time-out (HTO). Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4106. <BitField start="11" size="1" name="FRUN" description="FIFO underrun/overrun error. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4107. <BitField start="12" size="1" name="HLE" description="Hardware locked write error. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4108. <BitField start="13" size="1" name="SBE" description="Start-bit error. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4109. <BitField start="14" size="1" name="ACD" description="Auto command done. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4110. <BitField start="15" size="1" name="EBE" description="End-bit error (read)/write no CRC. Interrupt enabled only if corresponding bit in interrupt mask register is set." />
  4111. <BitField start="16" size="1" name="SDIO_INTERRUPT" description="Interrupt from SDIO card. SDIO interrupt for card enabled only if corresponding sdio_int_mask bit is set in Interrupt mask register (mask bit 1 enables interrupt; 0 masks interrupt). 0 - No SDIO interrupt from card 1 - SDIO interrupt from card In MMC-Ver3.3-only mode, this bit is always 0." />
  4112. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  4113. </Register>
  4114. <Register start="+0x044" size="4" name="RINTSTS" access="Read/Write" description="Raw Interrupt Status Register" reset_value="0" reset_mask="0xFFFFFFFF">
  4115. <BitField start="0" size="1" name="CDET" description="Card detect. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4116. <BitField start="1" size="1" name="RE" description="Response error. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4117. <BitField start="2" size="1" name="CDONE" description="Command done. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4118. <BitField start="3" size="1" name="DTO" description="Data transfer over. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4119. <BitField start="4" size="1" name="TXDR" description="Transmit FIFO data request. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4120. <BitField start="5" size="1" name="RXDR" description="Receive FIFO data request. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4121. <BitField start="6" size="1" name="RCRC" description="Response CRC error. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4122. <BitField start="7" size="1" name="DCRC" description="Data CRC error. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4123. <BitField start="8" size="1" name="RTO_BAR" description="Response time-out (RTO)/Boot Ack Received (BAR). Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4124. <BitField start="9" size="1" name="DRTO_BDS" description="Data read time-out (DRTO)/Boot Data Start (BDS). Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4125. <BitField start="10" size="1" name="HTO" description="Data starvation-by-host time-out (HTO). Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status./Volt_switch_int" />
  4126. <BitField start="11" size="1" name="FRUN" description="FIFO underrun/overrun error. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4127. <BitField start="12" size="1" name="HLE" description="Hardware locked write error. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4128. <BitField start="13" size="1" name="SBE" description="Start-bit error. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4129. <BitField start="14" size="1" name="ACD" description="Auto command done. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4130. <BitField start="15" size="1" name="EBE" description="End-bit error (read)/write no CRC. Writes to bits clear status bit. Value of 1 clears status bit, and value of 0 leaves bit intact. Bits are logged regardless of interrupt mask status." />
  4131. <BitField start="16" size="1" name="SDIO_INTERRUPT" description="Interrupt from SDIO card. Writes to these bits clear them. Value of 1 clears bit and 0 leaves bit intact. 0 - No SDIO interrupt from card 1 - SDIO interrupt from card In MMC-Ver3.3-only mode, bits always 0. Bits are logged regardless of interrupt-mask status." />
  4132. <BitField start="17" size="15" name="RESERVED" description="Reserved." />
  4133. </Register>
  4134. <Register start="+0x048" size="4" name="STATUS" access="ReadOnly" description="Status Register" reset_value="0" reset_mask="0x00000000">
  4135. <BitField start="0" size="1" name="FIFO_RX_WATERMARK" description="FIFO reached Receive watermark level; not qualified with data transfer." />
  4136. <BitField start="1" size="1" name="FIFO_TX_WATERMARK" description="FIFO reached Transmit watermark level; not qualified with data transfer." />
  4137. <BitField start="2" size="1" name="FIFO_EMPTY" description="FIFO is empty status" />
  4138. <BitField start="3" size="1" name="FIFO_FULL" description="FIFO is full status" />
  4139. <BitField start="4" size="4" name="CMDFSMSTATES" description="Command FSM states: 0 - Idle 1 - Send init sequence 2 - Tx cmd start bit 3 - Tx cmd tx bit 4 - Tx cmd index + arg 5 - Tx cmd crc7 6 - Tx cmd end bit 7 - Rx resp start bit 8 - Rx resp IRQ response 9 - Rx resp tx bit 10 - Rx resp cmd idx 11 - Rx resp data 12 - Rx resp crc7 13 - Rx resp end bit 14 - Cmd path wait NCC 15 - Wait; CMD-to-response turnaround NOTE: The command FSM state is represented using 19 bits. The STATUS Register(7:4) has 4 bits to represent the command FSM states. Using these 4 bits, only 16 states can be represented. Thus three states cannot be represented in the STATUS(7:4) register. The three states that are not represented in the STATUS Register(7:4) are: - Bit 16 - Wait for CCS - Bit 17 - Send CCSD - Bit 18 - Boot Mode Due to this, while command FSM is in Wait for CCS state or Send CCSD or Boot Mode, the Status register indicates status as 0 for the bit field 7:4." />
  4140. <BitField start="8" size="1" name="DATA_3_STATUS" description="Raw selected card_data[3]; checks whether card is present 0 - card not present 1 - card present" />
  4141. <BitField start="9" size="1" name="DATA_BUSY" description="Inverted version of raw selected card_data[0] 0 - card data not busy 1 - card data busy" />
  4142. <BitField start="10" size="1" name="DATA_STATE_MC_BUSY" description="Data transmit or receive state-machine is busy" />
  4143. <BitField start="11" size="6" name="RESPONSE_INDEX" description="Index of previous response, including any auto-stop sent by core." />
  4144. <BitField start="17" size="13" name="FIFO_COUNT" description="FIFO count - Number of filled locations in FIFO" />
  4145. <BitField start="30" size="1" name="DMA_ACK" description="DMA acknowledge signal state" />
  4146. <BitField start="31" size="1" name="DMA_REQ" description="DMA request signal state" />
  4147. </Register>
  4148. <Register start="+0x04C" size="4" name="FIFOTH" access="Read/Write" description="FIFO Threshold Watermark Register" reset_value="0x0F800000" reset_mask="0xFFFFFFFF">
  4149. <BitField start="0" size="12" name="TX_WMARK" description="FIFO threshold watermark level when transmitting data to card. When FIFO data count is less than or equal to this number, DMA/FIFO request is raised. If Interrupt is enabled, then interrupt occurs. During end of packet, request or interrupt is generated, regardless of threshold programming. In non-DMA mode, when transmit FIFO threshold (TXDR) interrupt is enabled, then interrupt is generated instead of DMA request. During end of packet, on last interrupt, host is responsible for filling FIFO with only required remaining bytes (not before FIFO is full or after CIU completes data transfers, because FIFO may not be empty). In DMA mode, at end of packet, if last transfer is less than burst size, DMA controller does single cycles until required bytes are transferred. 12 bits - 1 bit less than FIFO-count of status register, which is 13 bits. Limitation: TX_WMark &gt;= 1; Recommended value: TX_WMARK = 16; (means less than or equal to FIFO_DEPTH/2)." />
  4150. <BitField start="12" size="4" name="RESERVED" description="Reserved." />
  4151. <BitField start="16" size="12" name="RX_WMARK" description="FIFO threshold watermark level when receiving data to card. When FIFO data count reaches greater than this number, DMA/FIFO request is raised. During end of packet, request is generated regardless of threshold programming in order to complete any remaining data. In non-DMA mode, when receiver FIFO threshold (RXDR) interrupt is enabled, then interrupt is generated instead of DMA request. During end of packet, interrupt is not generated if threshold programming is larger than any remaining data. It is responsibility of host to read remaining bytes on seeing Data Transfer Done interrupt. In DMA mode, at end of packet, even if remaining bytes are less than threshold, DMA request does single transfers to flush out any remaining bytes before Data Transfer Done interrupt is set. 12 bits - 1 bit less than FIFO-count of status register, which is 13 bits. Limitation: RX_WMark less than FIFO_DEPTH-2 Recommended: RX_WMARK = 15; (means greater than (FIFO_DEPTH/2) - 1) NOTE: In DMA mode during CCS time-out, the DMA does not generate the request at the end of packet, even if remaining bytes are less than threshold. In this case, there will be some data left in the FIFO. It is the responsibility of the application to reset the FIFO after the CCS time-out." />
  4152. <BitField start="28" size="3" name="DMA_MTS" description="Burst size of multiple transaction; should be programmed same as DW-DMA controller multiple-transaction-size SRC/DEST_MSIZE.The units for transfers is the H_DATA_WIDTH parameter. A single transfer (dw_dma_single assertion in case of Non DW DMA interface) would be signalled based on this value. Value should be sub-multiple of (RX_WMark + 1) and (32 - TX_WMark). For example, if FIFO_DEPTH = 16, FDATA_WIDTH = H_DATA_WIDTH Allowed combinations for MSize and TX_WMark are: MSize = 1, TX_WMARK = 1-15 MSize = 4, TX_WMark = 8 MSize = 4, TX_WMark = 4 MSize = 4, TX_WMark = 12 MSize = 8, TX_WMark = 8 MSize = 8, TX_WMark = 4. Allowed combinations for MSize and RX_WMark are: MSize = 1, RX_WMARK = 0-14 MSize = 4, RX_WMark = 3 MSize = 4, RX_WMark = 7 MSize = 4, RX_WMark = 11 MSize = 8, RX_WMark = 7 MSize = 8, RX_WMark = 11 Recommended: MSize = 8, TX_WMark = 8, RX_WMark = 7">
  4153. <Enum name="1_TRANSFER" start="0x0" description="1 transfer" />
  4154. <Enum name="4_TRANSFERS" start="0x1" description="4 transfers" />
  4155. <Enum name="8_TRANSFERS" start="0x2" description="8 transfers" />
  4156. <Enum name="16_TRANSFERS" start="0x3" description="16 transfers" />
  4157. <Enum name="32_TRANSFERS" start="0x4" description="32 transfers" />
  4158. <Enum name="64_TRANSFERS" start="0x5" description="64 transfers" />
  4159. <Enum name="128_TRANSFERS" start="0x6" description="128 transfers" />
  4160. <Enum name="256_TRANSFERS" start="0x7" description="256 transfers" />
  4161. </BitField>
  4162. <BitField start="31" size="1" name="RESERVED" description="Reserved" />
  4163. </Register>
  4164. <Register start="+0x050" size="4" name="CDETECT" access="ReadOnly" description="Card Detect Register" reset_value="0" reset_mask="0x00000000">
  4165. <BitField start="0" size="1" name="CARD_DETECT" description="Card detect. 0 represents presence of card." />
  4166. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  4167. </Register>
  4168. <Register start="+0x054" size="4" name="WRTPRT" access="ReadOnly" description="Write Protect Register" reset_value="0" reset_mask="0x00000000">
  4169. <BitField start="0" size="1" name="WRITE_PROTECT" description="Write protect. 1 represents write protection." />
  4170. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  4171. </Register>
  4172. <Register start="+0x05C" size="4" name="TCBCNT" access="ReadOnly" description="Transferred CIU Card Byte Count Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4173. <BitField start="0" size="32" name="TRANS_CARD_BYTE_COUNT" description="Number of bytes transferred by CIU unit to card. Register should be read only after data transfer completes; during data transfer, register returns 0." />
  4174. </Register>
  4175. <Register start="+0x060" size="4" name="TBBCNT" access="ReadOnly" description="Transferred Host to BIU-FIFO Byte Count Register" reset_value="0" reset_mask="0xFFFFFFFF">
  4176. <BitField start="0" size="32" name="TRANS_FIFO_BYTE_COUNT" description="Number of bytes transferred between Host/DMA memory and BIU FIFO." />
  4177. </Register>
  4178. <Register start="+0x064" size="4" name="DEBNCE" access="Read/Write" description="Debounce Count Register" reset_value="0" reset_mask="0x00000000">
  4179. <BitField start="0" size="24" name="DEBOUNCE_COUNT" description="Number of host clocks (clk) used by debounce filter logic for card detect; typical debounce time is 5-25 ms." />
  4180. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  4181. </Register>
  4182. <Register start="+0x078" size="4" name="RST_N" access="Read/Write" description="Hardware Reset" reset_value="0" reset_mask="0x00000000">
  4183. <BitField start="0" size="1" name="CARD_RESET" description="Hardware reset. 1 - Active mode 0 - Reset Toggles state on SD_RST pin. This bit causes the card to enter pre-idle state, which requires it to be re-initialized." />
  4184. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  4185. </Register>
  4186. <Register start="+0x080" size="4" name="BMOD" access="Read/Write" description="Bus Mode Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4187. <BitField start="0" size="1" name="SWR" description="Software Reset. When set, the DMA Controller resets all its internal registers. SWR is read/write. It is automatically cleared after 1 clock cycle." />
  4188. <BitField start="1" size="1" name="FB" description="Fixed Burst. Controls whether the AHB Master interface performs fixed burst transfers or not. When set, the AHB will use only SINGLE, INCR4, INCR8 or INCR16 during start of normal burst transfers. When reset, the AHB will use SINGLE and INCR burst transfer operations. FB is read/write." />
  4189. <BitField start="2" size="5" name="DSL" description="Descriptor Skip Length. Specifies the number of HWord/Word/Dword to skip between two unchained descriptors. This is applicable only for dual buffer structure. DSL is read/write." />
  4190. <BitField start="7" size="1" name="DE" description="SD/MMC DMA Enable. When set, the SD/MMC DMA is enabled. DE is read/write." />
  4191. <BitField start="8" size="3" name="PBL" description="Programmable Burst Length. These bits indicate the maximum number of beats to be performed in one SD/MMC DMA transaction. The SD/MMC DMA will always attempt to burst as specified in PBL each time it starts a Burst transfer on the host bus. The permissible values are 1, 4, 8, 16, 32, 64, 128 and 256. This value is the mirror of MSIZE of FIFOTH register. In order to change this value, write the required value to FIFOTH register. This is an encode value as follows.Transfer unit is 32 bit. PBL is a read-only value.">
  4192. <Enum name="1_TRANSFER" start="0x0" description="1 transfer" />
  4193. <Enum name="4_TRANSFERS" start="0x1" description="4 transfers" />
  4194. <Enum name="8_TRANSFERS" start="0x2" description="8 transfers" />
  4195. <Enum name="16_TRANSFERS" start="0x3" description="16 transfers" />
  4196. <Enum name="32_TRANSFERS" start="0x4" description="32 transfers" />
  4197. <Enum name="64_TRANSFERS" start="0x5" description="64 transfers" />
  4198. <Enum name="128_TRANSFERS" start="0x6" description="128 transfers" />
  4199. <Enum name="256_TRANSFERS" start="0x7" description="256 transfers" />
  4200. </BitField>
  4201. <BitField start="11" size="21" name="RESERVED" description="Reserved" />
  4202. </Register>
  4203. <Register start="+0x084" size="4" name="PLDMND" access="WriteOnly" description="Poll Demand Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4204. <BitField start="0" size="32" name="PD" description="Poll Demand. If the OWN bit of a descriptor is not set, the FSM goes to the Suspend state. The host needs to write any value into this register for the SD/MMC DMA state machine to resume normal descriptor fetch operation. This is a write only register. PD bit is write-only." />
  4205. </Register>
  4206. <Register start="+0x088" size="4" name="DBADDR" access="Read/Write" description="Descriptor List Base Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4207. <BitField start="0" size="32" name="SDL" description="Start of Descriptor List. Contains the base address of the First Descriptor. The LSB bits [1:0] are ignored and taken as all-zero by the SD/MMC DMA internally. Hence these LSB bits are read-only." />
  4208. </Register>
  4209. <Register start="+0x08C" size="4" name="IDSTS" access="Read/Write" description="Internal DMAC Status Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4210. <BitField start="0" size="1" name="TI" description="Transmit Interrupt. Indicates that data transmission is finished for a descriptor. Writing a 1 clears this bit." />
  4211. <BitField start="1" size="1" name="RI" description="Receive Interrupt. Indicates the completion of data reception for a descriptor. Writing a 1 clears this bit." />
  4212. <BitField start="2" size="1" name="FBE" description="Fatal Bus Error Interrupt. Indicates that a Bus Error occurred (IDSTS[12:10]). When this bit is set, the DMA disables all its bus accesses. Writing a 1 clears this bit." />
  4213. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  4214. <BitField start="4" size="1" name="DU" description="Descriptor Unavailable Interrupt. This bit is set when the descriptor is unavailable due to OWN bit = 0 (DES0[31] =0). Writing a 1 clears this bit." />
  4215. <BitField start="5" size="1" name="CES" description="Card Error Summary. Indicates the status of the transaction to/from the card; also present in RINTSTS. Indicates the logical OR of the following bits: EBE - End Bit Error RTO - Response Time-out/Boot Ack Time-out RCRC - Response CRC SBE - Start Bit Error DRTO - Data Read Time-out/BDS time-out DCRC - Data CRC for Receive RE - Response Error Writing a 1 clears this bit." />
  4216. <BitField start="6" size="2" name="RESERVED" description="Reserved" />
  4217. <BitField start="8" size="1" name="NIS" description="Normal Interrupt Summary. Logical OR of the following: IDSTS[0] - Transmit Interrupt IDSTS[1] - Receive Interrupt Only unmasked bits affect this bit. This is a sticky bit and must be cleared each time a corresponding bit that causes NIS to be set is cleared. Writing a 1 clears this bit." />
  4218. <BitField start="9" size="1" name="AIS" description="Abnormal Interrupt Summary. Logical OR of the following: IDSTS[2] - Fatal Bus Interrupt IDSTS[4] - DU bit Interrupt IDSTS[5] - Card Error Summary Interrupt Only unmasked bits affect this bit. This is a sticky bit and must be cleared each time a corresponding bit that causes AIS to be set is cleared. Writing a 1 clears this bit." />
  4219. <BitField start="10" size="3" name="EB" description="Error Bits. Indicates the type of error that caused a Bus Error. Valid only with Fatal Bus Error bit (IDSTS[2]) set. This field does not generate an interrupt. 001 - Host Abort received during transmission 010 - Host Abort received during reception Others: Reserved EB is read-only." />
  4220. <BitField start="13" size="4" name="FSM" description="DMAC state machine present state. 0 - DMA_IDLE 1 - DMA_SUSPEND 2 - DESC_RD 3 - DESC_CHK 4 - DMA_RD_REQ_WAIT 5 - DMA_WR_REQ_WAIT 6 - DMA_RD 7 - DMA_WR 8 - DESC_CLOSE This bit is read-only." />
  4221. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  4222. </Register>
  4223. <Register start="+0x090" size="4" name="IDINTEN" access="Read/Write" description="Internal DMAC Interrupt Enable Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4224. <BitField start="0" size="1" name="TI" description="Transmit Interrupt Enable. When set with Normal Interrupt Summary Enable, Transmit Interrupt is enabled. When reset, Transmit Interrupt is disabled." />
  4225. <BitField start="1" size="1" name="RI" description="Receive Interrupt Enable. When set with Normal Interrupt Summary Enable, Receive Interrupt is enabled. When reset, Receive Interrupt is disabled." />
  4226. <BitField start="2" size="1" name="FBE" description="Fatal Bus Error Enable. When set with Abnormal Interrupt Summary Enable, the Fatal Bus Error Interrupt is enabled. When reset, Fatal Bus Error Enable Interrupt is disabled." />
  4227. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  4228. <BitField start="4" size="1" name="DU" description="Descriptor Unavailable Interrupt. When set along with Abnormal Interrupt Summary Enable, the DU interrupt is enabled." />
  4229. <BitField start="5" size="1" name="CES" description="Card Error summary Interrupt Enable. When set, it enables the Card Interrupt summary." />
  4230. <BitField start="6" size="2" name="RESERVED" description="Reserved" />
  4231. <BitField start="8" size="1" name="NIS" description="Normal Interrupt Summary Enable. When set, a normal interrupt is enabled. When reset, a normal interrupt is disabled. This bit enables the following bits: IDINTEN[0] - Transmit Interrupt IDINTEN[1] - Receive Interrupt" />
  4232. <BitField start="9" size="1" name="AIS" description="Abnormal Interrupt Summary Enable. When set, an abnormal interrupt is enabled. This bit enables the following bits: IDINTEN[2] - Fatal Bus Error Interrupt IDINTEN[4] - DU Interrupt IDINTEN[5] - Card Error Summary Interrupt" />
  4233. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  4234. </Register>
  4235. <Register start="+0x094" size="4" name="DSCADDR" access="ReadOnly" description="Current Host Descriptor Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4236. <BitField start="0" size="32" name="HDA" description="Host Descriptor Address Pointer. Cleared on reset. Pointer updated by IDMAC during operation. This register points to the start address of the current descriptor read by the SD/MMC DMA." />
  4237. </Register>
  4238. <Register start="+0x098" size="4" name="BUFADDR" access="ReadOnly" description="Current Buffer Descriptor Address Register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4239. <BitField start="0" size="32" name="HBA" description="Host Buffer Address Pointer. Cleared on Reset. Pointer updated by IDMAC during operation. This register points to the current Data Buffer Address being accessed by the SD/MMC DMA." />
  4240. </Register>
  4241. </RegisterGroup>
  4242. <RegisterGroup name="EMC" start="0x40005000" description="External Memory Controller (EMC) ">
  4243. <Register start="+0x000" size="4" name="CONTROL" access="Read/Write" description="Controls operation of the memory controller." reset_value="0x3" reset_mask="0xFFFFFFFF">
  4244. <BitField start="0" size="1" name="E" description="EMC Enable. Indicates if the EMC is enabled or disabled.Disabling the EMC reduces power consumption. When the memory controller is disabled the memory is not refreshed. The memory controller is enabled by setting the enable bit, or by reset. This bit must only be modified when the EMC is in idle state.[1]">
  4245. <Enum name="DISABLED" start="0" description="Disabled" />
  4246. <Enum name="ENABLED" start="1" description="Enabled. (POR and warm reset value)." />
  4247. </BitField>
  4248. <BitField start="1" size="1" name="M" description="Address mirror. Indicates normal or reset memory map. On POR, CS1 is mirrored to both CS0 and DYCS0 memory areas. Clearing the M bit enables CS0 and DYCS0 memory to be accessed.">
  4249. <Enum name="NORMAL" start="0" description="Normal. Normal memory map." />
  4250. <Enum name="RESET" start="1" description="Reset. Reset memory map. Static memory CS1 is mirrored onto CS0 and DYCS0 (POR reset value)." />
  4251. </BitField>
  4252. <BitField start="2" size="1" name="L" description="Low-power mode. Indicates normal, or low-power mode. Entering low-power mode reduces memory controller power consumption. Dynamic memory is refreshed as necessary. The memory controller returns to normal functional mode by clearing the low-power mode bit (L), or by POR. This bit must only be modified when the EMC is in idle state.[1]">
  4253. <Enum name="NORMAL" start="0" description="Normal. Normal mode (warm reset value)." />
  4254. <Enum name="LOW_POWER_MODE" start="1" description="Low-power mode." />
  4255. </BitField>
  4256. <BitField start="3" size="29" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4257. </Register>
  4258. <Register start="+0x004" size="4" name="STATUS" access="ReadOnly" description="Provides EMC status information." reset_value="0x5" reset_mask="0xFFFFFFFF">
  4259. <BitField start="0" size="1" name="B" description="Busy indicator. This bit is used to ensure that the memory controller enters the low-power or disabled mode cleanly by determining if the memory controller is busy or not:">
  4260. <Enum name="IDLE" start="0" description="Idle. EMC is idle (warm reset value)." />
  4261. <Enum name="BUSY" start="1" description="Busy. EMC is busy performing memory transactions, commands, auto-refresh cycles, or is in self-refresh mode (POR reset value)." />
  4262. </BitField>
  4263. <BitField start="1" size="1" name="S" description="Write buffer status. This bit enables the EMC to enter low-power mode or disabled mode cleanly:">
  4264. <Enum name="EMPTY" start="0" description="Empty. Write buffers empty (POR reset value)" />
  4265. <Enum name="DATA" start="1" description="Data. Write buffers contain data." />
  4266. </BitField>
  4267. <BitField start="2" size="1" name="SA" description="Self-refresh acknowledge. This bit indicates the operating mode of the EMC:">
  4268. <Enum name="NORMAL_MODE" start="0" description="Normal mode." />
  4269. <Enum name="SELF_REFRESH_MODE" start="1" description="Self-refresh mode. (POR reset value.)" />
  4270. </BitField>
  4271. <BitField start="3" size="29" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4272. </Register>
  4273. <Register start="+0x008" size="4" name="CONFIG" access="Read/Write" description="Configures operation of the memory controller." reset_value="0" reset_mask="0xFFFFFFFF">
  4274. <BitField start="0" size="1" name="EM" description="Endian mode.">
  4275. <Enum name="LITTLE_ENDIAN_MODE" start="0" description="Little-endian mode. (POR reset value.)" />
  4276. <Enum name="BIG_ENDIAN_MODE" start="1" description="Big-endian mode." />
  4277. </BitField>
  4278. <BitField start="1" size="7" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4279. <BitField start="8" size="1" name="RESERVED" description="Reserved. Always write a 0 to this bit." />
  4280. <BitField start="9" size="23" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4281. </Register>
  4282. <Register start="+0x020" size="4" name="DYNAMICCONTROL" access="Read/Write" description="Controls dynamic memory operation." reset_value="0x6" reset_mask="0xFFFFFFFF">
  4283. <BitField start="0" size="1" name="CE" description="Dynamic memory clock enable.">
  4284. <Enum name="DISABLED" start="0" description="Disabled. Clock enable of idle devices are deasserted to save power (POR reset value)." />
  4285. <Enum name="ENABLED" start="1" description="Enabled. All clock enables are driven HIGH continuously.[1]" />
  4286. </BitField>
  4287. <BitField start="1" size="1" name="CS" description="Dynamic memory clock control. When clock control is LOW the output clock CLKOUT is stopped when there are no SDRAM transactions. The clock is also stopped during self-refresh mode.">
  4288. <Enum name="STOP" start="0" description="Stop. CLKOUT stops when all SDRAMs are idle and during self-refresh mode." />
  4289. <Enum name="RUN" start="1" description="Run. CLKOUT runs continuously (POR reset value)." />
  4290. </BitField>
  4291. <BitField start="2" size="1" name="SR" description="Self-refresh request, EMC SREFREQ. By writing 1 to this bit self-refresh can be entered under software control. Writing 0 to this bit returns the EMC to normal mode. The self-refresh acknowledge bit in the Status register must be polled to discover the current operating mode of the EMC.[2]">
  4292. <Enum name="NORMAL_MODE" start="0" description="Normal mode." />
  4293. <Enum name="SELF_REFRESH" start="1" description="Self-refresh. Enter self-refresh mode (POR reset value)." />
  4294. </BitField>
  4295. <BitField start="3" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4296. <BitField start="5" size="1" name="MMC" description="Memory clock control.">
  4297. <Enum name="ENABLED" start="0" description="Enabled. CLKOUT enabled (POR reset value)." />
  4298. <Enum name="DISABLED" start="1" description="Disabled. CLKOUT disabled.[3]" />
  4299. </BitField>
  4300. <BitField start="6" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4301. <BitField start="7" size="2" name="I" description="SDRAM initialization.">
  4302. <Enum name="NORMAL" start="0x0" description="Normal. Issue SDRAM NORMAL operation command (POR reset value)." />
  4303. <Enum name="MODE" start="0x1" description="Mode. Issue SDRAM MODE command." />
  4304. <Enum name="PALL" start="0x2" description="PALL. Issue SDRAM PALL (precharge all) command." />
  4305. <Enum name="NOP" start="0x3" description="NOP. Issue SDRAM NOP (no operation) command)" />
  4306. </BitField>
  4307. <BitField start="9" size="5" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4308. <BitField start="14" size="18" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4309. </Register>
  4310. <Register start="+0x024" size="4" name="DYNAMICREFRESH" access="Read/Write" description="Configures dynamic memory refresh operation." reset_value="0" reset_mask="0xFFFFFFFF">
  4311. <BitField start="0" size="11" name="REFRESH" description="Refresh timer. Indicates the multiple of 16 EMC_CCLKs between SDRAM refresh cycles. 0x0 = Refresh disabled (POR reset value). 0x1 - 0x7FF = n x16 = 16n EMC_CCLKs between SDRAM refresh cycles. For example: 0x1 = 1 x 16 = 16 EMC_CCLKs between SDRAM refresh cycles. 0x8 = 8 x 16 = 128 EMC_CCLKs between SDRAM refresh cycles" />
  4312. <BitField start="11" size="21" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4313. </Register>
  4314. <Register start="+0x028" size="4" name="DYNAMICREADCONFIG" access="Read/Write" description="Configures the dynamic memory read strategy." reset_value="0" reset_mask="0xFFFFFFFF">
  4315. <BitField start="0" size="2" name="RD" description="Read data strategy.">
  4316. <Enum name="DO_NOT_USE" start="0x0" description="Do not use. POR reset value." />
  4317. <Enum name="HALF" start="0x1" description="Command delayed by 1/2 EMC_CCLK." />
  4318. <Enum name="HALFPLUSONE" start="0x2" description="Command delayed by 1/2 EMC_CCLK plus one clock cycle." />
  4319. <Enum name="HALFPLUSTWO" start="0x3" description="Command delayed by1/2 EMC_CCLK plus two clock cycles," />
  4320. </BitField>
  4321. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4322. </Register>
  4323. <Register start="+0x030" size="4" name="DYNAMICRP" access="Read/Write" description="Selects the precharge command period." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4324. <BitField start="0" size="4" name="TRP" description="Precharge command period. 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4325. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4326. </Register>
  4327. <Register start="+0x034" size="4" name="DYNAMICRAS" access="Read/Write" description="Selects the active to precharge command period." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4328. <BitField start="0" size="4" name="TRAS" description="Active to precharge command period. 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4329. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4330. </Register>
  4331. <Register start="+0x038" size="4" name="DYNAMICSREX" access="Read/Write" description="Selects the self-refresh exit time." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4332. <BitField start="0" size="4" name="TSREX" description="Self-refresh exit time. 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4333. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4334. </Register>
  4335. <Register start="+0x03C" size="4" name="DYNAMICAPR" access="Read/Write" description="Selects the last-data-out to active command time." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4336. <BitField start="0" size="4" name="TAPR" description="Last-data-out to active command time. 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4337. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4338. </Register>
  4339. <Register start="+0x040" size="4" name="DYNAMICDAL" access="Read/Write" description="Selects the data-in to active command time." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4340. <BitField start="0" size="4" name="TDAL" description="Data-in to active command. 0x0 - 0xE = n clock cycles. The delay is in EMC_CCLK cycles. 0xF = 15 clock cycles (POR reset value)." />
  4341. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4342. </Register>
  4343. <Register start="+0x044" size="4" name="DYNAMICWR" access="Read/Write" description="Selects the write recovery time." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4344. <BitField start="0" size="4" name="TWR" description="Write recovery time. 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4345. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4346. </Register>
  4347. <Register start="+0x048" size="4" name="DYNAMICRC" access="Read/Write" description="Selects the active to active command period." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4348. <BitField start="0" size="5" name="TRC" description="Active to active command period. 0x0 - 0x1E = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0x1F = 32 clock cycles (POR reset value)." />
  4349. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4350. </Register>
  4351. <Register start="+0x04C" size="4" name="DYNAMICRFC" access="Read/Write" description="Selects the auto-refresh period." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4352. <BitField start="0" size="5" name="TRFC" description="Auto-refresh period and auto-refresh to active command period. 0x0 - 0x1E = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0x1F = 32 clock cycles (POR reset value)." />
  4353. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4354. </Register>
  4355. <Register start="+0x050" size="4" name="DYNAMICXSR" access="Read/Write" description="Selects the exit self-refresh to active command time." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4356. <BitField start="0" size="5" name="TXSR" description="Exit self-refresh to active command time. 0x0 - 0x1E = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0x1F = 32 clock cycles (POR reset value)." />
  4357. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4358. </Register>
  4359. <Register start="+0x054" size="4" name="DYNAMICRRD" access="Read/Write" description="Selects the active bank A to active bank B latency." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4360. <BitField start="0" size="4" name="TRRD" description="Active bank A to active bank B latency 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4361. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4362. </Register>
  4363. <Register start="+0x058" size="4" name="DYNAMICMRD" access="Read/Write" description="Selects the load mode register to active command time." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4364. <BitField start="0" size="4" name="TMRD" description="Load mode register to active command time. 0x0 - 0xE = n + 1 clock cycles. The delay is in EMC_CCLK cycles. 0xF = 16 clock cycles (POR reset value)." />
  4365. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4366. </Register>
  4367. <Register start="+0x080" size="4" name="STATICEXTENDEDWAIT" access="Read/Write" description="Selects time for long static memory read and write transfers." reset_value="0" reset_mask="0xFFFFFFFF">
  4368. <BitField start="0" size="10" name="EXTENDEDWAIT" description="Extended wait time out. 16 clock cycles (POR reset value). The delay is in EMC_CCLK cycles. 0x0 = 16 clock cycles. 0x1 - 0x3FF = (n+1) x16 clock cycles." />
  4369. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4370. </Register>
  4371. <Register start="+0x100+0" size="4" name="DYNAMICCONFIG0" access="Read/Write" description="Selects the configuration information for dynamic memory chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4372. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4373. <BitField start="3" size="2" name="MD" description="Memory device.">
  4374. <Enum name="SDRAM" start="0x0" description="SDRAM (POR reset value)." />
  4375. <Enum name="RESERVED" start="0x1" description="Reserved." />
  4376. <Enum name="RESERVED" start="0x2" description="Reserved." />
  4377. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4378. </BitField>
  4379. <BitField start="5" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4380. <BitField start="7" size="6" name="AM0" description="Address mapping. See Table 382. 000000 = reset value.[1]" />
  4381. <BitField start="13" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4382. <BitField start="14" size="1" name="AM1" description="Address mapping See Table 382. 0 = reset value." />
  4383. <BitField start="15" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4384. <BitField start="19" size="1" name="B" description="Buffer enable.">
  4385. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled for accesses to this chip select (POR reset value)." />
  4386. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled for accesses to this chip select. After configuration of the dynamic memory, the buffer must be enabled for normal operation. [2]" />
  4387. </BitField>
  4388. <BitField start="20" size="1" name="P" description="Write protect.">
  4389. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4390. <Enum name="PROTECTED" start="1" description="Protected. Writes protected." />
  4391. </BitField>
  4392. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4393. </Register>
  4394. <Register start="+0x100+32" size="4" name="DYNAMICCONFIG1" access="Read/Write" description="Selects the configuration information for dynamic memory chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4395. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4396. <BitField start="3" size="2" name="MD" description="Memory device.">
  4397. <Enum name="SDRAM" start="0x0" description="SDRAM (POR reset value)." />
  4398. <Enum name="RESERVED" start="0x1" description="Reserved." />
  4399. <Enum name="RESERVED" start="0x2" description="Reserved." />
  4400. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4401. </BitField>
  4402. <BitField start="5" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4403. <BitField start="7" size="6" name="AM0" description="Address mapping. See Table 382. 000000 = reset value.[1]" />
  4404. <BitField start="13" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4405. <BitField start="14" size="1" name="AM1" description="Address mapping See Table 382. 0 = reset value." />
  4406. <BitField start="15" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4407. <BitField start="19" size="1" name="B" description="Buffer enable.">
  4408. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled for accesses to this chip select (POR reset value)." />
  4409. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled for accesses to this chip select. After configuration of the dynamic memory, the buffer must be enabled for normal operation. [2]" />
  4410. </BitField>
  4411. <BitField start="20" size="1" name="P" description="Write protect.">
  4412. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4413. <Enum name="PROTECTED" start="1" description="Protected. Writes protected." />
  4414. </BitField>
  4415. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4416. </Register>
  4417. <Register start="+0x100+64" size="4" name="DYNAMICCONFIG2" access="Read/Write" description="Selects the configuration information for dynamic memory chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4418. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4419. <BitField start="3" size="2" name="MD" description="Memory device.">
  4420. <Enum name="SDRAM" start="0x0" description="SDRAM (POR reset value)." />
  4421. <Enum name="RESERVED" start="0x1" description="Reserved." />
  4422. <Enum name="RESERVED" start="0x2" description="Reserved." />
  4423. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4424. </BitField>
  4425. <BitField start="5" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4426. <BitField start="7" size="6" name="AM0" description="Address mapping. See Table 382. 000000 = reset value.[1]" />
  4427. <BitField start="13" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4428. <BitField start="14" size="1" name="AM1" description="Address mapping See Table 382. 0 = reset value." />
  4429. <BitField start="15" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4430. <BitField start="19" size="1" name="B" description="Buffer enable.">
  4431. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled for accesses to this chip select (POR reset value)." />
  4432. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled for accesses to this chip select. After configuration of the dynamic memory, the buffer must be enabled for normal operation. [2]" />
  4433. </BitField>
  4434. <BitField start="20" size="1" name="P" description="Write protect.">
  4435. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4436. <Enum name="PROTECTED" start="1" description="Protected. Writes protected." />
  4437. </BitField>
  4438. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4439. </Register>
  4440. <Register start="+0x100+96" size="4" name="DYNAMICCONFIG3" access="Read/Write" description="Selects the configuration information for dynamic memory chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4441. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4442. <BitField start="3" size="2" name="MD" description="Memory device.">
  4443. <Enum name="SDRAM" start="0x0" description="SDRAM (POR reset value)." />
  4444. <Enum name="RESERVED" start="0x1" description="Reserved." />
  4445. <Enum name="RESERVED" start="0x2" description="Reserved." />
  4446. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4447. </BitField>
  4448. <BitField start="5" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4449. <BitField start="7" size="6" name="AM0" description="Address mapping. See Table 382. 000000 = reset value.[1]" />
  4450. <BitField start="13" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4451. <BitField start="14" size="1" name="AM1" description="Address mapping See Table 382. 0 = reset value." />
  4452. <BitField start="15" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4453. <BitField start="19" size="1" name="B" description="Buffer enable.">
  4454. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled for accesses to this chip select (POR reset value)." />
  4455. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled for accesses to this chip select. After configuration of the dynamic memory, the buffer must be enabled for normal operation. [2]" />
  4456. </BitField>
  4457. <BitField start="20" size="1" name="P" description="Write protect.">
  4458. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4459. <Enum name="PROTECTED" start="1" description="Protected. Writes protected." />
  4460. </BitField>
  4461. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4462. </Register>
  4463. <Register start="+0x104+0" size="4" name="DYNAMICRASCAS0" access="Read/Write" description="Selects the RAS and CAS latencies for dynamic memory chip select 0." reset_value="0x303" reset_mask="0xFFFFFFFF">
  4464. <BitField start="0" size="2" name="RAS" description="RAS latency (active to read/write delay).">
  4465. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4466. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4467. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4468. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4469. </BitField>
  4470. <BitField start="2" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4471. <BitField start="8" size="2" name="CAS" description="CAS latency.">
  4472. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4473. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4474. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4475. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4476. </BitField>
  4477. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4478. </Register>
  4479. <Register start="+0x104+32" size="4" name="DYNAMICRASCAS1" access="Read/Write" description="Selects the RAS and CAS latencies for dynamic memory chip select 0." reset_value="0x303" reset_mask="0xFFFFFFFF">
  4480. <BitField start="0" size="2" name="RAS" description="RAS latency (active to read/write delay).">
  4481. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4482. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4483. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4484. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4485. </BitField>
  4486. <BitField start="2" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4487. <BitField start="8" size="2" name="CAS" description="CAS latency.">
  4488. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4489. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4490. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4491. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4492. </BitField>
  4493. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4494. </Register>
  4495. <Register start="+0x104+64" size="4" name="DYNAMICRASCAS2" access="Read/Write" description="Selects the RAS and CAS latencies for dynamic memory chip select 0." reset_value="0x303" reset_mask="0xFFFFFFFF">
  4496. <BitField start="0" size="2" name="RAS" description="RAS latency (active to read/write delay).">
  4497. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4498. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4499. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4500. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4501. </BitField>
  4502. <BitField start="2" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4503. <BitField start="8" size="2" name="CAS" description="CAS latency.">
  4504. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4505. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4506. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4507. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4508. </BitField>
  4509. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4510. </Register>
  4511. <Register start="+0x104+96" size="4" name="DYNAMICRASCAS3" access="Read/Write" description="Selects the RAS and CAS latencies for dynamic memory chip select 0." reset_value="0x303" reset_mask="0xFFFFFFFF">
  4512. <BitField start="0" size="2" name="RAS" description="RAS latency (active to read/write delay).">
  4513. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4514. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4515. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4516. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4517. </BitField>
  4518. <BitField start="2" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4519. <BitField start="8" size="2" name="CAS" description="CAS latency.">
  4520. <Enum name="RESERVED" start="0x0" description="Reserved." />
  4521. <Enum name="ONE_EMC_CCLK_CYCLE" start="0x1" description="One EMC_CCLK cycle." />
  4522. <Enum name="TWO_EMC_CCLK_CYCLES" start="0x2" description="Two EMC_CCLK cycles." />
  4523. <Enum name="THREE_EMC_CCLK_CYCLE" start="0x3" description="Three EMC_CCLK cycles (POR reset value)." />
  4524. </BitField>
  4525. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4526. </Register>
  4527. <Register start="+0x200+0" size="4" name="STATICCONFIG0" access="Read/Write" description="Selects the memory configuration for static chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4528. <BitField start="0" size="2" name="MW" description="Memory width.">
  4529. <Enum name="8_BIT" start="0x0" description="8 bit (POR reset value)." />
  4530. <Enum name="16_BIT" start="0x1" description="16 bit." />
  4531. <Enum name="32_BIT" start="0x2" description="32 bit." />
  4532. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4533. </BitField>
  4534. <BitField start="2" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4535. <BitField start="3" size="1" name="PM" description="Page mode. In page mode the EMC can burst up to four external accesses. Therefore devices with asynchronous page mode burst four or higher devices are supported. Asynchronous page mode burst two devices are not supported and must be accessed normally.">
  4536. <Enum name="DISABLED" start="0" description="Disabled. (POR reset value.)" />
  4537. <Enum name="ENABLED" start="1" description="Enabled. Async page mode enabled (page length four)." />
  4538. </BitField>
  4539. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4540. <BitField start="6" size="1" name="PC" description="Chip select polarity. The value of the chip select polarity on power-on reset is 0.">
  4541. <Enum name="ACTIVE_LOW" start="0" description="Active LOW chip select." />
  4542. <Enum name="ACTIVE_HIGH" start="1" description="Active HIGH chip select." />
  4543. </BitField>
  4544. <BitField start="7" size="1" name="PB" description="Byte lane state. The byte lane state bit, PB, enables different types of memory to be connected. For byte-wide static memories the BLSn[3:0] signal from the EMC is usually connected to WE (write enable). In this case for reads all the BLSn[3:0] bits must be HIGH. This means that the byte lane state (PB) bit must be LOW. 16 bit wide static memory devices usually have the BLSn[3:0] signals connected to the UBn and LBn (upper byte and lower byte) signals in the static memory. In this case a write to a particular byte must assert the appropriate UBn or LBn signal LOW. For reads, all the UB and LB signals must be asserted LOW so that the bus is driven. In this case the byte lane state (PB) bit must be HIGH. When PB is set to 0, the WE signal is undefined or 0. You must set PB to 1, to use the WE signal.">
  4545. <Enum name="HIGH" start="0" description="High. For reads all the bits in BLSn[3:0] are HIGH. For writes the respective active bits in BLSn[3:0] are LOW (POR reset value)." />
  4546. <Enum name="LOW" start="1" description="Low. For reads the respective active bits in BLSn[3:0] are LOW. For writes the respective active bits in BLSn[3:0] are LOW." />
  4547. </BitField>
  4548. <BitField start="8" size="1" name="EW" description="Extended wait. Extended wait (EW) uses the StaticExtendedWait register to time both the read and write transfers rather than the StaticWaitRd and StaticWaitWr registers. This enables much longer transactions.[1]">
  4549. <Enum name="DISABLED" start="0" description="Disabled. Extended wait disabled (POR reset value)." />
  4550. <Enum name="ENABLED" start="1" description="Enabled. Extended wait enabled." />
  4551. </BitField>
  4552. <BitField start="9" size="10" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4553. <BitField start="19" size="1" name="B" description="Buffer enable [2].">
  4554. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled (POR reset value)." />
  4555. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled." />
  4556. </BitField>
  4557. <BitField start="20" size="1" name="P" description="Write protect.">
  4558. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4559. <Enum name="PROTECT" start="1" description="Protect. Write protected." />
  4560. </BitField>
  4561. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4562. </Register>
  4563. <Register start="+0x200+32" size="4" name="STATICCONFIG1" access="Read/Write" description="Selects the memory configuration for static chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4564. <BitField start="0" size="2" name="MW" description="Memory width.">
  4565. <Enum name="8_BIT" start="0x0" description="8 bit (POR reset value)." />
  4566. <Enum name="16_BIT" start="0x1" description="16 bit." />
  4567. <Enum name="32_BIT" start="0x2" description="32 bit." />
  4568. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4569. </BitField>
  4570. <BitField start="2" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4571. <BitField start="3" size="1" name="PM" description="Page mode. In page mode the EMC can burst up to four external accesses. Therefore devices with asynchronous page mode burst four or higher devices are supported. Asynchronous page mode burst two devices are not supported and must be accessed normally.">
  4572. <Enum name="DISABLED" start="0" description="Disabled. (POR reset value.)" />
  4573. <Enum name="ENABLED" start="1" description="Enabled. Async page mode enabled (page length four)." />
  4574. </BitField>
  4575. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4576. <BitField start="6" size="1" name="PC" description="Chip select polarity. The value of the chip select polarity on power-on reset is 0.">
  4577. <Enum name="ACTIVE_LOW" start="0" description="Active LOW chip select." />
  4578. <Enum name="ACTIVE_HIGH" start="1" description="Active HIGH chip select." />
  4579. </BitField>
  4580. <BitField start="7" size="1" name="PB" description="Byte lane state. The byte lane state bit, PB, enables different types of memory to be connected. For byte-wide static memories the BLSn[3:0] signal from the EMC is usually connected to WE (write enable). In this case for reads all the BLSn[3:0] bits must be HIGH. This means that the byte lane state (PB) bit must be LOW. 16 bit wide static memory devices usually have the BLSn[3:0] signals connected to the UBn and LBn (upper byte and lower byte) signals in the static memory. In this case a write to a particular byte must assert the appropriate UBn or LBn signal LOW. For reads, all the UB and LB signals must be asserted LOW so that the bus is driven. In this case the byte lane state (PB) bit must be HIGH. When PB is set to 0, the WE signal is undefined or 0. You must set PB to 1, to use the WE signal.">
  4581. <Enum name="HIGH" start="0" description="High. For reads all the bits in BLSn[3:0] are HIGH. For writes the respective active bits in BLSn[3:0] are LOW (POR reset value)." />
  4582. <Enum name="LOW" start="1" description="Low. For reads the respective active bits in BLSn[3:0] are LOW. For writes the respective active bits in BLSn[3:0] are LOW." />
  4583. </BitField>
  4584. <BitField start="8" size="1" name="EW" description="Extended wait. Extended wait (EW) uses the StaticExtendedWait register to time both the read and write transfers rather than the StaticWaitRd and StaticWaitWr registers. This enables much longer transactions.[1]">
  4585. <Enum name="DISABLED" start="0" description="Disabled. Extended wait disabled (POR reset value)." />
  4586. <Enum name="ENABLED" start="1" description="Enabled. Extended wait enabled." />
  4587. </BitField>
  4588. <BitField start="9" size="10" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4589. <BitField start="19" size="1" name="B" description="Buffer enable [2].">
  4590. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled (POR reset value)." />
  4591. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled." />
  4592. </BitField>
  4593. <BitField start="20" size="1" name="P" description="Write protect.">
  4594. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4595. <Enum name="PROTECT" start="1" description="Protect. Write protected." />
  4596. </BitField>
  4597. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4598. </Register>
  4599. <Register start="+0x200+64" size="4" name="STATICCONFIG2" access="Read/Write" description="Selects the memory configuration for static chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4600. <BitField start="0" size="2" name="MW" description="Memory width.">
  4601. <Enum name="8_BIT" start="0x0" description="8 bit (POR reset value)." />
  4602. <Enum name="16_BIT" start="0x1" description="16 bit." />
  4603. <Enum name="32_BIT" start="0x2" description="32 bit." />
  4604. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4605. </BitField>
  4606. <BitField start="2" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4607. <BitField start="3" size="1" name="PM" description="Page mode. In page mode the EMC can burst up to four external accesses. Therefore devices with asynchronous page mode burst four or higher devices are supported. Asynchronous page mode burst two devices are not supported and must be accessed normally.">
  4608. <Enum name="DISABLED" start="0" description="Disabled. (POR reset value.)" />
  4609. <Enum name="ENABLED" start="1" description="Enabled. Async page mode enabled (page length four)." />
  4610. </BitField>
  4611. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4612. <BitField start="6" size="1" name="PC" description="Chip select polarity. The value of the chip select polarity on power-on reset is 0.">
  4613. <Enum name="ACTIVE_LOW" start="0" description="Active LOW chip select." />
  4614. <Enum name="ACTIVE_HIGH" start="1" description="Active HIGH chip select." />
  4615. </BitField>
  4616. <BitField start="7" size="1" name="PB" description="Byte lane state. The byte lane state bit, PB, enables different types of memory to be connected. For byte-wide static memories the BLSn[3:0] signal from the EMC is usually connected to WE (write enable). In this case for reads all the BLSn[3:0] bits must be HIGH. This means that the byte lane state (PB) bit must be LOW. 16 bit wide static memory devices usually have the BLSn[3:0] signals connected to the UBn and LBn (upper byte and lower byte) signals in the static memory. In this case a write to a particular byte must assert the appropriate UBn or LBn signal LOW. For reads, all the UB and LB signals must be asserted LOW so that the bus is driven. In this case the byte lane state (PB) bit must be HIGH. When PB is set to 0, the WE signal is undefined or 0. You must set PB to 1, to use the WE signal.">
  4617. <Enum name="HIGH" start="0" description="High. For reads all the bits in BLSn[3:0] are HIGH. For writes the respective active bits in BLSn[3:0] are LOW (POR reset value)." />
  4618. <Enum name="LOW" start="1" description="Low. For reads the respective active bits in BLSn[3:0] are LOW. For writes the respective active bits in BLSn[3:0] are LOW." />
  4619. </BitField>
  4620. <BitField start="8" size="1" name="EW" description="Extended wait. Extended wait (EW) uses the StaticExtendedWait register to time both the read and write transfers rather than the StaticWaitRd and StaticWaitWr registers. This enables much longer transactions.[1]">
  4621. <Enum name="DISABLED" start="0" description="Disabled. Extended wait disabled (POR reset value)." />
  4622. <Enum name="ENABLED" start="1" description="Enabled. Extended wait enabled." />
  4623. </BitField>
  4624. <BitField start="9" size="10" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4625. <BitField start="19" size="1" name="B" description="Buffer enable [2].">
  4626. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled (POR reset value)." />
  4627. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled." />
  4628. </BitField>
  4629. <BitField start="20" size="1" name="P" description="Write protect.">
  4630. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4631. <Enum name="PROTECT" start="1" description="Protect. Write protected." />
  4632. </BitField>
  4633. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4634. </Register>
  4635. <Register start="+0x200+96" size="4" name="STATICCONFIG3" access="Read/Write" description="Selects the memory configuration for static chip select 0." reset_value="0" reset_mask="0xFFFFFFFF">
  4636. <BitField start="0" size="2" name="MW" description="Memory width.">
  4637. <Enum name="8_BIT" start="0x0" description="8 bit (POR reset value)." />
  4638. <Enum name="16_BIT" start="0x1" description="16 bit." />
  4639. <Enum name="32_BIT" start="0x2" description="32 bit." />
  4640. <Enum name="RESERVED" start="0x3" description="Reserved." />
  4641. </BitField>
  4642. <BitField start="2" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4643. <BitField start="3" size="1" name="PM" description="Page mode. In page mode the EMC can burst up to four external accesses. Therefore devices with asynchronous page mode burst four or higher devices are supported. Asynchronous page mode burst two devices are not supported and must be accessed normally.">
  4644. <Enum name="DISABLED" start="0" description="Disabled. (POR reset value.)" />
  4645. <Enum name="ENABLED" start="1" description="Enabled. Async page mode enabled (page length four)." />
  4646. </BitField>
  4647. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4648. <BitField start="6" size="1" name="PC" description="Chip select polarity. The value of the chip select polarity on power-on reset is 0.">
  4649. <Enum name="ACTIVE_LOW" start="0" description="Active LOW chip select." />
  4650. <Enum name="ACTIVE_HIGH" start="1" description="Active HIGH chip select." />
  4651. </BitField>
  4652. <BitField start="7" size="1" name="PB" description="Byte lane state. The byte lane state bit, PB, enables different types of memory to be connected. For byte-wide static memories the BLSn[3:0] signal from the EMC is usually connected to WE (write enable). In this case for reads all the BLSn[3:0] bits must be HIGH. This means that the byte lane state (PB) bit must be LOW. 16 bit wide static memory devices usually have the BLSn[3:0] signals connected to the UBn and LBn (upper byte and lower byte) signals in the static memory. In this case a write to a particular byte must assert the appropriate UBn or LBn signal LOW. For reads, all the UB and LB signals must be asserted LOW so that the bus is driven. In this case the byte lane state (PB) bit must be HIGH. When PB is set to 0, the WE signal is undefined or 0. You must set PB to 1, to use the WE signal.">
  4653. <Enum name="HIGH" start="0" description="High. For reads all the bits in BLSn[3:0] are HIGH. For writes the respective active bits in BLSn[3:0] are LOW (POR reset value)." />
  4654. <Enum name="LOW" start="1" description="Low. For reads the respective active bits in BLSn[3:0] are LOW. For writes the respective active bits in BLSn[3:0] are LOW." />
  4655. </BitField>
  4656. <BitField start="8" size="1" name="EW" description="Extended wait. Extended wait (EW) uses the StaticExtendedWait register to time both the read and write transfers rather than the StaticWaitRd and StaticWaitWr registers. This enables much longer transactions.[1]">
  4657. <Enum name="DISABLED" start="0" description="Disabled. Extended wait disabled (POR reset value)." />
  4658. <Enum name="ENABLED" start="1" description="Enabled. Extended wait enabled." />
  4659. </BitField>
  4660. <BitField start="9" size="10" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4661. <BitField start="19" size="1" name="B" description="Buffer enable [2].">
  4662. <Enum name="DISABLED" start="0" description="Disabled. Buffer disabled (POR reset value)." />
  4663. <Enum name="ENABLED" start="1" description="Enabled. Buffer enabled." />
  4664. </BitField>
  4665. <BitField start="20" size="1" name="P" description="Write protect.">
  4666. <Enum name="NONE" start="0" description="None. Writes not protected (POR reset value)." />
  4667. <Enum name="PROTECT" start="1" description="Protect. Write protected." />
  4668. </BitField>
  4669. <BitField start="21" size="11" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4670. </Register>
  4671. <Register start="+0x204+0" size="4" name="STATICWAITWEN0" access="Read/Write" description="Selects the delay from chip select 0 to write enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4672. <BitField start="0" size="4" name="WAITWEN" description="Wait write enable. Delay from chip select assertion to write enable. 0x0 = One EMC_CCLK cycle delay between assertion of chip select and write enable (POR reset value). 0x1 - 0xF = (n + 1) EMC_CCLK cycle delay. The delay is (WAITWEN +1) x tEMC_CCLK." />
  4673. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4674. </Register>
  4675. <Register start="+0x204+32" size="4" name="STATICWAITWEN1" access="Read/Write" description="Selects the delay from chip select 0 to write enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4676. <BitField start="0" size="4" name="WAITWEN" description="Wait write enable. Delay from chip select assertion to write enable. 0x0 = One EMC_CCLK cycle delay between assertion of chip select and write enable (POR reset value). 0x1 - 0xF = (n + 1) EMC_CCLK cycle delay. The delay is (WAITWEN +1) x tEMC_CCLK." />
  4677. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4678. </Register>
  4679. <Register start="+0x204+64" size="4" name="STATICWAITWEN2" access="Read/Write" description="Selects the delay from chip select 0 to write enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4680. <BitField start="0" size="4" name="WAITWEN" description="Wait write enable. Delay from chip select assertion to write enable. 0x0 = One EMC_CCLK cycle delay between assertion of chip select and write enable (POR reset value). 0x1 - 0xF = (n + 1) EMC_CCLK cycle delay. The delay is (WAITWEN +1) x tEMC_CCLK." />
  4681. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4682. </Register>
  4683. <Register start="+0x204+96" size="4" name="STATICWAITWEN3" access="Read/Write" description="Selects the delay from chip select 0 to write enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4684. <BitField start="0" size="4" name="WAITWEN" description="Wait write enable. Delay from chip select assertion to write enable. 0x0 = One EMC_CCLK cycle delay between assertion of chip select and write enable (POR reset value). 0x1 - 0xF = (n + 1) EMC_CCLK cycle delay. The delay is (WAITWEN +1) x tEMC_CCLK." />
  4685. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4686. </Register>
  4687. <Register start="+0x208+0" size="4" name="STATICWAITOEN0" access="Read/Write" description="Selects the delay from chip select 0 or address change, whichever is later, to output enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4688. <BitField start="0" size="4" name="WAITOEN" description="Wait output enable. Delay from chip select assertion to output enable. 0x0 = No delay (POR reset value). 0x1 - 0xF = n cycle delay. The delay is WAITOEN x tEMC_CCLK." />
  4689. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4690. </Register>
  4691. <Register start="+0x208+32" size="4" name="STATICWAITOEN1" access="Read/Write" description="Selects the delay from chip select 0 or address change, whichever is later, to output enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4692. <BitField start="0" size="4" name="WAITOEN" description="Wait output enable. Delay from chip select assertion to output enable. 0x0 = No delay (POR reset value). 0x1 - 0xF = n cycle delay. The delay is WAITOEN x tEMC_CCLK." />
  4693. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4694. </Register>
  4695. <Register start="+0x208+64" size="4" name="STATICWAITOEN2" access="Read/Write" description="Selects the delay from chip select 0 or address change, whichever is later, to output enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4696. <BitField start="0" size="4" name="WAITOEN" description="Wait output enable. Delay from chip select assertion to output enable. 0x0 = No delay (POR reset value). 0x1 - 0xF = n cycle delay. The delay is WAITOEN x tEMC_CCLK." />
  4697. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4698. </Register>
  4699. <Register start="+0x208+96" size="4" name="STATICWAITOEN3" access="Read/Write" description="Selects the delay from chip select 0 or address change, whichever is later, to output enable." reset_value="0" reset_mask="0xFFFFFFFF">
  4700. <BitField start="0" size="4" name="WAITOEN" description="Wait output enable. Delay from chip select assertion to output enable. 0x0 = No delay (POR reset value). 0x1 - 0xF = n cycle delay. The delay is WAITOEN x tEMC_CCLK." />
  4701. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4702. </Register>
  4703. <Register start="+0x20C+0" size="4" name="STATICWAITRD0" access="Read/Write" description="Selects the delay from chip select 0 to a read access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4704. <BitField start="0" size="5" name="WAITRD" description="Non-page mode read wait states or asynchronous page mode read first access wait state. Non-page mode read or asynchronous page mode read, first read only: 0x0 - 0x1E = (n + 1) EMC_CCLK cycles for read accesses. For non-sequential reads, the wait state time is (WAITRD + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycles for read accesses (POR reset value)." />
  4705. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4706. </Register>
  4707. <Register start="+0x20C+32" size="4" name="STATICWAITRD1" access="Read/Write" description="Selects the delay from chip select 0 to a read access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4708. <BitField start="0" size="5" name="WAITRD" description="Non-page mode read wait states or asynchronous page mode read first access wait state. Non-page mode read or asynchronous page mode read, first read only: 0x0 - 0x1E = (n + 1) EMC_CCLK cycles for read accesses. For non-sequential reads, the wait state time is (WAITRD + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycles for read accesses (POR reset value)." />
  4709. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4710. </Register>
  4711. <Register start="+0x20C+64" size="4" name="STATICWAITRD2" access="Read/Write" description="Selects the delay from chip select 0 to a read access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4712. <BitField start="0" size="5" name="WAITRD" description="Non-page mode read wait states or asynchronous page mode read first access wait state. Non-page mode read or asynchronous page mode read, first read only: 0x0 - 0x1E = (n + 1) EMC_CCLK cycles for read accesses. For non-sequential reads, the wait state time is (WAITRD + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycles for read accesses (POR reset value)." />
  4713. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4714. </Register>
  4715. <Register start="+0x20C+96" size="4" name="STATICWAITRD3" access="Read/Write" description="Selects the delay from chip select 0 to a read access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4716. <BitField start="0" size="5" name="WAITRD" description="Non-page mode read wait states or asynchronous page mode read first access wait state. Non-page mode read or asynchronous page mode read, first read only: 0x0 - 0x1E = (n + 1) EMC_CCLK cycles for read accesses. For non-sequential reads, the wait state time is (WAITRD + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycles for read accesses (POR reset value)." />
  4717. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4718. </Register>
  4719. <Register start="+0x210+0" size="4" name="STATICWAITPAGE0" access="Read/Write" description="Selects the delay for asynchronous page mode sequential accesses for chip select 0." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4720. <BitField start="0" size="5" name="WAITPAGE" description="Asynchronous page mode read after the first read wait states. Number of wait states for asynchronous page mode read accesses after the first read: 0x0 - 0x1E = (n+ 1) EMC_CCLK cycle read access time. For asynchronous page mode read for sequential reads, the wait state time for page mode accesses after the first read is (WAITPAGE + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycle read access time (POR reset value)." />
  4721. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4722. </Register>
  4723. <Register start="+0x210+32" size="4" name="STATICWAITPAGE1" access="Read/Write" description="Selects the delay for asynchronous page mode sequential accesses for chip select 0." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4724. <BitField start="0" size="5" name="WAITPAGE" description="Asynchronous page mode read after the first read wait states. Number of wait states for asynchronous page mode read accesses after the first read: 0x0 - 0x1E = (n+ 1) EMC_CCLK cycle read access time. For asynchronous page mode read for sequential reads, the wait state time for page mode accesses after the first read is (WAITPAGE + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycle read access time (POR reset value)." />
  4725. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4726. </Register>
  4727. <Register start="+0x210+64" size="4" name="STATICWAITPAGE2" access="Read/Write" description="Selects the delay for asynchronous page mode sequential accesses for chip select 0." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4728. <BitField start="0" size="5" name="WAITPAGE" description="Asynchronous page mode read after the first read wait states. Number of wait states for asynchronous page mode read accesses after the first read: 0x0 - 0x1E = (n+ 1) EMC_CCLK cycle read access time. For asynchronous page mode read for sequential reads, the wait state time for page mode accesses after the first read is (WAITPAGE + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycle read access time (POR reset value)." />
  4729. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4730. </Register>
  4731. <Register start="+0x210+96" size="4" name="STATICWAITPAGE3" access="Read/Write" description="Selects the delay for asynchronous page mode sequential accesses for chip select 0." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4732. <BitField start="0" size="5" name="WAITPAGE" description="Asynchronous page mode read after the first read wait states. Number of wait states for asynchronous page mode read accesses after the first read: 0x0 - 0x1E = (n+ 1) EMC_CCLK cycle read access time. For asynchronous page mode read for sequential reads, the wait state time for page mode accesses after the first read is (WAITPAGE + 1) x tEMC_CCLK. 0x1F = 32 EMC_CCLK cycle read access time (POR reset value)." />
  4733. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4734. </Register>
  4735. <Register start="+0x214+0" size="4" name="STATICWAITWR0" access="Read/Write" description="Selects the delay from chip select 0 to a write access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4736. <BitField start="0" size="5" name="WAITWR" description="Write wait states. SRAM wait state time for write accesses after the first read: 0x0 - 0x1E = (n + 2) EMC_CCLK cycle write access time. The wait state time for write accesses after the first read is WAITWR (n + 2) x tEMC_CCLK. 0x1F = 33 EMC_CCLK cycle write access time (POR reset value)." />
  4737. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4738. </Register>
  4739. <Register start="+0x214+32" size="4" name="STATICWAITWR1" access="Read/Write" description="Selects the delay from chip select 0 to a write access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4740. <BitField start="0" size="5" name="WAITWR" description="Write wait states. SRAM wait state time for write accesses after the first read: 0x0 - 0x1E = (n + 2) EMC_CCLK cycle write access time. The wait state time for write accesses after the first read is WAITWR (n + 2) x tEMC_CCLK. 0x1F = 33 EMC_CCLK cycle write access time (POR reset value)." />
  4741. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4742. </Register>
  4743. <Register start="+0x214+64" size="4" name="STATICWAITWR2" access="Read/Write" description="Selects the delay from chip select 0 to a write access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4744. <BitField start="0" size="5" name="WAITWR" description="Write wait states. SRAM wait state time for write accesses after the first read: 0x0 - 0x1E = (n + 2) EMC_CCLK cycle write access time. The wait state time for write accesses after the first read is WAITWR (n + 2) x tEMC_CCLK. 0x1F = 33 EMC_CCLK cycle write access time (POR reset value)." />
  4745. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4746. </Register>
  4747. <Register start="+0x214+96" size="4" name="STATICWAITWR3" access="Read/Write" description="Selects the delay from chip select 0 to a write access." reset_value="0x1F" reset_mask="0xFFFFFFFF">
  4748. <BitField start="0" size="5" name="WAITWR" description="Write wait states. SRAM wait state time for write accesses after the first read: 0x0 - 0x1E = (n + 2) EMC_CCLK cycle write access time. The wait state time for write accesses after the first read is WAITWR (n + 2) x tEMC_CCLK. 0x1F = 33 EMC_CCLK cycle write access time (POR reset value)." />
  4749. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4750. </Register>
  4751. <Register start="+0x218+0" size="4" name="STATICWAITTURN0" access="Read/Write" description="Selects the number of bus turnaround cycles for chip select 0." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4752. <BitField start="0" size="4" name="WAITTURN" description="Bus turnaround cycles. 0x0 - 0xE = (n + 1) EMC_CCLK turnaround cycles. Bus turnaround time is (WAITTURN + 1) x tEMC_CCLK. 0xF = 16 EMC_CCLK turnaround cycles (POR reset value)." />
  4753. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4754. </Register>
  4755. <Register start="+0x218+32" size="4" name="STATICWAITTURN1" access="Read/Write" description="Selects the number of bus turnaround cycles for chip select 0." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4756. <BitField start="0" size="4" name="WAITTURN" description="Bus turnaround cycles. 0x0 - 0xE = (n + 1) EMC_CCLK turnaround cycles. Bus turnaround time is (WAITTURN + 1) x tEMC_CCLK. 0xF = 16 EMC_CCLK turnaround cycles (POR reset value)." />
  4757. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4758. </Register>
  4759. <Register start="+0x218+64" size="4" name="STATICWAITTURN2" access="Read/Write" description="Selects the number of bus turnaround cycles for chip select 0." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4760. <BitField start="0" size="4" name="WAITTURN" description="Bus turnaround cycles. 0x0 - 0xE = (n + 1) EMC_CCLK turnaround cycles. Bus turnaround time is (WAITTURN + 1) x tEMC_CCLK. 0xF = 16 EMC_CCLK turnaround cycles (POR reset value)." />
  4761. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4762. </Register>
  4763. <Register start="+0x218+96" size="4" name="STATICWAITTURN3" access="Read/Write" description="Selects the number of bus turnaround cycles for chip select 0." reset_value="0xF" reset_mask="0xFFFFFFFF">
  4764. <BitField start="0" size="4" name="WAITTURN" description="Bus turnaround cycles. 0x0 - 0xE = (n + 1) EMC_CCLK turnaround cycles. Bus turnaround time is (WAITTURN + 1) x tEMC_CCLK. 0xF = 16 EMC_CCLK turnaround cycles (POR reset value)." />
  4765. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  4766. </Register>
  4767. </RegisterGroup>
  4768. <RegisterGroup name="USB0" start="0x40006000" description="USB0 Host/Device/OTG controller">
  4769. <Register start="+0x100" size="4" name="CAPLENGTH" access="ReadOnly" description="Capability register length" reset_value="0x01000040" reset_mask="0xFFFFFFFF">
  4770. <BitField start="0" size="8" name="CAPLENGTH" description="Indicates offset to add to the register base address at the beginning of the Operational Register" />
  4771. <BitField start="8" size="16" name="HCIVERSION" description="BCD encoding of the EHCI revision number supported by this host controller." />
  4772. <BitField start="24" size="8" name="RESERVED" description="These bits are reserved and should be set to zero." />
  4773. </Register>
  4774. <Register start="+0x104" size="4" name="HCSPARAMS" access="ReadOnly" description="Host controller structural parameters" reset_value="0x00010011" reset_mask="0xFFFFFFFF">
  4775. <BitField start="0" size="4" name="N_PORTS" description="Number of downstream ports. This field specifies the number of physical downstream ports implemented on this host controller." />
  4776. <BitField start="4" size="1" name="PPC" description="Port Power Control. This field indicates whether the host controller implementation includes port power control." />
  4777. <BitField start="5" size="3" name="RESERVED" description="These bits are reserved and should be set to zero." />
  4778. <BitField start="8" size="4" name="N_PCC" description="Number of Ports per Companion Controller. This field indicates the number of ports supported per internal Companion Controller." />
  4779. <BitField start="12" size="4" name="N_CC" description="Number of Companion Controller. This field indicates the number of companion controllers associated with this USB2.0 host controller." />
  4780. <BitField start="16" size="1" name="PI" description="Port indicators. This bit indicates whether the ports support port indicator control." />
  4781. <BitField start="17" size="3" name="RESERVED" description="These bits are reserved and should be set to zero." />
  4782. <BitField start="20" size="4" name="N_PTT" description="Number of Ports per Transaction Translator. This field indicates the number of ports assigned to each transaction translator within the USB2.0 host controller." />
  4783. <BitField start="24" size="4" name="N_TT" description="Number of Transaction Translators. This field indicates the number of embedded transaction translators associated with the USB2.0 host controller." />
  4784. <BitField start="28" size="4" name="RESERVED" description="These bits are reserved and should be set to zero." />
  4785. </Register>
  4786. <Register start="+0x108" size="4" name="HCCPARAMS" access="ReadOnly" description="Host controller capability parameters" reset_value="0x00000006" reset_mask="0xFFFFFFFF">
  4787. <BitField start="0" size="1" name="ADC" description="64-bit Addressing Capability. If zero, no 64-bit addressing capability is supported." />
  4788. <BitField start="1" size="1" name="PFL" description="Programmable Frame List Flag. If set to one, then the system software can specify and use a smaller frame list and configure the host controller via the USBCMD register Frame List Size field. The frame list must always be aligned on a 4K-boundary. This requirement ensures that the frame list is always physically contiguous." />
  4789. <BitField start="2" size="1" name="ASP" description="Asynchronous Schedule Park Capability. If this bit is set to a one, then the host controller supports the park feature for high-speed queue heads in the Asynchronous Schedule.The feature can be disabled or enabled and set to a specific level by using the Asynchronous Schedule Park Mode Enable and Asynchronous Schedule Park Mode Count fields in the USBCMD register." />
  4790. <BitField start="4" size="4" name="IST" description="Isochronous Scheduling Threshold. This field indicates, relative to the current position of the executing host controller, where software can reliably update the isochronous schedule." />
  4791. <BitField start="8" size="8" name="EECP" description="EHCI Extended Capabilities Pointer. This optional field indicates the existence of a capabilities list." />
  4792. <BitField start="16" size="16" name="RESERVED" description="These bits are reserved and should be set to zero." />
  4793. </Register>
  4794. <Register start="+0x120" size="4" name="DCIVERSION" access="ReadOnly" description="Device interface version number" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  4795. <BitField start="0" size="16" name="DCIVERSION" description="The device controller interface conforms to the two-byte BCD encoding of the interface version number contained in this register." />
  4796. </Register>
  4797. <Register start="+0x140" size="4" name="USBCMD_D" access="Read/Write" description="USB command (device mode)" reset_value="0x00080000" reset_mask="0xFFFFFFFF">
  4798. <BitField start="0" size="1" name="RS" description="Run/Stop">
  4799. <Enum name="DETACH" start="0" description="Writing a 0 to this bit will cause a detach event." />
  4800. <Enum name="ATTACH" start="1" description="Writing a one to this bit will cause the device controller to enable a pull-up on USB_DP and initiate an attach event. This control bit is not directly connected to the pull-up enable, as the pull-up will become disabled upon transitioning into high-speed mode. Software should use this bit to prevent an attach event before the device controller has been properly initialized." />
  4801. </BitField>
  4802. <BitField start="1" size="1" name="RST" description="Controller reset. Software uses this bit to reset the controller. This bit is set to zero by the Host/Device Controller when the reset process is complete. Software cannot terminate the reset process early by writing a zero to this register.">
  4803. <Enum name="RESETCOMPLETE" start="0" description="Set to 0 by hardware when the reset process is complete." />
  4804. <Enum name="RESET" start="1" description="When software writes a one to this bit, the Device Controller resets its internal pipelines, timers, counters, state machines etc. to their initial values. Writing a one to this bit when the device is in the attached state is not recommended, since the effect on an attached host is undefined. In order to ensure that the device is not in an attached state before initiating a device controller reset, all primed endpoints should be flushed and the USBCMD Run/Stop bit should be set to 0." />
  4805. </BitField>
  4806. <BitField start="2" size="2" name="RESERVED" description="Not used in device mode." />
  4807. <BitField start="4" size="1" name="RESERVED" description="Not used in device mode." />
  4808. <BitField start="5" size="1" name="RESERVED" description="Not used in device mode." />
  4809. <BitField start="6" size="1" name="RESERVED" description="Not used in device mode. Writing a one to this bit when the device mode is selected, will have undefined results." />
  4810. <BitField start="7" size="1" name="RESERVED" description="Reserved. These bits should be set to 0." />
  4811. <BitField start="8" size="2" name="RESERVED" description="Not used in Device mode." />
  4812. <BitField start="10" size="1" name="RESERVED" description="Reserved.These bits should be set to 0." />
  4813. <BitField start="11" size="1" name="RESERVED" description="Not used in Device mode." />
  4814. <BitField start="12" size="1" name="RESERVED" description="Reserved.These bits should be set to 0." />
  4815. <BitField start="13" size="1" name="SUTW" description="Setup trip wire During handling a setup packet, this bit is used as a semaphore to ensure that the setup data payload of 8 bytes is extracted from a QH by the DCD without being corrupted. If the setup lockout mode is off (see USBMODE register) then there exists a hazard when new setup data arrives while the DCD is copying the setup data payload from the QH for a previous setup packet. This bit is set and cleared by software and will be cleared by hardware when a hazard exists. (See Section 18.10)." />
  4816. <BitField start="14" size="1" name="ATDTW" description="Add dTD trip wire This bit is used as a semaphore to ensure the to proper addition of a new dTD to an active (primed) endpoint's linked list. This bit is set and cleared by software during the process of adding a new dTD. See also Section 18.10. This bit shall also be cleared by hardware when its state machine is hazard region for which adding a dTD to a primed endpoint may go unrecognized." />
  4817. <BitField start="15" size="1" name="RESERVED" description="Not used in device mode." />
  4818. <BitField start="16" size="8" name="ITC" description="Interrupt threshold control. The system software uses this field to set the maximum rate at which the host/device controller will issue interrupts. ITC contains the maximum interrupt interval measured in micro-frames. Valid values are shown below. All other values are reserved. 0x0 = Immediate (no threshold) 0x1 = 1 micro frame. 0x2 = 2 micro frames. 0x8 = 8 micro frames. 0x10 = 16 micro frames. 0x20 = 32 micro frames. 0x40 = 64 micro frames." />
  4819. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  4820. </Register>
  4821. <Register start="+0x140" size="4" name="USBCMD_H" access="Read/Write" description="USB command (host mode)" reset_value="0x00080000" reset_mask="0xFFFFFFFF">
  4822. <BitField start="0" size="1" name="RS" description="Run/Stop">
  4823. <Enum name="HALT" start="0" description="When this bit is set to 0, the Host Controller completes the current transaction on the USB and then halts. The HC Halted bit in the status register indicates when the Host Controller has finished the transaction and has entered the stopped state. Software should not write a one to this field unless the host controller is in the Halted state (i.e. HCHalted in the USBSTS register is a one)." />
  4824. <Enum name="PROCEED" start="1" description="When set to a 1, the Host Controller proceeds with the execution of the schedule. The Host Controller continues execution as long as this bit is set to a one." />
  4825. </BitField>
  4826. <BitField start="1" size="1" name="RST" description="Controller reset. Software uses this bit to reset the controller. This bit is set to zero by the Host/Device Controller when the reset process is complete. Software cannot terminate the reset process early by writing a zero to this register.">
  4827. <Enum name="RESETCOMPLETE" start="0" description="This bit is set to zero by hardware when the reset process is complete." />
  4828. <Enum name="RESET" start="1" description="When software writes a one to this bit, the Host Controller resets its internal pipelines, timers, counters, state machines etc. to their initial value. Any transaction currently in progress on USB is immediately terminated. A USB reset is not driven on downstream ports. Software should not set this bit to a one when the HCHalted bit in the USBSTS register is a zero. Attempting to reset an actively running host controller will result in undefined behavior." />
  4829. </BitField>
  4830. <BitField start="2" size="1" name="FS0" description="Bit 0 of the Frame List Size bits. See Table 220. This field specifies the size of the frame list that controls which bits in the Frame Index Register should be used for the Frame List Current index. Note that this field is made up from USBCMD bits 15, 3, and 2." />
  4831. <BitField start="3" size="1" name="FS1" description="Bit 1 of the Frame List Size bits. See Table 220." />
  4832. <BitField start="4" size="1" name="PSE" description="This bit controls whether the host controller skips processing the periodic schedule.">
  4833. <Enum name="DO_NOT_PROCESS_THE_P" start="0" description="Do not process the periodic schedule." />
  4834. <Enum name="USE_THE_PERIODICLIST" start="1" description="Use the PERIODICLISTBASE register to access the periodic schedule." />
  4835. </BitField>
  4836. <BitField start="5" size="1" name="ASE" description="This bit controls whether the host controller skips processing the asynchronous schedule.">
  4837. <Enum name="DO_NOT_PROCESS_THE_A" start="0" description="Do not process the asynchronous schedule." />
  4838. <Enum name="USE_THE_ASYNCLISTADD" start="1" description="Use the ASYNCLISTADDR to access the asynchronous schedule." />
  4839. </BitField>
  4840. <BitField start="6" size="1" name="IAA" description="This bit is used as a doorbell by software to tell the host controller to issue an interrupt the next time it advances asynchronous schedule.">
  4841. <Enum name="THE_HOST_CONTROLLER_" start="0" description="The host controller sets this bit to zero after it has set the Interrupt on Sync Advance status bit in the USBSTS register to one." />
  4842. <Enum name="SOFTWARE_MUST_WRITE_" start="1" description="Software must write a 1 to this bit to ring the doorbell. When the host controller has evicted all appropriate cached schedule states, it sets the Interrupt on Async Advance status bit in the USBSTS register. If the Interrupt on Sync Advance Enable bit in the USBINTR register is one, then the host controller will assert an interrupt at the next interrupt threshold. Software should not write a one to this bit when the asynchronous schedule is inactive. Doing so will yield undefined results." />
  4843. </BitField>
  4844. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  4845. <BitField start="8" size="2" name="ASP1_0" description="Asynchronous schedule park mode Contains a count of the number of successive transactions the host controller is allowed to execute from a high-speed queue head on the Asynchronous schedule before continuing traversal of the Asynchronous schedule. Valid values are 0x1 to 0x3. Software must not write 00 to this bit when Park Mode Enable is one as this will result in undefined behavior." />
  4846. <BitField start="10" size="1" name="RESERVED" description="Reserved." />
  4847. <BitField start="11" size="1" name="ASPE" description="Asynchronous Schedule Park Mode Enable">
  4848. <Enum name="PARK_MODE_IS_DISABLE" start="0" description="Park mode is disabled." />
  4849. <Enum name="PARK_MODE_IS_ENABLED" start="1" description="Park mode is enabled." />
  4850. </BitField>
  4851. <BitField start="12" size="1" name="RESERVED" description="Reserved." />
  4852. <BitField start="13" size="1" name="RESERVED" description="Not used in Host mode." />
  4853. <BitField start="14" size="1" name="RESERVED" description="Reserved." />
  4854. <BitField start="15" size="1" name="FS2" description="Bit 2 of the Frame List Size bits. See Table 220." />
  4855. <BitField start="16" size="8" name="ITC" description="Interrupt threshold control. The system software uses this field to set the maximum rate at which the host/device controller will issue interrupts. ITC contains the maximum interrupt interval measured in micro-frames. Valid values are shown below. All other values are reserved. 0x0 = Immediate (no threshold) 0x1 = 1 micro frame. 0x2 = 2 micro frames. 0x8 = 8 micro frames. 0x10 = 16 micro frames. 0x20 = 32 micro frames. 0x40 = 64 micro frames." />
  4856. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  4857. </Register>
  4858. <Register start="+0x144" size="4" name="USBSTS_D" access="Read/Write" description="USB status (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4859. <BitField start="0" size="1" name="UI" description="USB interrupt">
  4860. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4861. <Enum name="CLEAR" start="1" description="This bit is set by the Host/Device Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set. This bit is also set by the Host/Device Controller when a short packet is detected. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  4862. </BitField>
  4863. <BitField start="1" size="1" name="UEI" description="USB error interrupt">
  4864. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4865. <Enum name="CLEAR" start="1" description="When completion of a USB transaction results in an error condition, this bit is set by the Host/Device Controller. This bit is set along with the USBINT bit, if the TD on which the error interrupt occurred also had its interrupt on complete (IOC) bit set. The device controller detects resume signaling only (see Section 18.10.11.6)." />
  4866. </BitField>
  4867. <BitField start="2" size="1" name="PCI" description="Port change detect.">
  4868. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4869. <Enum name="CLEAR" start="1" description="The Device Controller sets this bit to a one when the port controller enters the full or high-speed operational state. When the port controller exits the full or high-speed operation states due to Reset or Suspend events, the notification mechanisms are the USB Reset Received bit (URI) and the DCSuspend bits (SLI) respectively." />
  4870. </BitField>
  4871. <BitField start="3" size="1" name="RESERVED" description="Not used in Device mode." />
  4872. <BitField start="4" size="1" name="RESERVED" description="Reserved." />
  4873. <BitField start="5" size="1" name="AAI" description="Not used in Device mode." />
  4874. <BitField start="6" size="1" name="URI" description="USB reset received">
  4875. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4876. <Enum name="CLEAR" start="1" description="When the device controller detects a USB Reset and enters the default state, this bit will be set to a one." />
  4877. </BitField>
  4878. <BitField start="7" size="1" name="SRI" description="SOF received">
  4879. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4880. <Enum name="CLEAR" start="1" description="When the device controller detects a Start Of (micro) Frame, this bit will be set to a one. When a SOF is extremely late, the device controller will automatically set this bit to indicate that an SOF was expected. Therefore, this bit will be set roughly every 1 ms in device FS mode and every 125 ms in HS mode and will be synchronized to the actual SOF that is received. Since the device controller is initialized to FS before connect, this bit will be set at an interval of 1ms during the prelude to connect and chirp." />
  4881. </BitField>
  4882. <BitField start="8" size="1" name="SLI" description="DCSuspend">
  4883. <Enum name="ST" start="0" description="The device controller clears the bit upon exiting from a suspend state. This bit is cleared by software writing a one to it." />
  4884. <Enum name="CLEAR" start="1" description="When a device controller enters a suspend state from an active state, this bit will be set to a one." />
  4885. </BitField>
  4886. <BitField start="9" size="3" name="RESERVED" description="Reserved. Software should only write 0 to reserved bits." />
  4887. <BitField start="12" size="1" name="RESERVED" description="Not used in Device mode." />
  4888. <BitField start="13" size="1" name="RESERVED" description="Not used in Device mode." />
  4889. <BitField start="14" size="1" name="RESERVED" description="Not used in Device mode." />
  4890. <BitField start="15" size="1" name="RESERVED" description="Not used in Device mode." />
  4891. <BitField start="16" size="1" name="NAKI" description="NAK interrupt bit">
  4892. <Enum name="ST" start="0" description="This bit is automatically cleared by hardware when the all the enabled TX/RX Endpoint NAK bits are cleared." />
  4893. <Enum name="CLEAR" start="1" description="It is set by hardware when for a particular endpoint both the TX/RX Endpoint NAK bit and the corresponding TX/RX Endpoint NAK Enable bit are set." />
  4894. </BitField>
  4895. <BitField start="17" size="1" name="RESERVED" description="Reserved. Software should only write 0 to reserved bits." />
  4896. <BitField start="18" size="1" name="RESERVED" description="Not used in Device mode." />
  4897. <BitField start="19" size="1" name="RESERVED" description="Not used in Device mode." />
  4898. <BitField start="20" size="12" name="RESERVED" description="Reserved. Software should only write 0 to reserved bits." />
  4899. </Register>
  4900. <Register start="+0x144" size="4" name="USBSTS_H" access="Read/Write" description="USB status (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4901. <BitField start="0" size="1" name="UI" description="USB interrupt (USBINT)">
  4902. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4903. <Enum name="CLEAR" start="1" description="This bit is set by the Host/Device Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set. This bit is also set by the Host/Device Controller when a short packet is detected. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  4904. </BitField>
  4905. <BitField start="1" size="1" name="UEI" description="USB error interrupt (USBERRINT)">
  4906. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4907. <Enum name="CLEAR" start="1" description="When completion of a USB transaction results in an error condition, this bit is set by the Host/Device Controller. This bit is set along with the USBINT bit, if the TD on which the error interrupt occurred also had its interrupt on complete (IOC) bit set." />
  4908. </BitField>
  4909. <BitField start="2" size="1" name="PCI" description="Port change detect.">
  4910. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4911. <Enum name="CLEAR" start="1" description="The Host Controller sets this bit to a one when on any port a Connect Status occurs, a Port Enable/Disable Change occurs, or the Force Port Resume bit is set as the result of a J-K transition on the suspended port." />
  4912. </BitField>
  4913. <BitField start="3" size="1" name="FRI" description="Frame list roll-over">
  4914. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4915. <Enum name="CLEAR" start="1" description="The Host Controller sets this bit to a one when the Frame List Index rolls over from its maximum value to zero. The exact value at which the rollover occurs depends on the frame list size. For example, if the frame list size (as programmed in the Frame List Size field of the USBCMD register) is 1024, the Frame Index Register rolls over every time FRINDEX bit 13 toggles. Similarly, if the size is 512, the Host Controller sets this bit to a one every time FRINDEX bit 12 toggles (see Section 18.6.6)." />
  4916. </BitField>
  4917. <BitField start="4" size="1" name="RESERVED" description="Reserved." />
  4918. <BitField start="5" size="1" name="AAI" description="Interrupt on async advance">
  4919. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4920. <Enum name="CLEAR" start="1" description="System software can force the host controller to issue an interrupt the next time the host controller advances the asynchronous schedule by writing a one to the Interrupt on Async Advance Doorbell bit in the USBCMD register. This status bit indicates the assertion of that interrupt source." />
  4921. </BitField>
  4922. <BitField start="6" size="1" name="RESERVED" description="Not used by the Host controller." />
  4923. <BitField start="7" size="1" name="SRI" description="SOF received">
  4924. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4925. <Enum name="CLEAR" start="1" description="In host mode, this bit will be set every 125 ms and can be used by host controller driver as a time base." />
  4926. </BitField>
  4927. <BitField start="8" size="1" name="RESERVED" description="Not used by the Host controller." />
  4928. <BitField start="9" size="3" name="RESERVED" description="Reserved." />
  4929. <BitField start="12" size="1" name="HCH" description="HCHalted">
  4930. <Enum name="RS" start="0" description="The RS bit in USBCMD is set to zero. Set by the host controller." />
  4931. <Enum name="HALT" start="1" description="The Host Controller sets this bit to one after it has stopped executing because of the Run/Stop bit being set to 0, either by software or by the Host Controller hardware (e.g. because of an internal error)." />
  4932. </BitField>
  4933. <BitField start="13" size="1" name="RCL" description="Reclamation">
  4934. <Enum name="NO_EMPTY_ASYNCHRONOU" start="0" description="No empty asynchronous schedule detected." />
  4935. <Enum name="EMPTY_ASYNCHRONOU" start="1" description="An empty asynchronous schedule is detected. Set by the host controller." />
  4936. </BitField>
  4937. <BitField start="14" size="1" name="PS" description="Periodic schedule status This bit reports the current real status of the Periodic Schedule. The Host Controller is not required to immediately disable or enable the Periodic Schedule when software transitions the Periodic Schedule Enable bit in the USBCMD register. When this bit and the Periodic Schedule Enable bit are the same value, the Periodic Schedule is either enabled (if both are 1) or disabled (if both are 0).">
  4938. <Enum name="DISABLED" start="0" description="The periodic schedule status is disabled." />
  4939. <Enum name="DISABLED" start="1" description="The periodic schedule status is enabled." />
  4940. </BitField>
  4941. <BitField start="15" size="1" name="AS" description="Asynchronous schedule status This bit reports the current real status of the Asynchronous Schedule. The Host Controller is not required to immediately disable or enable the Asynchronous Schedule when software transitions the Asynchronous Schedule Enable bit in the USBCMD register. When this bit and the Asynchronous Schedule Enable bit are the same value, the Asynchronous Schedule is either enabled (if both are 1) or disabled (if both are 0).">
  4942. <Enum name="DISABLED" start="0" description="Asynchronous schedule status is disabled." />
  4943. <Enum name="DISABLED" start="1" description="Asynchronous schedule status is enabled." />
  4944. </BitField>
  4945. <BitField start="16" size="1" name="RESERVED" description="Not used on Host mode." />
  4946. <BitField start="17" size="1" name="RESERVED" description="Reserved." />
  4947. <BitField start="18" size="1" name="UAI" description="USB host asynchronous interrupt (USBHSTASYNCINT)">
  4948. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4949. <Enum name="CLEAR" start="1" description="This bit is set by the Host Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set and the TD was from the asynchronous schedule. This bit is also set by the Host when a short packet is detected and the packet is on the asynchronous schedule. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  4950. </BitField>
  4951. <BitField start="19" size="1" name="UPI" description="USB host periodic interrupt (USBHSTPERINT)">
  4952. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  4953. <Enum name="CLEAR" start="1" description="This bit is set by the Host Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set and the TD was from the periodic schedule. This bit is also set by the Host Controller when a short packet is detected and the packet is on the periodic schedule. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  4954. </BitField>
  4955. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  4956. </Register>
  4957. <Register start="+0x148" size="4" name="USBINTR_D" access="Read/Write" description="USB interrupt enable (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4958. <BitField start="0" size="1" name="UE" description="USB interrupt enable When this bit is one, and the USBINT bit in the USBSTS register is one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBINT bit in USBSTS." />
  4959. <BitField start="1" size="1" name="UEE" description="USB error interrupt enable When this bit is a one, and the USBERRINT bit in the USBSTS register is a one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBERRINT bit in the USBSTS register." />
  4960. <BitField start="2" size="1" name="PCE" description="Port change detect enable When this bit is a one, and the Port Change Detect bit in the USBSTS register is a one, the host/device controller will issue an interrupt. The interrupt is acknowledged by software clearing the Port Change Detect bit in USBSTS." />
  4961. <BitField start="3" size="1" name="RESERVED" description="Not used by the Device controller." />
  4962. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  4963. <BitField start="5" size="1" name="RESERVED" description="Not used by the Device controller." />
  4964. <BitField start="6" size="1" name="URE" description="USB reset enable When this bit is a one, and the USB Reset Received bit in the USBSTS register is a one, the device controller will issue an interrupt. The interrupt is acknowledged by software clearing the USB Reset Received bit." />
  4965. <BitField start="7" size="1" name="SRE" description="SOF received enable When this bit is a one, and the SOF Received bit in the USBSTS register is a one, the device controller will issue an interrupt. The interrupt is acknowledged by software clearing the SOF Received bit." />
  4966. <BitField start="8" size="1" name="SLE" description="Sleep enable When this bit is a one, and the DCSuspend bit in the USBSTS register transitions, the device controller will issue an interrupt. The interrupt is acknowledged by software writing a one to the DCSuspend bit." />
  4967. <BitField start="9" size="7" name="RESERVED" description="Reserved" />
  4968. <BitField start="16" size="1" name="NAKE" description="NAK interrupt enable This bit is set by software if it wants to enable the hardware interrupt for the NAK Interrupt bit. If both this bit and the corresponding NAK Interrupt bit are set, a hardware interrupt is generated." />
  4969. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  4970. <BitField start="18" size="1" name="RESERVED" description="Not used by the Device controller." />
  4971. <BitField start="19" size="1" name="RESERVED" description="Not used by the Device controller." />
  4972. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  4973. </Register>
  4974. <Register start="+0x148" size="4" name="USBINTR_H" access="Read/Write" description="USB interrupt enable (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4975. <BitField start="0" size="1" name="UE" description="USB interrupt enable When this bit is one, and the USBINT bit in the USBSTS register is one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBINT bit in USBSTS." />
  4976. <BitField start="1" size="1" name="UEE" description="USB error interrupt enable When this bit is a one, and the USBERRINT bit in the USBSTS register is a one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBERRINT bit in the USBSTS register." />
  4977. <BitField start="2" size="1" name="PCE" description="Port change detect enable When this bit is a one, and the Port Change Detect bit in the USBSTS register is a one, the host/device controller will issue an interrupt. The interrupt is acknowledged by software clearing the Port Change Detect bit in USBSTS." />
  4978. <BitField start="3" size="1" name="FRE" description="Frame list rollover enable When this bit is a one, and the Frame List Rollover bit in the USBSTS register is a one, the host controller will issue an interrupt. The interrupt is acknowledged by software clearing the Frame List Rollover bit." />
  4979. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  4980. <BitField start="5" size="1" name="AAE" description="Interrupt on asynchronous advance enable When this bit is a one, and the Interrupt on Async Advance bit in the USBSTS register is a one, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the Interrupt on Async Advance bit." />
  4981. <BitField start="6" size="1" name="RESERVED" description="Not used by the Host controller." />
  4982. <BitField start="7" size="1" name="SRE" description="If this bit is one and the SRI bit in the USBSTS register is one, the host controller will issue an interrupt. In host mode, the SRI bit will be set every 125 ms and can be used by the host controller as a time base. The interrupt is acknowledged by software clearing the SRI bit in the USBSTS register." />
  4983. <BitField start="8" size="1" name="RESERVED" description="Not used by the Host controller." />
  4984. <BitField start="9" size="7" name="RESERVED" description="Reserved" />
  4985. <BitField start="16" size="1" name="RESERVED" description="Not used by the host controller." />
  4986. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  4987. <BitField start="18" size="1" name="UAIE" description="USB host asynchronous interrupt enable When this bit is a one, and the USBHSTASYNCINT bit in the USBSTS register is a one, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBHSTASYNCINT bit." />
  4988. <BitField start="19" size="1" name="UPIA" description="USB host periodic interrupt enable When this bit is a one, and the USBHSTPERINT bit in the USBSTS register is a one, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBHSTPERINT bit." />
  4989. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  4990. </Register>
  4991. <Register start="+0x14C" size="4" name="FRINDEX_D" access="Read/Write" description="USB frame index (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4992. <BitField start="0" size="3" name="FRINDEX2_0" description="Current micro frame number" />
  4993. <BitField start="3" size="11" name="FRINDEX13_3" description="Current frame number of the last frame transmitted" />
  4994. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  4995. </Register>
  4996. <Register start="+0x14C" size="4" name="FRINDEX_H" access="Read/Write" description="USB frame index (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  4997. <BitField start="0" size="3" name="FRINDEX2_0" description="Current micro frame number" />
  4998. <BitField start="3" size="10" name="FRINDEX12_3" description="Frame list current index." />
  4999. <BitField start="13" size="19" name="RESERVED" description="Reserved" />
  5000. </Register>
  5001. <Register start="+0x154" size="4" name="DEVICEADDR" access="Read/Write" description="USB device address (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5002. <BitField start="0" size="24" name="RESERVED" description="Reserved" />
  5003. <BitField start="24" size="1" name="USBADRA" description="Device address advance">
  5004. <Enum name="INSTANTANEOUS" start="0" description="Any write to USBADR are instantaneous." />
  5005. <Enum name="DELAYED" start="1" description="When the user writes a one to this bit at the same time or before USBADR is written, the write to USBADR fields is staged and held in a hidden register. After an IN occurs on endpoint 0 and is acknowledged, USBADR will be loaded from the holding register. Hardware will automatically clear this bit on the following conditions: IN is ACKed to endpoint 0. USBADR is updated from the staging register. OUT/SETUP occurs on endpoint 0. USBADR is not updated. Device reset occurs. USBADR is set to 0. After the status phase of the SET_ADDRESS descriptor, the DCD has 2 ms to program the USBADR field. This mechanism will ensure this specification is met when the DCD can not write the device address within 2 ms from the SET_ADDRESS status phase. If the DCD writes the USBADR with USBADRA=1 after the SET_ADDRESS data phase (before the prime of the status phase), the USBADR will be programmed instantly at the correct time and meet the 2 ms USB requirement." />
  5006. </BitField>
  5007. <BitField start="25" size="7" name="USBADR" description="USB device address" />
  5008. </Register>
  5009. <Register start="+0x154" size="4" name="PERIODICLISTBASE" access="Read/Write" description="Frame list base address (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5010. <BitField start="0" size="12" name="RESERVED" description="Reserved" />
  5011. <BitField start="12" size="20" name="PERBASE31_12" description="Base Address (Low) These bits correspond to the memory address signals 31:12." />
  5012. </Register>
  5013. <Register start="+0x158" size="4" name="ENDPOINTLISTADDR" access="Read/Write" description="Address of endpoint list in memory" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5014. <BitField start="0" size="11" name="RESERVED" description="reserved" />
  5015. <BitField start="11" size="21" name="EPBASE31_11" description="Endpoint list pointer (low) These bits correspond to memory address signals 31:11, respectively. This field will reference a list of up to 4 Queue Heads (QH). (i.e. one queue head per endpoint and direction.)" />
  5016. </Register>
  5017. <Register start="+0x158" size="4" name="ASYNCLISTADDR" access="Read/Write" description="Address of endpoint list in memory" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5018. <BitField start="0" size="5" name="RESERVED" description="Reserved" />
  5019. <BitField start="5" size="27" name="ASYBASE31_5" description="Link pointer (Low) LPL These bits correspond to memory address signals 31:5, respectively. This field may only reference a Queue Head (OH)." />
  5020. </Register>
  5021. <Register start="+0x15C" size="4" name="TTCTRL" access="Read/Write" description="Asynchronous buffer status for embedded TT (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5022. <BitField start="0" size="24" name="RESERVED" description="Reserved." />
  5023. <BitField start="24" size="7" name="TTHA" description="Hub address when FS or LS device are connected directly." />
  5024. <BitField start="31" size="1" name="RESERVED" description="Reserved." />
  5025. </Register>
  5026. <Register start="+0x160" size="4" name="BURSTSIZE" access="Read/Write" description="Programmable burst size" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5027. <BitField start="0" size="8" name="RXPBURST" description="Programmable RX burst length This register represents the maximum length of a burst in 32-bit words while moving data from the USB bus to system memory." />
  5028. <BitField start="8" size="8" name="TXPBURST" description="Programmable TX burst length This register represents the maximum length of a burst in 32-bit words while moving data from system memory to the USB bus." />
  5029. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  5030. </Register>
  5031. <Register start="+0x164" size="4" name="TXFILLTUNING" access="Read/Write" description="Host transmit pre-buffer packet tuning (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5032. <BitField start="0" size="8" name="TXSCHOH" description="FIFO burst threshold This register controls the number of data bursts that are posted to the TX latency FIFO in host mode before the packet begins on to the bus. The minimum value is 2 and this value should be a low as possible to maximize USB performance. A higher value can be used in systems with unpredictable latency and/or insufficient bandwidth where the FIFO may underrun because the data transferred from the latency FIFO to USB occurs before it can be replenished from system memory. This value is ignored if the Stream Disable bit in USBMODE register is set." />
  5033. <BitField start="8" size="5" name="TXSCHEATLTH" description="Scheduler health counter This register increments when the host controller fails to fill the TX latency FIFO to the level programmed by TXFIFOTHRES before running out of time to send the packet before the next Start-Of-Frame . This health counter measures the number of times this occurs to provide feedback to selecting a proper TXSCHOH. Writing to this register will clear the counter. The maximum value is 31." />
  5034. <BitField start="13" size="3" name="RESERVED" description="reserved" />
  5035. <BitField start="16" size="6" name="TXFIFOTHRES" description="Scheduler overhead This register adds an additional fixed offset to the schedule time estimator described above as Tff. As an approximation, the value chosen for this register should limit the number of back-off events captured in the TXSCHHEALTH to less than 10 per second in a highly utilized bus. Choosing a value that is too high for this register is not desired as it can needlessly reduce USB utilization. The time unit represented in this register is 1.267 ms when a device is connected in High-Speed Mode for OTG and SPH. The time unit represented in this register is 6.333 ms when a device is connected in Low/Full Speed Mode for OTG and SPH." />
  5036. <BitField start="22" size="10" name="RESERVED" description="reserved" />
  5037. </Register>
  5038. <Register start="+0x174" size="4" name="BINTERVAL" access="Read/Write" description="Length of virtual frame" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5039. <BitField start="0" size="4" name="BINT" description="bInterval value (see Section 18.7.7)" />
  5040. <BitField start="4" size="28" name="RESERVED" description="reserved" />
  5041. </Register>
  5042. <Register start="+0x178" size="4" name="ENDPTNAK" access="Read/Write" description="Endpoint NAK (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5043. <BitField start="0" size="1" name="EPRN0" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5044. <BitField start="1" size="1" name="EPRN1" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5045. <BitField start="2" size="1" name="EPRN2" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5046. <BitField start="3" size="1" name="EPRN3" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5047. <BitField start="4" size="1" name="EPRN4" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5048. <BitField start="5" size="1" name="EPRN5" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5049. <BitField start="6" size="10" name="RESERVED" description="Reserved" />
  5050. <BitField start="16" size="1" name="EPTN0" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5051. <BitField start="17" size="1" name="EPTN1" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5052. <BitField start="18" size="1" name="EPTN2" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5053. <BitField start="19" size="1" name="EPTN3" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5054. <BitField start="20" size="1" name="EPTN4" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5055. <BitField start="21" size="1" name="EPTN5" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5056. <BitField start="22" size="10" name="RESERVED" description="reserved" />
  5057. </Register>
  5058. <Register start="+0x17C" size="4" name="ENDPTNAKEN" access="Read/Write" description="Endpoint NAK Enable (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5059. <BitField start="0" size="1" name="EPRNE0" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5060. <BitField start="1" size="1" name="EPRNE1" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5061. <BitField start="2" size="1" name="EPRNE2" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5062. <BitField start="3" size="1" name="EPRNE3" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5063. <BitField start="4" size="1" name="EPRNE4" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5064. <BitField start="5" size="1" name="EPRNE5" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5065. <BitField start="6" size="10" name="RESERVED" description="Reserved" />
  5066. <BitField start="16" size="1" name="EPTNE0" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5067. <BitField start="17" size="1" name="EPTNE1" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5068. <BitField start="18" size="1" name="EPTNE2" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5069. <BitField start="19" size="1" name="EPTNE3" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5070. <BitField start="20" size="1" name="EPTNE4" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5071. <BitField start="21" size="1" name="EPTNE5" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 5 corresponds to endpoint 5. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5072. <BitField start="22" size="10" name="RESERVED" description="Reserved" />
  5073. </Register>
  5074. <Register start="+0x184" size="4" name="PORTSC1_D" access="Read/Write" description="Port 1 status/control (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5075. <BitField start="0" size="1" name="CCS" description="Current connect status">
  5076. <Enum name="DEVICE_NOT_ATTACHED_" start="0" description="Device not attached A zero indicates that the device did not attach successfully or was forcibly disconnected by the software writing a zero to the Run bit in the USBCMD register. It does not state the device being disconnected or suspended." />
  5077. <Enum name="DEVICE_ATTACHED__A_" start="1" description="Device attached. A one indicates that the device successfully attached and is operating in either high-speed mode or full-speed mode as indicated by the High Speed Port bit in this register." />
  5078. </BitField>
  5079. <BitField start="1" size="1" name="RESERVED" description="Not used in device mode" />
  5080. <BitField start="2" size="1" name="PE" description="Port enable. This bit is always 1. The device port is always enabled." />
  5081. <BitField start="3" size="1" name="PEC" description="Port enable/disable change This bit is always 0. The device port is always enabled." />
  5082. <BitField start="4" size="2" name="RESERVED" description="Reserved" />
  5083. <BitField start="6" size="1" name="FPR" description="Force port resume After the device has been in Suspend State for 5 ms or more, software must set this bit to one to drive resume signaling before clearing. The Device Controller will set this bit to one if a J-to-K transition is detected while the port is in the Suspend state. The bit will be cleared when the device returns to normal operation. When this bit transitions to a one because a J-to-K transition detected, the Port Change Detect bit in the USBSTS register is set to one as well.">
  5084. <Enum name="NO_RESUME" start="0" description="No resume (K-state) detected/driven on port." />
  5085. <Enum name="RESUME_DETECTED" start="1" description="Resume detected/driven on port." />
  5086. </BitField>
  5087. <BitField start="7" size="1" name="SUSP" description="Suspend In device mode, this is a read-only status bit .">
  5088. <Enum name="PORT_NOT_IN_SUSPEND_" start="0" description="Port not in suspend state" />
  5089. <Enum name="PORT_IN_SUSPEND_STAT" start="1" description="Port in suspend state" />
  5090. </BitField>
  5091. <BitField start="8" size="1" name="PR" description="Port reset In device mode, this is a read-only status bit. A device reset from the USB bus is also indicated in the USBSTS register.">
  5092. <Enum name="PORT_IS_NOT_IN_THE_R" start="0" description="Port is not in the reset state." />
  5093. <Enum name="PORT_IS_IN_THE_RESET" start="1" description="Port is in the reset state." />
  5094. </BitField>
  5095. <BitField start="9" size="1" name="HSP" description="High-speed status This bit is redundant with bits 27:26 (PSPD) in this register. It is implemented for compatibility reasons.">
  5096. <Enum name="NOT_HIGHSSPEED" start="0" description="Host/device connected to the port is not in High-speed mode." />
  5097. <Enum name="HIGHSPEED" start="1" description="Host/device connected to the port is in High-speed mode." />
  5098. </BitField>
  5099. <BitField start="10" size="2" name="RESERVED" description="Not used in device mode." />
  5100. <BitField start="12" size="1" name="RESERVED" description="Not used in device mode." />
  5101. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  5102. <BitField start="14" size="2" name="PIC1_0" description="Port indicator control Writing to this field effects the value of the USB0_IND[1:0] pins.">
  5103. <Enum name="OFF" start="0x0" description="Port indicators are off." />
  5104. <Enum name="AMBER" start="0x1" description="amber" />
  5105. <Enum name="GREEN" start="0x2" description="green" />
  5106. <Enum name="UNDEFINED" start="0x3" description="undefined" />
  5107. </BitField>
  5108. <BitField start="16" size="4" name="PTC3_0" description="Port test control Any value other than 0000 indicates that the port is operating in test mode. The FORCE_ENABLE_FS and FORCE ENABLE_LS are extensions to the test mode support specified in the EHCI specification. Writing the PTC field to any of the FORCE_ENABLE_HS/FS/LS values will force the port into the connected and enabled state at the selected speed. Writing the PTC field back to TEST_MODE_DISABLE will allow the port state machines to progress normally from that point. Values 0111 to 1111 are not valid.">
  5109. <Enum name="TEST_MODE_DISABLE" start="0x0" description="TEST_MODE_DISABLE" />
  5110. <Enum name="J_STATE" start="0x1" description="J_STATE" />
  5111. <Enum name="K_STATE" start="0x2" description="K_STATE" />
  5112. <Enum name="SE0_NAK" start="0x3" description="SE0 (host)/NAK (device)" />
  5113. <Enum name="PACKET" start="0x4" description="Packet" />
  5114. <Enum name="FORCE_ENABLE_HS" start="0x5" description="FORCE_ENABLE_HS" />
  5115. <Enum name="FORCE_ENABLE_FS" start="0x6" description="FORCE_ENABLE_FS" />
  5116. </BitField>
  5117. <BitField start="20" size="1" name="RESERVED" description="Not used in device mode. This bit is always 0 in device mode." />
  5118. <BitField start="21" size="1" name="RESERVED" description="Not used in device mode. This bit is always 0 in device mode." />
  5119. <BitField start="22" size="1" name="RESERVED" description="Not used in device mode. This bit is always 0 in device mode." />
  5120. <BitField start="23" size="1" name="PHCD" description="PHY low power suspend - clock disable (PLPSCD) In device mode, The PHY can be put into Low Power Suspend - Clock Disable when the device is not running (USBCMD Run/Stop = 0) or the host has signaled suspend (PORTSC SUSPEND = 1). Low power suspend will be cleared automatically when the host has signaled resume. Before forcing a resume from the device, the device controller driver must clear this bit.">
  5121. <Enum name="ENABLE" start="0" description="Writing a 0 enables the PHY clock. Reading a 0 indicates the status of the PHY clock (enabled)." />
  5122. <Enum name="DISABLE" start="1" description="Writing a 1 disables the PHY clock. Reading a 1 indicates the status of the PHY clock (disabled)." />
  5123. </BitField>
  5124. <BitField start="24" size="1" name="PFSC" description="Port force full speed connect">
  5125. <Enum name="ANYSPEED" start="0" description="Port connects at any speed." />
  5126. <Enum name="FULLSPEED" start="1" description="Writing this bit to a 1 will force the port to only connect at full speed. It disables the chirp sequence that allows the port to identify itself as High-speed. This is useful for testing FS configurations with a HS host, hub or device." />
  5127. </BitField>
  5128. <BitField start="25" size="1" name="RESERVED" description="reserved" />
  5129. <BitField start="26" size="2" name="PSPD" description="Port speed This register field indicates the speed at which the port is operating.">
  5130. <Enum name="FULL_SPEED" start="0x0" description="Full-speed" />
  5131. <Enum name="INVALID_IN_DEVICE_MO" start="0x1" description="invalid in device mode" />
  5132. <Enum name="HIGH_SPEED" start="0x2" description="High-speed" />
  5133. </BitField>
  5134. <BitField start="28" size="4" name="RESERVED" description="Reserved" />
  5135. </Register>
  5136. <Register start="+0x184" size="4" name="PORTSC1_H" access="Read/Write" description="Port 1 status/control (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5137. <BitField start="0" size="1" name="CCS" description="Current connect status This value reflects the current state of the port and may not correspond directly to the event that caused the CSC bit to be set. This bit is 0 if PP (Port Power bit) is 0. Software clears this bit by writing a 1 to it.">
  5138. <Enum name="NO_DEVICE_IS_PRESENT" start="0" description="No device is present." />
  5139. <Enum name="DEVICE_IS_PRESENT_ON" start="1" description="Device is present on the port." />
  5140. </BitField>
  5141. <BitField start="1" size="1" name="CSC" description="Connect status change Indicates a change has occurred in the port's Current Connect Status. The host/device controller sets this bit for all changes to the port device connect status, even if system software has not cleared an existing connect status change. For example, the insertion status changes twice before system software has cleared the changed condition, hub hardware will be setting an already-set bit (i.e., the bit will remain set). Software clears this bit by writing a one to it. This bit is 0 if PP (Port Power bit) is 0">
  5142. <Enum name="NO_CHANGE_IN_CURRENT" start="0" description="No change in current status." />
  5143. <Enum name="CHANGE_IN_CURRENT_ST" start="1" description="Change in current status." />
  5144. </BitField>
  5145. <BitField start="2" size="1" name="PE" description="Port enable. Ports can only be enabled by the host controller as a part of the reset and enable. Software cannot enable a port by writing a one to this field. Ports can be disabled by either a fault condition (disconnect event or other fault condition) or by the host software. Note that the bit status does not change until the port state actually changes. There may be a delay in disabling or enabling a port due to other host controller and bus events. When the port is disabled. downstream propagation of data is blocked except for reset. This bit is 0 if PP (Port Power bit) is 0.">
  5146. <Enum name="PORT_DISABLED_" start="0" description="Port disabled." />
  5147. <Enum name="PORT_ENABLED_" start="1" description="Port enabled." />
  5148. </BitField>
  5149. <BitField start="3" size="1" name="PEC" description="Port disable/enable change For the root hub, this bit gets set to a one only when a port is disabled due to disconnect on the port or due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification). Software clears this by writing a one to it. This bit is 0 if PP (Port Power bit) is 0,">
  5150. <Enum name="NO_CHANGE_" start="0" description="No change." />
  5151. <Enum name="CHANGED" start="1" description="Port enabled/disabled status has changed." />
  5152. </BitField>
  5153. <BitField start="4" size="1" name="OCA" description="Over-current active This bit will automatically transition from 1 to 0 when the over-current condition is removed.">
  5154. <Enum name="THE_PORT_DOES_NOT_HA" start="0" description="The port does not have an over-current condition." />
  5155. <Enum name="THE_PORT_HAS_CURRENT" start="1" description="The port has currently an over-current condition." />
  5156. </BitField>
  5157. <BitField start="5" size="1" name="OCC" description="Over-current change This bit gets set to one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position." />
  5158. <BitField start="6" size="1" name="FPR" description="Force port resume Software sets this bit to one to drive resume signaling. The Host Controller sets this bit to one if a J-to-K transition is detected while the port is in the Suspend state. When this bit transitions to a one because a J-to-K transition is detected, the Port Change Detect bit in the USBSTS register is also set to one. This bit will automatically change to zero after the resume sequence is complete. This behavior is different from EHCI where the host controller driver is required to set this bit to a zero after the resume duration is timed in the driver. Note that when the Host controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed K) is driven on the port as long as this bit remains a one. This bit will remain a one until the port has switched to the high-speed idle. Writing a zero has no affect because the port controller will time the resume operation clear the bit the port control state switches to HS or FS idle. This bit is 0 if PP (Port Power bit) is 0.">
  5159. <Enum name="NO_RESUME" start="0" description="No resume (K-state) detected/driven on port." />
  5160. <Enum name="RESUME_DETECTED" start="1" description="Resume detected/driven on port." />
  5161. </BitField>
  5162. <BitField start="7" size="1" name="SUSP" description="Suspend Together with the PE (Port enabled bit), this bit describes the port states, see Table 240. The host controller will unconditionally set this bit to zero when software sets the Force Port Resume bit to zero. The host controller ignores a write of zero to this bit. If host software sets this bit to a one when the port is not enabled (i.e. Port enabled bit is a zero) the results are undefined. This bit is 0 if PP (Port Power bit) is 0.">
  5163. <Enum name="PORT_NOT_IN_SUSPEND_" start="0" description="Port not in suspend state" />
  5164. <Enum name="PORT_IN_SUSPEND_STAT" start="1" description="Port in suspend state When in suspend state, downstream propagation of data is blocked on this port, except for port reset. The blocking occurs at the end of the current transaction if a transaction was in progress when this bit was written to 1. In the suspend state, the port is sensitive to resume detection. Note that the bit status does not change until the port is suspended and that there may be a delay in suspending a port if there is a transaction currently in progress on the USB." />
  5165. </BitField>
  5166. <BitField start="8" size="1" name="PR" description="Port reset When software writes a one to this bit the bus-reset sequence as defined in the USB Specification Revision 2.0 is started. This bit will automatically change to zero after the reset sequence is complete. This behavior is different from EHCI where the host controller driver is required to set this bit to a zero after the reset duration is timed in the driver. This bit is 0 if PP (Port Power bit) is 0.">
  5167. <Enum name="PORT_IS_NOT_IN_THE_R" start="0" description="Port is not in the reset state." />
  5168. <Enum name="PORT_IS_IN_THE_RESET" start="1" description="Port is in the reset state." />
  5169. </BitField>
  5170. <BitField start="9" size="1" name="HSP" description="High-speed status">
  5171. <Enum name="NO_HISPEED" start="0" description="Host/device connected to the port is not in High-speed mode." />
  5172. <Enum name="HISPEED" start="1" description="Host/device connected to the port is in High-speed mode." />
  5173. </BitField>
  5174. <BitField start="10" size="2" name="LS" description="Line status These bits reflect the current logical levels of the USB_DP and USB_DM signal lines. USB_DP corresponds to bit 11 and USB_DM to bit 10. In host mode, the use of linestate by the host controller driver is not necessary for this controller (unlike EHCI) because the controller hardware manages the connection of LS and FS.">
  5175. <Enum name="SE0" start="0x0" description="SE0 (USB_DP and USB_DM LOW)" />
  5176. <Enum name="J_STATE" start="0x1" description="J-state (USB_DP HIGH and USB_DM LOW)" />
  5177. <Enum name="K_STATE" start="0x2" description="K-state (USB_DP LOW and USB_DM HIGH)" />
  5178. <Enum name="UNDEFINED" start="0x3" description="Undefined" />
  5179. </BitField>
  5180. <BitField start="12" size="1" name="PP" description="Port power control Host/OTG controller requires port power control switches. This bit represents the current setting of the switch (0=off, 1=on). When power is not available on a port (i.e. PP equals a 0), the port is non-functional and will not report attaches, detaches, etc. When an over-current condition is detected on a powered port and PPC is a one, the PP bit in each affected port may be transitioned by the host controller driver from a one to a zero (removing power from the port).">
  5181. <Enum name="PORT_POWER_OFF_" start="0" description="Port power off." />
  5182. <Enum name="PORT_POWER_ON_" start="1" description="Port power on." />
  5183. </BitField>
  5184. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  5185. <BitField start="14" size="2" name="PIC1_0" description="Port indicator control Writing to this field effects the value of the pins USB0_IND1 and USB0_IND0.">
  5186. <Enum name="PORT_INDICATORS_ARE_" start="0x0" description="Port indicators are off." />
  5187. <Enum name="AMBER" start="0x1" description="Amber" />
  5188. <Enum name="GREEN" start="0x2" description="Green" />
  5189. <Enum name="UNDEFINED" start="0x3" description="Undefined" />
  5190. </BitField>
  5191. <BitField start="16" size="4" name="PTC3_0" description="Port test control Any value other than 0000 indicates that the port is operating in test mode. The FORCE_ENABLE_FS and FORCE ENABLE_LS are extensions to the test mode support specified in the EHCI specification. Writing the PTC field to any of the FORCE_ENABLE_{HS/FS/LS} values will force the port into the connected and enabled state at the selected speed. Writing the PTC field back to TEST_MODE_DISABLE will allow the port state machines to progress normally from that point. Values 0x8 to 0xF are reserved.">
  5192. <Enum name="TEST_MODE_DISABLE" start="0x0" description="TEST_MODE_DISABLE" />
  5193. <Enum name="J_STATE" start="0x1" description="J_STATE" />
  5194. <Enum name="K_STATE" start="0x2" description="K_STATE" />
  5195. <Enum name="SE0_NAK" start="0x3" description="SE0 (host)/NAK (device)" />
  5196. <Enum name="PACKET" start="0x4" description="Packet" />
  5197. <Enum name="FORCE_ENABLE_HS" start="0x5" description="FORCE_ENABLE_HS" />
  5198. <Enum name="FORCE_ENABLE_FS" start="0x6" description="FORCE_ENABLE_FS" />
  5199. <Enum name="FORCE_ENABLE_LS" start="0x7" description="FORCE_ENABLE_LS" />
  5200. </BitField>
  5201. <BitField start="20" size="1" name="WKCN" description="Wake on connect enable (WKCNNT_E) This bit is 0 if PP (Port Power bit) is 0">
  5202. <Enum name="DISABLES_THE_PORT_TO" start="0" description="Disables the port to wake up on device connects." />
  5203. <Enum name="WRITING_THIS_BIT_TO_" start="1" description="Writing this bit to a one enables the port to be sensitive to device connects as wake-up events." />
  5204. </BitField>
  5205. <BitField start="21" size="1" name="WKDC" description="Wake on disconnect enable (WKDSCNNT_E) This bit is 0 if PP (Port Power bit) is 0.">
  5206. <Enum name="DISABLES_THE_PORT_TO" start="0" description="Disables the port to wake up on device disconnects." />
  5207. <Enum name="WRITING_THIS_BIT_TO_" start="1" description="Writing this bit to a one enables the port to be sensitive to device disconnects as wake-up events." />
  5208. </BitField>
  5209. <BitField start="22" size="1" name="WKOC" description="Wake on over-current enable (WKOC_E)">
  5210. <Enum name="DISABLES_THE_PORT_TO" start="0" description="Disables the port to wake up on over-current events." />
  5211. <Enum name="WRITING_A_ONE_TO_THI" start="1" description="Writing a one to this bit enabled the port to be sensitive to over-current conditions as wake-up events." />
  5212. </BitField>
  5213. <BitField start="23" size="1" name="PHCD" description="PHY low power suspend - clock disable (PLPSCD) In host mode, the PHY can be put into Low Power Suspend - Clock Disable when the downstream device has been put into suspend mode or when no downstream device is connected. Low power suspend is completely under the control of software.">
  5214. <Enum name="WRITING_A_0_ENABLES_" start="0" description="Writing a 0 enables the PHY clock. Reading a 0 indicates the status of the PHY clock (enabled)." />
  5215. <Enum name="WRITING_A_1_DISABLES" start="1" description="Writing a 1 disables the PHY clock. Reading a 1 indicates the status of the PHY clock (disabled)." />
  5216. </BitField>
  5217. <BitField start="24" size="1" name="PFSC" description="Port force full speed connect">
  5218. <Enum name="PORT_CONNECTS_AT_ANY" start="0" description="Port connects at any speed." />
  5219. <Enum name="WRITING_THIS_BIT_TO_" start="1" description="Writing this bit to a 1 will force the port to only connect at Full Speed. It disables the chirp sequence that allows the port to identify itself as High Speed. This is useful for testing FS configurations with a HS host, hub or device." />
  5220. </BitField>
  5221. <BitField start="25" size="1" name="RESERVED" description="Reserved" />
  5222. <BitField start="26" size="2" name="PSPD" description="Port speed This register field indicates the speed at which the port is operating. For HS mode operation in the host controller and HS/FS operation in the device controller the port routing steers data to the Protocol engine. For FS and LS mode operation in the host controller, the port routing steers data to the Protocol Engine w/ Embedded Transaction Translator.">
  5223. <Enum name="FULL_SPEED" start="0x0" description="Full-speed" />
  5224. <Enum name="LOW_SPEED" start="0x1" description="Low-speed" />
  5225. <Enum name="HIGH_SPEED" start="0x2" description="High-speed" />
  5226. </BitField>
  5227. </Register>
  5228. <Register start="+0x1A4" size="4" name="OTGSC" access="Read/Write" description="OTG status and control" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5229. <BitField start="0" size="1" name="VD" description="VBUS_Discharge Setting this bit to 1 causes VBUS to discharge through a resistor." />
  5230. <BitField start="1" size="1" name="VC" description="VBUS_Charge Setting this bit to 1 causes the VBUS line to be charged. This is used for VBUS pulsing during SRP." />
  5231. <BitField start="2" size="1" name="HAAR" description="Hardware assist auto_reset">
  5232. <Enum name="DISABLED" start="0" description="Disabled" />
  5233. <Enum name="ENABLE_AUTOMATIC_RES" start="1" description="Enable automatic reset after connect on host port." />
  5234. </BitField>
  5235. <BitField start="3" size="1" name="OT" description="OTG termination This bit must be set to 1 when the OTG controller is in device mode. This controls the pull-down on USB_DM." />
  5236. <BitField start="4" size="1" name="DP" description="Data pulsing Setting this bit to 1 causes the pull-up on USB_DP to be asserted for data pulsing during SRP." />
  5237. <BitField start="5" size="1" name="IDPU" description="ID pull-up. This bit provides control over the pull-up resistor.">
  5238. <Enum name="PULL_UP_OFF_THE_ID_" start="0" description="Pull-up off. The ID bit will not be sampled." />
  5239. <Enum name="PULL_UP_ON_" start="1" description="Pull-up on." />
  5240. </BitField>
  5241. <BitField start="6" size="1" name="HADP" description="Hardware assist data pulse Write a 1 to start data pulse sequence." />
  5242. <BitField start="7" size="1" name="HABA" description="Hardware assist B-disconnect to A-connect">
  5243. <Enum name="DISABLED_" start="0" description="Disabled." />
  5244. <Enum name="ENABLE_AUTOMATIC_B_D" start="1" description="Enable automatic B-disconnect to A-connect sequence." />
  5245. </BitField>
  5246. <BitField start="8" size="1" name="ID" description="USB ID">
  5247. <Enum name="A_DEVICE" start="0" description="A-device" />
  5248. <Enum name="B_DEVICE" start="1" description="B-device" />
  5249. </BitField>
  5250. <BitField start="9" size="1" name="AVV" description="A-VBUS valid Reading 1 indicates that VBUS is above the A-VBUS valid threshold." />
  5251. <BitField start="10" size="1" name="ASV" description="A-session valid Reading 1 indicates that VBUS is above the A-session valid threshold." />
  5252. <BitField start="11" size="1" name="BSV" description="B-session valid Reading 1 indicates that VBUS is above the B-session valid threshold." />
  5253. <BitField start="12" size="1" name="BSE" description="B-session end Reading 1 indicates that VBUS is below the B-session end threshold." />
  5254. <BitField start="13" size="1" name="MS1T" description="1 millisecond timer toggle This bit toggles once per millisecond." />
  5255. <BitField start="14" size="1" name="DPS" description="Data bus pulsing status Reading a 1 indicates that data bus pulsing is detected on the port." />
  5256. <BitField start="15" size="1" name="RESERVED" description="reserved" />
  5257. <BitField start="16" size="1" name="IDIS" description="USB ID interrupt status This bit is set when a change on the ID input has been detected. Software must write a 1 to this bit to clear it." />
  5258. <BitField start="17" size="1" name="AVVIS" description="A-VBUS valid interrupt status This bit is set then VBUS has either risen above or fallen below the A-VBUS valid threshold (4.4 V on an A-device). Software must write a 1 to this bit to clear it." />
  5259. <BitField start="18" size="1" name="ASVIS" description="A-Session valid interrupt status This bit is set then VBUS has either risen above or fallen below the A-session valid threshold (0.8 V). Software must write a 1 to this bit to clear it." />
  5260. <BitField start="19" size="1" name="BSVIS" description="B-Session valid interrupt status This bit is set then VBUS has either risen above or fallen below the B-session valid threshold (0.8 V). Software must write a 1 to this bit to clear it." />
  5261. <BitField start="20" size="1" name="BSEIS" description="B-Session end interrupt status This bit is set then VBUS has fallen below the B-session end threshold. Software must write a 1 to this bit to clear it." />
  5262. <BitField start="21" size="1" name="ms1S" description="1 millisecond timer interrupt status This bit is set once every millisecond. Software must write a 1 to this bit to clear it." />
  5263. <BitField start="22" size="1" name="DPIS" description="Data pulse interrupt status This bit is set when data bus pulsing occurs on DP or DM. Data bus pulsing is only detected when the CM bit in USBMODE = Host (11) and the PortPower bit in PORTSC = Off (0). Software must write a 1 to this bit to clear it." />
  5264. <BitField start="23" size="1" name="RESERVED" description="reserved" />
  5265. <BitField start="24" size="1" name="IDIE" description="USB ID interrupt enable Setting this bit enables the interrupt. Writing a 0 disables the interrupt." />
  5266. <BitField start="25" size="1" name="AVVIE" description="A-VBUS valid interrupt enable Setting this bit enables the A-VBUS valid interrupt. Writing a 0 disables the interrupt." />
  5267. <BitField start="26" size="1" name="ASVIE" description="A-session valid interrupt enable Setting this bit enables the A-session valid interrupt. Writing a 0 disables the interrupt" />
  5268. <BitField start="27" size="1" name="BSVIE" description="B-session valid interrupt enable Setting this bit enables the B-session valid interrupt. Writing a 0 disables the interrupt." />
  5269. <BitField start="28" size="1" name="BSEIE" description="B-session end interrupt enable Setting this bit enables the B-session end interrupt. Writing a 0 disables the interrupt." />
  5270. <BitField start="29" size="1" name="MS1E" description="1 millisecond timer interrupt enable Setting this bit enables the 1 millisecond timer interrupt. Writing a 0 disables the interrupt." />
  5271. <BitField start="30" size="1" name="DPIE" description="Data pulse interrupt enable Setting this bit enables the data pulse interrupt. Writing a 0 disables the interrupt" />
  5272. <BitField start="31" size="1" name="RESERVED" description="Reserved" />
  5273. </Register>
  5274. <Register start="+0x1A8" size="4" name="USBMODE_D" access="Read/Write" description="USB device mode (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5275. <BitField start="0" size="2" name="CM1_0" description="Controller mode The controller defaults to an idle state and needs to be initialized to the desired operating mode after reset. This register can only be written once after reset. If it is necessary to switch modes, software must reset the controller by writing to the RESET bit in the USBCMD register before reprogramming this register.">
  5276. <Enum name="IDLE" start="0x0" description="Idle" />
  5277. <Enum name="RESERVED" start="0x1" description="Reserved" />
  5278. <Enum name="DEVICE_CONTROLLER" start="0x2" description="Device controller" />
  5279. <Enum name="HOST_CONTROLLER" start="0x3" description="Host controller" />
  5280. </BitField>
  5281. <BitField start="2" size="1" name="ES" description="Endian select This bit can change the byte ordering of the transfer buffers to match the host microprocessor bus architecture. The bit fields in the microprocessor interface and the DMA data structures (including the setup buffer within the device QH) are unaffected by the value of this bit, because they are based upon 32-bit words.">
  5282. <Enum name="LITTLE_ENDIAN_FIRST" start="0" description="Little endian: first byte referenced in least significant byte of 32-bit word." />
  5283. <Enum name="BIG_ENDIAN_FIRST_BY" start="1" description="Big endian: first byte referenced in most significant byte of 32-bit word." />
  5284. </BitField>
  5285. <BitField start="3" size="1" name="SLOM" description="Setup Lockout mode In device mode, this bit controls behavior of the setup lock mechanism. See Section 18.10.8.">
  5286. <Enum name="SETUP_LOCKOUTS_ON" start="0" description="Setup Lockouts on" />
  5287. <Enum name="SETUP_LOCKOUTS_OFF" start="1" description="Setup Lockouts Off (DCD requires the use of Setup Buffer Tripwire in USBCMD)" />
  5288. </BitField>
  5289. <BitField start="4" size="1" name="SDIS" description="Stream disable mode The use of this feature substantially limits the overall USB performance that can be achieved.">
  5290. <Enum name="NOT_DISABLED" start="0" description="Not disabled" />
  5291. <Enum name="DISABLED_SETTING_TH" start="1" description="Disabled. Setting this bit to one disables double priming on both RX and TX for low bandwidth systems. This mode ensures that when the RX and TX buffers are sufficient to contain an entire packet that the standard double buffering scheme is disabled to prevent overruns/underruns in bandwidth limited systems. Note: In High Speed Mode, all packets received will be responded to with a NYET handshake when stream disable is active." />
  5292. </BitField>
  5293. <BitField start="5" size="1" name="RESERVED" description="Not used in device mode." />
  5294. <BitField start="6" size="26" name="RESERVED" description="reserved" />
  5295. </Register>
  5296. <Register start="+0x1A8" size="4" name="USBMODE_H" access="Read/Write" description="USB mode (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5297. <BitField start="0" size="2" name="CM" description="Controller mode The controller defaults to an idle state and needs to be initialized to the desired operating mode after reset. This register can only be written once after reset. If it is necessary to switch modes, software must reset the controller by writing to the RESET bit in the USBCMD register before reprogramming this register.">
  5298. <Enum name="IDLE" start="0x0" description="Idle" />
  5299. <Enum name="RESERVED" start="0x1" description="Reserved" />
  5300. <Enum name="DEVICE_CONTROLLER" start="0x2" description="Device controller" />
  5301. <Enum name="HOST_CONTROLLER" start="0x3" description="Host controller" />
  5302. </BitField>
  5303. <BitField start="2" size="1" name="ES" description="Endian select This bit can change the byte ordering of the transfer buffers. The bit fields in the microprocessor interface and the DMA data structures (including the setup buffer within the device QH) are unaffected by the value of this bit, because they are based upon 32-bit words.">
  5304. <Enum name="LITTLE_ENDIAN_FIRST" start="0" description="Little endian: first byte referenced in least significant byte of 32-bit word." />
  5305. <Enum name="BIG_ENDIAN_FIRST_BY" start="1" description="Big endian: first byte referenced in most significant byte of 32-bit word." />
  5306. </BitField>
  5307. <BitField start="3" size="1" name="RESERVED" description="Not used in host mode" />
  5308. <BitField start="4" size="1" name="SDIS" description="Stream disable mode The use of this feature substantially limits the overall USB performance that can be achieved.">
  5309. <Enum name="NOT_DISABLED" start="0" description="Not disabled" />
  5310. <Enum name="DISABLED_SETTING_TO" start="1" description="Disabled. Setting to a 1 ensures that overruns/underruns of the latency FIFO are eliminated for low bandwidth systems where the RX and TX buffers are sufficient to contain the entire packet. Enabling stream disable also has the effect of ensuring the the TX latency is filled to capacity before the packet is launched onto the USB. Note: Time duration to pre-fill the FIFO becomes significant when stream disable is active. See TXFILLTUNING to characterize the adjustments needed for the scheduler when using this feature." />
  5311. </BitField>
  5312. <BitField start="5" size="1" name="VBPS" description="VBUS power select">
  5313. <Enum name="LOW" start="0" description="vbus_pwr_select is set LOW." />
  5314. <Enum name="HIGH" start="1" description="vbus_pwr_select is set HIGH" />
  5315. </BitField>
  5316. <BitField start="6" size="26" name="RESERVED" description="reserved" />
  5317. </Register>
  5318. <Register start="+0x1AC" size="4" name="ENDPTSETUPSTAT" access="Read/Write" description="Endpoint setup status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5319. <BitField start="0" size="1" name="ENDPTSETUPSTAT0" description="Setup endpoint status for logical endpoints 0 to 5. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  5320. <BitField start="1" size="1" name="ENDPTSETUPSTAT1" description="Setup endpoint status for logical endpoints 0 to 5. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  5321. <BitField start="2" size="1" name="ENDPTSETUPSTAT2" description="Setup endpoint status for logical endpoints 0 to 5. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  5322. <BitField start="3" size="1" name="ENDPTSETUPSTAT3" description="Setup endpoint status for logical endpoints 0 to 5. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  5323. <BitField start="4" size="1" name="ENDPTSETUPSTAT4" description="Setup endpoint status for logical endpoints 0 to 5. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  5324. <BitField start="5" size="1" name="ENDPTSETUPSTAT5" description="Setup endpoint status for logical endpoints 0 to 5. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  5325. <BitField start="6" size="26" name="RESERVED" description="reserved" />
  5326. </Register>
  5327. <Register start="+0x1B0" size="4" name="ENDPTPRIME" access="Read/Write" description="Endpoint initialization" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5328. <BitField start="0" size="1" name="PERB0" description="Prime endpoint receive buffer for physical OUT endpoints 5 to 0. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB5 = endpoint 5" />
  5329. <BitField start="1" size="1" name="PERB1" description="Prime endpoint receive buffer for physical OUT endpoints 5 to 0. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB5 = endpoint 5" />
  5330. <BitField start="2" size="1" name="PERB2" description="Prime endpoint receive buffer for physical OUT endpoints 5 to 0. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB5 = endpoint 5" />
  5331. <BitField start="3" size="1" name="PERB3" description="Prime endpoint receive buffer for physical OUT endpoints 5 to 0. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB5 = endpoint 5" />
  5332. <BitField start="4" size="1" name="PERB4" description="Prime endpoint receive buffer for physical OUT endpoints 5 to 0. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB5 = endpoint 5" />
  5333. <BitField start="5" size="1" name="PERB5" description="Prime endpoint receive buffer for physical OUT endpoints 5 to 0. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB5 = endpoint 5" />
  5334. <BitField start="6" size="10" name="RESERVED" description="reserved" />
  5335. <BitField start="16" size="1" name="PETB0" description="Prime endpoint transmit buffer for physical IN endpoints 5 to 0. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB5 = endpoint 5" />
  5336. <BitField start="17" size="1" name="PETB1" description="Prime endpoint transmit buffer for physical IN endpoints 5 to 0. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB5 = endpoint 5" />
  5337. <BitField start="18" size="1" name="PETB2" description="Prime endpoint transmit buffer for physical IN endpoints 5 to 0. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB5 = endpoint 5" />
  5338. <BitField start="19" size="1" name="PETB3" description="Prime endpoint transmit buffer for physical IN endpoints 5 to 0. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB5 = endpoint 5" />
  5339. <BitField start="20" size="1" name="PETB4" description="Prime endpoint transmit buffer for physical IN endpoints 5 to 0. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB5 = endpoint 5" />
  5340. <BitField start="21" size="1" name="PETB5" description="Prime endpoint transmit buffer for physical IN endpoints 5 to 0. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB5 = endpoint 5" />
  5341. <BitField start="22" size="10" name="RESERVED" description="reserved" />
  5342. </Register>
  5343. <Register start="+0x1B4" size="4" name="ENDPTFLUSH" access="Read/Write" description="Endpoint de-initialization" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5344. <BitField start="0" size="1" name="FERB0" description="Flush endpoint receive buffer for physical OUT endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB5 = endpoint 5" />
  5345. <BitField start="1" size="1" name="FERB1" description="Flush endpoint receive buffer for physical OUT endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB5 = endpoint 5" />
  5346. <BitField start="2" size="1" name="FERB2" description="Flush endpoint receive buffer for physical OUT endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB5 = endpoint 5" />
  5347. <BitField start="3" size="1" name="FERB3" description="Flush endpoint receive buffer for physical OUT endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB5 = endpoint 5" />
  5348. <BitField start="4" size="1" name="FERB4" description="Flush endpoint receive buffer for physical OUT endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB5 = endpoint 5" />
  5349. <BitField start="5" size="1" name="FERB5" description="Flush endpoint receive buffer for physical OUT endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB5 = endpoint 5" />
  5350. <BitField start="6" size="10" name="RESERVED" description="reserved" />
  5351. <BitField start="16" size="1" name="FETB0" description="Flush endpoint transmit buffer for physical IN endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB5 = endpoint 5" />
  5352. <BitField start="17" size="1" name="FETB1" description="Flush endpoint transmit buffer for physical IN endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB5 = endpoint 5" />
  5353. <BitField start="18" size="1" name="FETB2" description="Flush endpoint transmit buffer for physical IN endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB5 = endpoint 5" />
  5354. <BitField start="19" size="1" name="FETB3" description="Flush endpoint transmit buffer for physical IN endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB5 = endpoint 5" />
  5355. <BitField start="20" size="1" name="FETB4" description="Flush endpoint transmit buffer for physical IN endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB5 = endpoint 5" />
  5356. <BitField start="21" size="1" name="FETB5" description="Flush endpoint transmit buffer for physical IN endpoints 5 to 0. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB5 = endpoint 5" />
  5357. <BitField start="22" size="10" name="RESERVED" description="reserved" />
  5358. </Register>
  5359. <Register start="+0x1B8" size="4" name="ENDPTSTAT" access="ReadOnly" description="Endpoint status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5360. <BitField start="0" size="1" name="ERBR0" description="Endpoint receive buffer ready for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR5 = endpoint 5" />
  5361. <BitField start="1" size="1" name="ERBR1" description="Endpoint receive buffer ready for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR5 = endpoint 5" />
  5362. <BitField start="2" size="1" name="ERBR2" description="Endpoint receive buffer ready for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR5 = endpoint 5" />
  5363. <BitField start="3" size="1" name="ERBR3" description="Endpoint receive buffer ready for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR5 = endpoint 5" />
  5364. <BitField start="4" size="1" name="ERBR4" description="Endpoint receive buffer ready for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR5 = endpoint 5" />
  5365. <BitField start="5" size="1" name="ERBR5" description="Endpoint receive buffer ready for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR5 = endpoint 5" />
  5366. <BitField start="6" size="10" name="RESERVED" description="reserved" />
  5367. <BitField start="16" size="1" name="ETBR0" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR5 = endpoint 5" />
  5368. <BitField start="17" size="1" name="ETBR1" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR5 = endpoint 5" />
  5369. <BitField start="18" size="1" name="ETBR2" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR5 = endpoint 5" />
  5370. <BitField start="19" size="1" name="ETBR3" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR5 = endpoint 5" />
  5371. <BitField start="20" size="1" name="ETBR4" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR5 = endpoint 5" />
  5372. <BitField start="21" size="1" name="ETBR5" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR5 = endpoint 5" />
  5373. <BitField start="22" size="10" name="RESERVED" description="reserved" />
  5374. </Register>
  5375. <Register start="+0x1BC" size="4" name="ENDPTCOMPLETE" access="Read/Write" description="Endpoint complete" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5376. <BitField start="0" size="1" name="ERCE0" description="Endpoint receive complete event for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE5 = endpoint 5" />
  5377. <BitField start="1" size="1" name="ERCE1" description="Endpoint receive complete event for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE5 = endpoint 5" />
  5378. <BitField start="2" size="1" name="ERCE2" description="Endpoint receive complete event for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE5 = endpoint 5" />
  5379. <BitField start="3" size="1" name="ERCE3" description="Endpoint receive complete event for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE5 = endpoint 5" />
  5380. <BitField start="4" size="1" name="ERCE4" description="Endpoint receive complete event for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE5 = endpoint 5" />
  5381. <BitField start="5" size="1" name="ERCE5" description="Endpoint receive complete event for physical OUT endpoints 5 to 0. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE5 = endpoint 5" />
  5382. <BitField start="6" size="10" name="RESERVED" description="reserved" />
  5383. <BitField start="16" size="1" name="ETCE0" description="Endpoint transmit complete event for physical IN endpoints 5 to 0. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE5 = endpoint 5" />
  5384. <BitField start="17" size="1" name="ETCE1" description="Endpoint transmit complete event for physical IN endpoints 5 to 0. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE5 = endpoint 5" />
  5385. <BitField start="18" size="1" name="ETCE2" description="Endpoint transmit complete event for physical IN endpoints 5 to 0. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE5 = endpoint 5" />
  5386. <BitField start="19" size="1" name="ETCE3" description="Endpoint transmit complete event for physical IN endpoints 5 to 0. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE5 = endpoint 5" />
  5387. <BitField start="20" size="1" name="ETCE4" description="Endpoint transmit complete event for physical IN endpoints 5 to 0. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE5 = endpoint 5" />
  5388. <BitField start="21" size="1" name="ETCE5" description="Endpoint transmit complete event for physical IN endpoints 5 to 0. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE5 = endpoint 5" />
  5389. <BitField start="22" size="10" name="RESERVED" description="reserved" />
  5390. </Register>
  5391. <Register start="+0x1C0" size="4" name="ENDPTCTRL0" access="Read/Write" description="Endpoint control 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5392. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  5393. <Enum name="ENDPOINT_OK_" start="0" description="Endpoint ok." />
  5394. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request. After receiving a SETUP request, this bit will continue to be cleared by hardware until the associated ENDSETUPSTAT bit is cleared.[1]" />
  5395. </BitField>
  5396. <BitField start="1" size="1" name="RESERVED" description="reserved" />
  5397. <BitField start="2" size="2" name="RXT1_0" description="Endpoint type Endpoint 0 is always a control endpoint." />
  5398. <BitField start="4" size="3" name="RESERVED" description="reserved" />
  5399. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable Endpoint enabled. Control endpoint 0 is always enabled. This bit is always 1." />
  5400. <BitField start="8" size="8" name="RESERVED" description="reserved" />
  5401. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  5402. <Enum name="ENDPOINT_OK_" start="0" description="Endpoint ok." />
  5403. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request. After receiving a SETUP request, this bit will continue to be cleared by hardware until the associated ENDSETUPSTAT bit is cleared.[1]" />
  5404. </BitField>
  5405. <BitField start="17" size="1" name="RESERVED" description="reserved" />
  5406. <BitField start="18" size="2" name="TXT1_0" description="Endpoint type Endpoint 0 is always a control endpoint." />
  5407. <BitField start="20" size="3" name="RESERVED" description="reserved" />
  5408. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable Endpoint enabled. Control endpoint 0 is always enabled. This bit is always 1." />
  5409. <BitField start="24" size="8" name="RESERVED" description="reserved" />
  5410. </Register>
  5411. <Register start="+0x1C4+0" size="4" name="ENDPTCTRL1" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5412. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  5413. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5414. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5415. </BitField>
  5416. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  5417. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  5418. <Enum name="CONTROL" start="0x0" description="Control" />
  5419. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5420. <Enum name="BULK" start="0x2" description="Bulk" />
  5421. <Enum name="RESERVED" start="0x3" description="Reserved" />
  5422. </BitField>
  5423. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5424. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5425. <Enum name="DISABLED" start="0" description="Disabled" />
  5426. <Enum name="ENABLED" start="1" description="Enabled" />
  5427. </BitField>
  5428. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5429. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  5430. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5431. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5432. </BitField>
  5433. <BitField start="8" size="8" name="RESERVED" description="reserved" />
  5434. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  5435. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5436. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5437. </BitField>
  5438. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5439. <BitField start="18" size="2" name="TXT1_0" description="Tx endpoint type">
  5440. <Enum name="CONTROL" start="0x0" description="Control" />
  5441. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5442. <Enum name="BULK" start="0x2" description="Bulk" />
  5443. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  5444. </BitField>
  5445. <BitField start="20" size="1" name="RESERVED" description="reserved" />
  5446. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5447. <Enum name="ENABLED" start="0" description="Enabled" />
  5448. <Enum name="DISABLED" start="1" description="Disabled" />
  5449. </BitField>
  5450. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5451. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  5452. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5453. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5454. </BitField>
  5455. <BitField start="24" size="8" name="RESERVED" description="reserved" />
  5456. </Register>
  5457. <Register start="+0x1C4+4" size="4" name="ENDPTCTRL2" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5458. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  5459. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5460. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5461. </BitField>
  5462. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  5463. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  5464. <Enum name="CONTROL" start="0x0" description="Control" />
  5465. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5466. <Enum name="BULK" start="0x2" description="Bulk" />
  5467. <Enum name="RESERVED" start="0x3" description="Reserved" />
  5468. </BitField>
  5469. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5470. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5471. <Enum name="DISABLED" start="0" description="Disabled" />
  5472. <Enum name="ENABLED" start="1" description="Enabled" />
  5473. </BitField>
  5474. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5475. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  5476. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5477. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5478. </BitField>
  5479. <BitField start="8" size="8" name="RESERVED" description="reserved" />
  5480. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  5481. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5482. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5483. </BitField>
  5484. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5485. <BitField start="18" size="2" name="TXT1_0" description="Tx endpoint type">
  5486. <Enum name="CONTROL" start="0x0" description="Control" />
  5487. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5488. <Enum name="BULK" start="0x2" description="Bulk" />
  5489. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  5490. </BitField>
  5491. <BitField start="20" size="1" name="RESERVED" description="reserved" />
  5492. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5493. <Enum name="ENABLED" start="0" description="Enabled" />
  5494. <Enum name="DISABLED" start="1" description="Disabled" />
  5495. </BitField>
  5496. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5497. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  5498. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5499. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5500. </BitField>
  5501. <BitField start="24" size="8" name="RESERVED" description="reserved" />
  5502. </Register>
  5503. <Register start="+0x1C4+8" size="4" name="ENDPTCTRL3" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5504. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  5505. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5506. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5507. </BitField>
  5508. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  5509. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  5510. <Enum name="CONTROL" start="0x0" description="Control" />
  5511. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5512. <Enum name="BULK" start="0x2" description="Bulk" />
  5513. <Enum name="RESERVED" start="0x3" description="Reserved" />
  5514. </BitField>
  5515. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5516. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5517. <Enum name="DISABLED" start="0" description="Disabled" />
  5518. <Enum name="ENABLED" start="1" description="Enabled" />
  5519. </BitField>
  5520. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5521. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  5522. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5523. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5524. </BitField>
  5525. <BitField start="8" size="8" name="RESERVED" description="reserved" />
  5526. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  5527. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5528. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5529. </BitField>
  5530. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5531. <BitField start="18" size="2" name="TXT1_0" description="Tx endpoint type">
  5532. <Enum name="CONTROL" start="0x0" description="Control" />
  5533. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5534. <Enum name="BULK" start="0x2" description="Bulk" />
  5535. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  5536. </BitField>
  5537. <BitField start="20" size="1" name="RESERVED" description="reserved" />
  5538. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5539. <Enum name="ENABLED" start="0" description="Enabled" />
  5540. <Enum name="DISABLED" start="1" description="Disabled" />
  5541. </BitField>
  5542. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5543. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  5544. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5545. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5546. </BitField>
  5547. <BitField start="24" size="8" name="RESERVED" description="reserved" />
  5548. </Register>
  5549. <Register start="+0x1C4+12" size="4" name="ENDPTCTRL4" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5550. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  5551. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5552. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5553. </BitField>
  5554. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  5555. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  5556. <Enum name="CONTROL" start="0x0" description="Control" />
  5557. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5558. <Enum name="BULK" start="0x2" description="Bulk" />
  5559. <Enum name="RESERVED" start="0x3" description="Reserved" />
  5560. </BitField>
  5561. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5562. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5563. <Enum name="DISABLED" start="0" description="Disabled" />
  5564. <Enum name="ENABLED" start="1" description="Enabled" />
  5565. </BitField>
  5566. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5567. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  5568. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5569. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5570. </BitField>
  5571. <BitField start="8" size="8" name="RESERVED" description="reserved" />
  5572. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  5573. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5574. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5575. </BitField>
  5576. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5577. <BitField start="18" size="2" name="TXT1_0" description="Tx endpoint type">
  5578. <Enum name="CONTROL" start="0x0" description="Control" />
  5579. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5580. <Enum name="BULK" start="0x2" description="Bulk" />
  5581. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  5582. </BitField>
  5583. <BitField start="20" size="1" name="RESERVED" description="reserved" />
  5584. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5585. <Enum name="ENABLED" start="0" description="Enabled" />
  5586. <Enum name="DISABLED" start="1" description="Disabled" />
  5587. </BitField>
  5588. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5589. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  5590. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5591. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5592. </BitField>
  5593. <BitField start="24" size="8" name="RESERVED" description="reserved" />
  5594. </Register>
  5595. <Register start="+0x1C4+16" size="4" name="ENDPTCTRL5" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5596. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  5597. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5598. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5599. </BitField>
  5600. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  5601. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  5602. <Enum name="CONTROL" start="0x0" description="Control" />
  5603. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5604. <Enum name="BULK" start="0x2" description="Bulk" />
  5605. <Enum name="RESERVED" start="0x3" description="Reserved" />
  5606. </BitField>
  5607. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5608. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5609. <Enum name="DISABLED" start="0" description="Disabled" />
  5610. <Enum name="ENABLED" start="1" description="Enabled" />
  5611. </BitField>
  5612. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5613. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  5614. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5615. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5616. </BitField>
  5617. <BitField start="8" size="8" name="RESERVED" description="reserved" />
  5618. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  5619. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  5620. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request." />
  5621. </BitField>
  5622. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5623. <BitField start="18" size="2" name="TXT1_0" description="Tx endpoint type">
  5624. <Enum name="CONTROL" start="0x0" description="Control" />
  5625. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  5626. <Enum name="BULK" start="0x2" description="Bulk" />
  5627. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  5628. </BitField>
  5629. <BitField start="20" size="1" name="RESERVED" description="reserved" />
  5630. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  5631. <Enum name="ENABLED" start="0" description="Enabled" />
  5632. <Enum name="DISABLED" start="1" description="Disabled" />
  5633. </BitField>
  5634. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  5635. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  5636. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  5637. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  5638. </BitField>
  5639. <BitField start="24" size="8" name="RESERVED" description="reserved" />
  5640. </Register>
  5641. </RegisterGroup>
  5642. <RegisterGroup name="USB1" start="0x40007000" description="USB1 Host/Device controller ">
  5643. <Register start="+0x100" size="4" name="CAPLENGTH" access="ReadOnly" description="Capability register length" reset_value="0x00010040" reset_mask="0xFFFFFFFF">
  5644. <BitField start="0" size="8" name="CAPLENGTH" description="Indicates offset to add to the register base address at the beginning of the Operational Register" />
  5645. <BitField start="8" size="16" name="HCIVERSION" description="BCD encoding of the EHCI revision number supported by this host controller." />
  5646. <BitField start="24" size="8" name="RESERVED" description="These bits are reserved and should be set to zero." />
  5647. </Register>
  5648. <Register start="+0x104" size="4" name="HCSPARAMS" access="ReadOnly" description="Host controller structural parameters" reset_value="0x00010011" reset_mask="0xFFFFFFFF">
  5649. <BitField start="0" size="4" name="N_PORTS" description="Number of downstream ports. This field specifies the number of physical downstream ports implemented on this host controller." />
  5650. <BitField start="4" size="1" name="PPC" description="Port Power Control. This field indicates whether the host controller implementation includes port power control." />
  5651. <BitField start="5" size="3" name="RESERVED" description="These bits are reserved and should be set to zero." />
  5652. <BitField start="8" size="4" name="N_PCC" description="Number of Ports per Companion Controller. This field indicates the number of ports supported per internal Companion Controller." />
  5653. <BitField start="12" size="4" name="N_CC" description="Number of Companion Controller. This field indicates the number of companion controllers associated with this USB2.0 host controller." />
  5654. <BitField start="16" size="1" name="PI" description="Port indicators. This bit indicates whether the ports support port indicator control." />
  5655. <BitField start="17" size="3" name="RESERVED" description="These bits are reserved and should be set to zero." />
  5656. <BitField start="20" size="4" name="N_PTT" description="Number of Ports per Transaction Translator. This field indicates the number of ports assigned to each transaction translator within the USB2.0 host controller." />
  5657. <BitField start="24" size="4" name="N_TT" description="Number of Transaction Translators. This field indicates the number of embedded transaction translators associated with the USB2.0 host controller." />
  5658. <BitField start="28" size="4" name="RESERVED" description="These bits are reserved and should be set to zero." />
  5659. </Register>
  5660. <Register start="+0x108" size="4" name="HCCPARAMS" access="ReadOnly" description="Host controller capability parameters" reset_value="0x00000005" reset_mask="0xFFFFFFFF">
  5661. <BitField start="0" size="1" name="ADC" description="64-bit Addressing Capability. If zero, no 64-bit addressing capability is supported." />
  5662. <BitField start="1" size="1" name="PFL" description="Programmable Frame List Flag. If set to one, then the system software can specify and use a smaller frame list and configure the host controller via the USBCMD register Frame List Size field. The frame list must always be aligned on a 4K-boundary. This requirement ensures that the frame list is always physically contiguous." />
  5663. <BitField start="2" size="1" name="ASP" description="Asynchronous Schedule Park Capability. If this bit is set to a one, then the host controller supports the park feature for high-speed queue heads in the Asynchronous Schedule.The feature can be disabled or enabled and set to a specific level by using the Asynchronous Schedule Park Mode Enable and Asynchronous Schedule Park Mode Count fields in the USBCMD register." />
  5664. <BitField start="4" size="4" name="IST" description="Isochronous Scheduling Threshold. This field indicates, relative to the current position of the executing host controller, where software can reliably update the isochronous schedule." />
  5665. <BitField start="8" size="8" name="EECP" description="EHCI Extended Capabilities Pointer. This optional field indicates the existence of a capabilities list." />
  5666. <BitField start="16" size="16" name="RESERVED" description="These bits are reserved and should be set to zero." />
  5667. </Register>
  5668. <Register start="+0x120" size="4" name="DCIVERSION" access="ReadOnly" description="Device interface version number" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  5669. <BitField start="0" size="16" name="DCIVERSION" description="The device controller interface conforms to the two-byte BCD encoding of the interface version number contained in this register." />
  5670. <BitField start="16" size="16" name="RESERVED" description="These bits are reserved and should be set to zero." />
  5671. </Register>
  5672. <Register start="+0x140" size="4" name="USBCMD_D" access="Read/Write" description="USB command (device mode)" reset_value="0x00040000" reset_mask="0xFFFFFFFF">
  5673. <BitField start="0" size="1" name="RS" description="Run/Stop">
  5674. <Enum name="DETACH" start="0" description="Writing a 0 to this bit will cause a detach event." />
  5675. <Enum name="ATACH" start="1" description="Writing a one to this bit will cause the device controller to enable a pull-up on USB_DP and initiate an attach event. This control bit is not directly connected to the pull-up enable, as the pull-up will become disabled upon transitioning into high-speed mode. Software should use this bit to prevent an attach event before the device controller has been properly initialized." />
  5676. </BitField>
  5677. <BitField start="1" size="1" name="RST" description="Controller reset. Software uses this bit to reset the controller. This bit is set to zero by the Host/Device Controller when the reset process is complete. Software cannot terminate the reset process early by writing a zero to this register.">
  5678. <Enum name="RESETCOMPLETE" start="0" description="Set to 0 by hardware when the reset process is complete." />
  5679. <Enum name="RESET" start="1" description="When software writes a one to this bit, the Device Controller resets its internal pipelines, timers, counters, state machines etc. to their initial values. Writing a one to this bit when the device is in the attached state is not recommended, since the effect on an attached host is undefined. In order to ensure that the device is not in an attached state before initiating a device controller reset, all primed endpoints should be flushed and the USBCMD Run/Stop bit should be set to 0." />
  5680. </BitField>
  5681. <BitField start="2" size="2" name="RESERVED" description="Not used in device mode." />
  5682. <BitField start="4" size="1" name="RESERVED" description="Not used in device mode." />
  5683. <BitField start="5" size="1" name="RESERVED" description="Not used in device mode." />
  5684. <BitField start="6" size="1" name="RESERVED" description="Not used in device mode. Writing a one to this bit when the device mode is selected, will have undefined results." />
  5685. <BitField start="7" size="1" name="RESERVED" description="Reserved. These bits should be set to 0." />
  5686. <BitField start="8" size="2" name="RESERVED" description="Not used in Device mode." />
  5687. <BitField start="10" size="1" name="RESERVED" description="Reserved.These bits should be set to 0." />
  5688. <BitField start="11" size="1" name="RESERVED" description="Not used in Device mode." />
  5689. <BitField start="12" size="1" name="RESERVED" description="Reserved.These bits should be set to 0." />
  5690. <BitField start="13" size="1" name="SUTW" description="Setup trip wire During handling a setup packet, this bit is used as a semaphore to ensure that the setup data payload of 8 bytes is extracted from a QH by the DCD without being corrupted. If the setup lockout mode is off (see USBMODE register) then there exists a hazard when new setup data arrives while the DCD is copying the setup data payload from the QH for a previous setup packet. This bit is set and cleared by software and will be cleared by hardware when a hazard exists. (See Section 18.10)." />
  5691. <BitField start="14" size="1" name="ATDTW" description="Add dTD trip wire This bit is used as a semaphore to ensure the to proper addition of a new dTD to an active (primed) endpoint's linked list. This bit is set and cleared by software during the process of adding a new dTD. See also Section 18.10. This bit shall also be cleared by hardware when its state machine is hazard region for which adding a dTD to a primed endpoint may go unrecognized." />
  5692. <BitField start="15" size="1" name="FS2" description="Not used in device mode." />
  5693. <BitField start="16" size="8" name="ITC" description="Interrupt threshold control. The system software uses this field to set the maximum rate at which the host/device controller will issue interrupts. ITC contains the maximum interrupt interval measured in micro-frames. Valid values are shown below. All other values are reserved. 0x0 = Immediate (no threshold) 0x1 = 1 micro frame. 0x2 = 2 micro frames. 0x8 = 8 micro frames. 0x10 = 16 micro frames. 0x20 = 32 micro frames. 0x40 = 64 micro frames." />
  5694. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  5695. </Register>
  5696. <Register start="+0x140" size="4" name="USBCMD_H" access="Read/Write" description="USB command (host mode)" reset_value="0x000400B0" reset_mask="0xFFFFFFFF">
  5697. <BitField start="0" size="1" name="RS" description="Run/Stop">
  5698. <Enum name="HALT" start="0" description="When this bit is set to 0, the Host Controller completes the current transaction on the USB and then halts. The HC Halted bit in the status register indicates when the Host Controller has finished the transaction and has entered the stopped state. Software should not write a one to this field unless the host controller is in the Halted state (i.e. HCHalted in the USBSTS register is a one)." />
  5699. <Enum name="PROCEED" start="1" description="When set to a 1, the Host Controller proceeds with the execution of the schedule. The Host Controller continues execution as long as this bit is set to a one." />
  5700. </BitField>
  5701. <BitField start="1" size="1" name="RST" description="Controller reset. Software uses this bit to reset the controller. This bit is set to zero by the Host/Device Controller when the reset process is complete. Software cannot terminate the reset process early by writing a zero to this register.">
  5702. <Enum name="RESETCOMPLETE" start="0" description="This bit is set to zero by hardware when the reset process is complete." />
  5703. <Enum name="RESET" start="1" description="When software writes a one to this bit, the Host Controller resets its internal pipelines, timers, counters, state machines etc. to their initial value. Any transaction currently in progress on USB is immediately terminated. A USB reset is not driven on downstream ports. Software should not set this bit to a one when the HCHalted bit in the USBSTS register is a zero. Attempting to reset an actively running host controller will result in undefined behavior." />
  5704. </BitField>
  5705. <BitField start="2" size="1" name="FS0" description="Bit 0 of the Frame List Size bits. See Table 281. This field specifies the size of the frame list that controls which bits in the Frame Index Register should be used for the Frame List Current index. Note that this field is made up from USBCMD bits 15, 3, and 2." />
  5706. <BitField start="3" size="1" name="FS1" description="Bit 1 of the Frame List Size bits. See Table 281" />
  5707. <BitField start="4" size="1" name="PSE" description="This bit controls whether the host controller skips processing the periodic schedule.">
  5708. <Enum name="DO_NOT_PROCESS_THE_P" start="0" description="Do not process the periodic schedule." />
  5709. <Enum name="USE_THE_PERIODICLIST" start="1" description="Use the PERIODICLISTBASE register to access the periodic schedule." />
  5710. </BitField>
  5711. <BitField start="5" size="1" name="ASE" description="This bit controls whether the host controller skips processing the asynchronous schedule.">
  5712. <Enum name="DO_NOT_PROCESS_THE_A" start="0" description="Do not process the asynchronous schedule." />
  5713. <Enum name="USE_THE_ASYNCLISTADD" start="1" description="Use the ASYNCLISTADDR to access the asynchronous schedule." />
  5714. </BitField>
  5715. <BitField start="6" size="1" name="IAA" description="This bit is used as a doorbell by software to tell the host controller to issue an interrupt the next time it advances asynchronous schedule.">
  5716. <Enum name="ST" start="0" description="The host controller sets this bit to zero after it has set the Interrupt on Sync Advance status bit in the USBSTS register to one." />
  5717. <Enum name="DOORBELL" start="1" description="Software must write a 1 to this bit to ring the doorbell. When the host controller has evicted all appropriate cached schedule states, it sets the Interrupt on Async Advance status bit in the USBSTS register. If the Interrupt on Sync Advance Enable bit in the USBINTR register is one, then the host controller will assert an interrupt at the next interrupt threshold. Software should not write a one to this bit when the asynchronous schedule is inactive. Doing so will yield undefined results." />
  5718. </BitField>
  5719. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  5720. <BitField start="8" size="2" name="ASP1_0" description="Asynchronous schedule park mode. Contains a count of the number of successive transactions the host controller is allowed to execute from a high-speed queue head on the Asynchronous schedule before continuing traversal of the Asynchronous schedule. Valid values are 0x1 to 0x3. Software must not write 00 to this bit when Park Mode Enable is one as this will result in undefined behavior." />
  5721. <BitField start="10" size="1" name="RESERVED" description="Reserved." />
  5722. <BitField start="11" size="1" name="ASPE" description="Asynchronous Schedule Park Mode Enable">
  5723. <Enum name="PARK_MODE_IS_DISABLE" start="0" description="Park mode is disabled." />
  5724. <Enum name="PARK_MODE_IS_ENABLED" start="1" description="Park mode is enabled." />
  5725. </BitField>
  5726. <BitField start="12" size="1" name="RESERVED" description="Reserved." />
  5727. <BitField start="13" size="1" name="RESERVED" description="Not used in Host mode." />
  5728. <BitField start="14" size="1" name="RESERVED" description="Reserved." />
  5729. <BitField start="15" size="1" name="FS2" description="Bit 2 of the Frame List Size bits. See Table 281." />
  5730. <BitField start="16" size="8" name="ITC" description="Interrupt threshold control. The system software uses this field to set the maximum rate at which the host/device controller will issue interrupts. ITC contains the maximum interrupt interval measured in micro-frames. Valid values are shown below. All other values are reserved. 0x0 = Immediate (no threshold) 0x1 = 1 micro frame. 0x2 = 2 micro frames. 0x8 = 8 micro frames. 0x10 = 16 micro frames. 0x20 = 32 micro frames. 0x40 = 64 micro frames." />
  5731. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  5732. </Register>
  5733. <Register start="+0x144" size="4" name="USBSTS_D" access="Read/Write" description="USB status (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5734. <BitField start="0" size="1" name="UI" description="USB interrupt">
  5735. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5736. <Enum name="CLEAR" start="1" description="This bit is set by the Host/Device Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set. This bit is also set by the Host/Device Controller when a short packet is detected. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  5737. </BitField>
  5738. <BitField start="1" size="1" name="UEI" description="USB error interrupt">
  5739. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5740. <Enum name="CLEAR" start="1" description="When completion of a USB transaction results in an error condition, this bit is set by the Host/Device Controller. This bit is set along with the USBINT bit, if the TD on which the error interrupt occurred also had its interrupt on complete (IOC) bit set. The device controller detects resume signaling only (see Section 18.10.11.6)." />
  5741. </BitField>
  5742. <BitField start="2" size="1" name="PCI" description="Port change detect.">
  5743. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5744. <Enum name="CLEAR" start="1" description="The Device Controller sets this bit to a one when the port controller enters the full or high-speed operational state. When the port controller exits the full or high-speed operation states due to Reset or Suspend events, the notification mechanisms are the USB Reset Received bit (URI) and the DCSuspend bits (SLI) respectively." />
  5745. </BitField>
  5746. <BitField start="3" size="1" name="RESERVED" description="Not used in Device mode." />
  5747. <BitField start="4" size="1" name="RESERVED" description="Reserved." />
  5748. <BitField start="5" size="1" name="RESERVED" description="Not used in Device mode." />
  5749. <BitField start="6" size="1" name="URI" description="USB reset received">
  5750. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5751. <Enum name="CLEAR" start="1" description="When the device controller detects a USB Reset and enters the default state, this bit will be set to a one." />
  5752. </BitField>
  5753. <BitField start="7" size="1" name="SRI" description="SOF received">
  5754. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5755. <Enum name="CLEAR" start="1" description="When the device controller detects a Start Of (micro) Frame, this bit will be set to a one. When a SOF is extremely late, the device controller will automatically set this bit to indicate that an SOF was expected. Therefore, this bit will be set roughly every 1 ms in device FS mode and every 125 ms in HS mode and will be synchronized to the actual SOF that is received. Since the device controller is initialized to FS before connect, this bit will be set at an interval of 1ms during the prelude to connect and chirp." />
  5756. </BitField>
  5757. <BitField start="8" size="1" name="SLI" description="DCSuspend">
  5758. <Enum name="ST" start="0" description="The device controller clears the bit upon exiting from a suspend state. This bit is cleared by software writing a one to it." />
  5759. <Enum name="CLEAR" start="1" description="When a device controller enters a suspend state from an active state, this bit will be set to a one." />
  5760. </BitField>
  5761. <BitField start="9" size="3" name="RESERVED" description="Reserved. Software should only write 0 to reserved bits." />
  5762. <BitField start="12" size="1" name="RESERVED" description="Not used in Device mode." />
  5763. <BitField start="13" size="1" name="RESERVED" description="Not used in Device mode." />
  5764. <BitField start="14" size="1" name="RESERVED" description="Not used in Device mode." />
  5765. <BitField start="15" size="1" name="RESERVED" description="Not used in Device mode." />
  5766. <BitField start="16" size="1" name="NAKI" description="NAK interrupt bit">
  5767. <Enum name="ENDPCLEAR" start="0" description="This bit is automatically cleared by hardware when the all the enabled TX/RX Endpoint NAK bits are cleared." />
  5768. <Enum name="SET" start="1" description="It is set by hardware when for a particular endpoint both the TX/RX Endpoint NAK bit and the corresponding TX/RX Endpoint NAK Enable bit are set." />
  5769. </BitField>
  5770. <BitField start="17" size="1" name="RESERVED" description="Reserved. Software should only write 0 to reserved bits." />
  5771. <BitField start="18" size="1" name="RESERVED" description="Not used in Device mode." />
  5772. <BitField start="19" size="1" name="RESERVED" description="Not used in Device mode." />
  5773. <BitField start="20" size="12" name="RESERVED" description="Reserved. Software should only write 0 to reserved bits." />
  5774. </Register>
  5775. <Register start="+0x144" size="4" name="USBSTS_H" access="Read/Write" description="USB status (host mode)" reset_value="0x00001000" reset_mask="0xFFFFFFFF">
  5776. <BitField start="0" size="1" name="UI" description="USB interrupt (USBINT)">
  5777. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5778. <Enum name="CLEAR" start="1" description="This bit is set by the Host/Device Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set. This bit is also set by the Host/Device Controller when a short packet is detected. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  5779. </BitField>
  5780. <BitField start="1" size="1" name="UEI" description="USB error interrupt (USBERRINT)">
  5781. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5782. <Enum name="CLEAR" start="1" description="When completion of a USB transaction results in an error condition, this bit is set by the Host/Device Controller. This bit is set along with the USBINT bit, if the TD on which the error interrupt occurred also had its interrupt on complete (IOC) bit set." />
  5783. </BitField>
  5784. <BitField start="2" size="1" name="PCI" description="Port change detect.">
  5785. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5786. <Enum name="CLEAR" start="1" description="The Host Controller sets this bit to a one when on any port a Connect Status occurs, a Port Enable/Disable Change occurs, or the Force Port Resume bit is set as the result of a J-K transition on the suspended port." />
  5787. </BitField>
  5788. <BitField start="3" size="1" name="FRI" description="Frame list roll-over">
  5789. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5790. <Enum name="CLEAR" start="1" description="The Host Controller sets this bit to a one when the Frame List Index rolls over from its maximum value to zero. The exact value at which the rollover occurs depends on the frame list size. For example, if the frame list size (as programmed in the Frame List Size field of the USBCMD register) is 1024, the Frame Index Register rolls over every time FRINDEX [13] toggles. Similarly, if the size is 512, the Host Controller sets this bit to a one every time FRINDEX bit 12 toggles (see Section 19.6.5)." />
  5791. </BitField>
  5792. <BitField start="4" size="1" name="RESERVED" description="Reserved." />
  5793. <BitField start="5" size="1" name="AAI" description="Interrupt on async advance">
  5794. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5795. <Enum name="CLEAR" start="1" description="System software can force the host controller to issue an interrupt the next time the host controller advances the asynchronous schedule by writing a one to the Interrupt on Async Advance Doorbell bit in the USBCMD register. This status bit indicates the assertion of that interrupt source." />
  5796. </BitField>
  5797. <BitField start="6" size="1" name="RESERVED" description="Not used by the Host controller." />
  5798. <BitField start="7" size="1" name="SRI" description="SOF received">
  5799. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5800. <Enum name="CLEAR" start="1" description="In host mode, this bit will be set every 125 ms and can be used by host controller driver as a time base." />
  5801. </BitField>
  5802. <BitField start="8" size="1" name="SLI" description="Not used by the Host controller." />
  5803. <BitField start="9" size="3" name="RESERVED" description="Reserved." />
  5804. <BitField start="12" size="1" name="HCH" description="HCHalted">
  5805. <Enum name="RS" start="0" description="The RS bit in USBCMD is set to zero. Set by the host controller." />
  5806. <Enum name="STOP" start="1" description="The Host Controller sets this bit to one after it has stopped executing because of the Run/Stop bit being set to 0, either by software or by the Host Controller hardware (e.g. because of an internal error)." />
  5807. </BitField>
  5808. <BitField start="13" size="1" name="RCL" description="Reclamation">
  5809. <Enum name="NO_EMPTY_ASYNCHRONOU" start="0" description="No empty asynchronous schedule detected." />
  5810. <Enum name="EMPTY_ASYNCHRONOU" start="1" description="An empty asynchronous schedule is detected. Set by the host controller." />
  5811. </BitField>
  5812. <BitField start="14" size="1" name="PS" description="Periodic schedule status This bit reports the current real status of the Periodic Schedule. The Host Controller is not required to immediately disable or enable the Periodic Schedule when software transitions the Periodic Schedule Enable bit in the USBCMD register. When this bit and the Periodic Schedule Enable bit are the same value, the Periodic Schedule is either enabled (if both are 1) or disabled (if both are 0).">
  5813. <Enum name="DISABLED" start="0" description="The periodic schedule status is disabled." />
  5814. <Enum name="ENABLED" start="1" description="The periodic schedule status is enabled." />
  5815. </BitField>
  5816. <BitField start="15" size="1" name="AS" description="Asynchronous schedule status This bit reports the current real status of the Asynchronous Schedule. The Host Controller is not required to immediately disable or enable the Asynchronous Schedule when software transitions the Asynchronous Schedule Enable bit in the USBCMD register. When this bit and the Asynchronous Schedule Enable bit are the same value, the Asynchronous Schedule is either enabled (if both are 1) or disabled (if both are 0).">
  5817. <Enum name="DISABLED" start="0" description="Asynchronous schedule status is disabled." />
  5818. <Enum name="ENABLED" start="1" description="Asynchronous schedule status is enabled." />
  5819. </BitField>
  5820. <BitField start="16" size="1" name="RESERVED" description="Not used on Host mode." />
  5821. <BitField start="17" size="1" name="RESERVED" description="Reserved." />
  5822. <BitField start="18" size="1" name="UAI" description="USB host asynchronous interrupt (USBHSTASYNCINT)">
  5823. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5824. <Enum name="CLEAR" start="1" description="This bit is set by the Host Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set and the TD was from the asynchronous schedule. This bit is also set by the Host when a short packet is detected and the packet is on the asynchronous schedule. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  5825. </BitField>
  5826. <BitField start="19" size="1" name="UPI" description="USB host periodic interrupt (USBHSTPERINT)">
  5827. <Enum name="ST" start="0" description="This bit is cleared by software writing a one to it." />
  5828. <Enum name="CLEAR" start="1" description="This bit is set by the Host Controller when the cause of an interrupt is a completion of a USB transaction where the Transfer Descriptor (TD) has an interrupt on complete (IOC) bit set and the TD was from the periodic schedule. This bit is also set by the Host Controller when a short packet is detected and the packet is on the periodic schedule. A short packet is when the actual number of bytes received was less than the expected number of bytes." />
  5829. </BitField>
  5830. <BitField start="20" size="12" name="RESERVED" description="Reserved." />
  5831. </Register>
  5832. <Register start="+0x148" size="4" name="USBINTR_D" access="Read/Write" description="USB interrupt enable (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5833. <BitField start="0" size="1" name="UE" description="USB interrupt enable When this bit is one, and the USBINT bit in the USBSTS register is one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBINT bit in USBSTS." />
  5834. <BitField start="1" size="1" name="UEE" description="USB error interrupt enable When this bit is a one, and the USBERRINT bit in the USBSTS register is a one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBERRINT bit in the USBSTS register." />
  5835. <BitField start="2" size="1" name="PCE" description="Port change detect enable When this bit is a one, and the Port Change Detect bit in the USBSTS register is a one, the host/device controller will issue an interrupt. The interrupt is acknowledged by software clearing the Port Change Detect bit in USBSTS." />
  5836. <BitField start="3" size="1" name="RESERVED" description="Not used by the Device controller." />
  5837. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5838. <BitField start="5" size="1" name="RESERVED" description="Not used by the Device controller." />
  5839. <BitField start="6" size="1" name="URE" description="USB reset enable When this bit is a one, and the USB Reset Received bit in the USBSTS register is a one, the device controller will issue an interrupt. The interrupt is acknowledged by software clearing the USB Reset Received bit." />
  5840. <BitField start="7" size="1" name="SRE" description="SOF received enable When this bit is a one, and the SOF Received bit in the USBSTS register is a one, the device controller will issue an interrupt. The interrupt is acknowledged by software clearing the SOF Received bit." />
  5841. <BitField start="8" size="1" name="SLE" description="Sleep enable When this bit is a one, and the DCSuspend bit in the USBSTS register transitions, the device controller will issue an interrupt. The interrupt is acknowledged by software writing a one to the DCSuspend bit." />
  5842. <BitField start="9" size="7" name="RESERVED" description="Reserved" />
  5843. <BitField start="16" size="1" name="NAKE" description="NAK interrupt enable This bit is set by software if it wants to enable the hardware interrupt for the NAK Interrupt bit. If both this bit and the corresponding NAK Interrupt bit are set, a hardware interrupt is generated." />
  5844. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5845. <BitField start="18" size="1" name="UAIE" description="Not used by the Device controller." />
  5846. <BitField start="19" size="1" name="UPIA" description="Not used by the Device controller." />
  5847. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  5848. </Register>
  5849. <Register start="+0x148" size="4" name="USBINTR_H" access="Read/Write" description="USB interrupt enable (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5850. <BitField start="0" size="1" name="UE" description="USB interrupt enable When this bit is one, and the USBINT bit in the USBSTS register is one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBINT bit in USBSTS." />
  5851. <BitField start="1" size="1" name="UEE" description="USB error interrupt enable When this bit is a one, and the USBERRINT bit in the USBSTS register is a one, the host/device controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBERRINT bit in the USBSTS register." />
  5852. <BitField start="2" size="1" name="PCE" description="Port change detect enable When this bit is a one, and the Port Change Detect bit in the USBSTS register is a one, the host/device controller will issue an interrupt. The interrupt is acknowledged by software clearing the Port Change Detect bit in USBSTS." />
  5853. <BitField start="3" size="1" name="FRE" description="Frame list rollover enable When this bit is a one, and the Frame List Rollover bit in the USBSTS register is a one, the host controller will issue an interrupt. The interrupt is acknowledged by software clearing the Frame List Rollover bit." />
  5854. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  5855. <BitField start="5" size="1" name="AAE" description="Interrupt on asynchronous advance enable When this bit is a one, and the Interrupt on Async Advance bit in the USBSTS register is a one, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the Interrupt on Async Advance bit." />
  5856. <BitField start="6" size="1" name="RESERVED" description="Not used by the Host controller." />
  5857. <BitField start="7" size="1" name="SRE" description="If this bit is one and the SRI bit in the USBSTS register is one, the host controller will issue an interrupt. In host mode, the SRI bit will be set every 125 ms and can be used by the host controller as a time base. The interrupt is acknowledged by software clearing the SRI bit in the USBSTS register." />
  5858. <BitField start="8" size="1" name="RESERVED" description="Not used by the Host controller." />
  5859. <BitField start="9" size="7" name="RESERVED" description="Reserved" />
  5860. <BitField start="16" size="1" name="RESERVED" description="Not used by the host controller." />
  5861. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  5862. <BitField start="18" size="1" name="UAIE" description="USB host asynchronous interrupt enable When this bit is a one, and the USBHSTASYNCINT bit in the USBSTS register is a one, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBHSTASYNCINT bit." />
  5863. <BitField start="19" size="1" name="UPIA" description="USB host periodic interrupt enable When this bit is a one, and the USBHSTPERINT bit in the USBSTS register is a one, the host controller will issue an interrupt at the next interrupt threshold. The interrupt is acknowledged by software clearing the USBHSTPERINT bit." />
  5864. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  5865. </Register>
  5866. <Register start="+0x14C" size="4" name="FRINDEX_D" access="ReadOnly" description="USB frame index (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5867. <BitField start="0" size="3" name="FRINDEX2_0" description="Current micro frame number" />
  5868. <BitField start="3" size="11" name="FRINDEX13_3" description="Current frame number of the last frame transmitted" />
  5869. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  5870. </Register>
  5871. <Register start="+0x14C" size="4" name="FRINDEX_H" access="Read/Write" description="USB frame index (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5872. <BitField start="0" size="3" name="FRINDEX2_0" description="Current micro frame number" />
  5873. <BitField start="3" size="10" name="FRINDEX12_3" description="Frame list current index for 1024 elements." />
  5874. <BitField start="13" size="19" name="RESERVED" description="Reserved" />
  5875. </Register>
  5876. <Register start="+0x154" size="4" name="DEVICEADDR" access="Read/Write" description="USB device address" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5877. <BitField start="0" size="24" name="RESERVED" description="reserved" />
  5878. <BitField start="24" size="1" name="USBADRA" description="Device address advance">
  5879. <Enum name="ADVANCE" start="0" description="Any write to USBADR are instantaneous." />
  5880. <Enum name="HOLD" start="1" description="When the user writes a one to this bit at the same time or before USBADR is written, the write to USBADR fields is staged and held in a hidden register. After an IN occurs on endpoint 0 and is acknowledged, USBADR will be loaded from the holding register. Hardware will automatically clear this bit on the following conditions: IN is ACKed to endpoint 0. USBADR is updated from the staging register. OUT/SETUP occurs on endpoint 0. USBADR is not updated. Device reset occurs. USBADR is set to 0. After the status phase of the SET_ADDRESS descriptor, the DCD has 2 ms to program the USBADR field. This mechanism will ensure this specification is met when the DCD can not write the device address within 2 ms from the SET_ADDRESS status phase. If the DCD writes the USBADR with USBADRA=1 after the SET_ADDRESS data phase (before the prime of the status phase), the USBADR will be programmed instantly at the correct time and meet the 2 ms USB requirement." />
  5881. </BitField>
  5882. <BitField start="25" size="7" name="USBADR" description="USB device address" />
  5883. </Register>
  5884. <Register start="+0x154" size="4" name="PERIODICLISTBASE" access="Read/Write" description="Frame list base address" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5885. <BitField start="0" size="12" name="RESERVED" description="Reserved" />
  5886. <BitField start="12" size="20" name="PERBASE31_12" description="Base Address (Low) These bits correspond to the memory address signals[31:12]." />
  5887. </Register>
  5888. <Register start="+0x158" size="4" name="ENDPOINTLISTADDR" access="Read/Write" description="Address of endpoint list in memory (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5889. <BitField start="0" size="11" name="RESERVED" description="reserved" />
  5890. <BitField start="11" size="21" name="EPBASE31_11" description="Endpoint list pointer (low) These bits correspond to memory address signals 31:11, respectively. This field will reference a list of up to 4 Queue Heads (QH). (i.e. one queue head per endpoint and direction.)" />
  5891. </Register>
  5892. <Register start="+0x158" size="4" name="ASYNCLISTADDR" access="Read/Write" description="Address of endpoint list in memory (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5893. <BitField start="0" size="5" name="RESERVED" description="Reserved" />
  5894. <BitField start="5" size="27" name="ASYBASE31_5" description="Link pointer (Low) LPL These bits correspond to memory address signals 31:5, respectively. This field may only reference a Queue Head (OH)." />
  5895. </Register>
  5896. <Register start="+0x15C" size="4" name="TTCTRL" access="Read/Write" description="Asynchronous buffer status for embedded TT (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5897. <BitField start="0" size="24" name="RESERVED" description="Reserved." />
  5898. <BitField start="24" size="7" name="TTHA" description="Hub address when FS or LS device are connected directly." />
  5899. <BitField start="31" size="1" name="RESERVED" description="Reserved." />
  5900. </Register>
  5901. <Register start="+0x160" size="4" name="BURSTSIZE" access="Read/Write" description="Programmable burst size" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5902. <BitField start="0" size="8" name="RXPBURST" description="Programmable RX burst length This register represents the maximum length of a burst in 32-bit words while moving data from the USB bus to system memory." />
  5903. <BitField start="8" size="8" name="TXPBURST" description="Programmable TX burst length This register represents the maximum length of a burst in 32-bit words while moving data from system memory to the USB bus." />
  5904. <BitField start="16" size="16" name="RESERVED" description="reserved" />
  5905. </Register>
  5906. <Register start="+0x164" size="4" name="TXFILLTUNING" access="Read/Write" description="Host transmit pre-buffer packet tuning (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5907. <BitField start="0" size="8" name="TXSCHOH" description="FIFO burst threshold This register controls the number of data bursts that are posted to the TX latency FIFO in host mode before the packet begins on to the bus. The minimum value is 2 and this value should be a low as possible to maximize USB performance. A higher value can be used in systems with unpredictable latency and/or insufficient bandwidth where the FIFO may underrun because the data transferred from the latency FIFO to USB occurs before it can be replenished from system memory. This value is ignored if the Stream Disable bit in USBMODE register is set." />
  5908. <BitField start="8" size="5" name="TXSCHEATLTH" description="Scheduler health counter This register increments when the host controller fails to fill the TX latency FIFO to the level programmed by TXFIFOTHRES before running out of time to send the packet before the next Start-Of-Frame . This health counter measures the number of times this occurs to provide feedback to selecting a proper TXSCHOH. Writing to this register will clear the counter. The maximum value is 31." />
  5909. <BitField start="13" size="3" name="RESERVED" description="Reserved" />
  5910. <BitField start="16" size="6" name="TXFIFOTHRES" description="Scheduler overhead This register adds an additional fixed offset to the schedule time estimator described above as Tff. As an approximation, the value chosen for this register should limit the number of back-off events captured in the TXSCHHEALTH to less than 10 per second in a highly utilized bus. Choosing a value that is too high for this register is not desired as it can needlessly reduce USB utilization. The time unit represented in this register is 1.267 ms when a device is connected in High-Speed Mode. The time unit represented in this register is 6.333 ms when a device is connected in Low/Full Speed Mode." />
  5911. <BitField start="22" size="10" name="RESERVED" description="Reserved" />
  5912. </Register>
  5913. <Register start="+0x170" size="4" name="ULPIVIEWPORT" access="Read/Write" description="ULPI viewport" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5914. <BitField start="0" size="8" name="ULPIDATWR" description="When a write operation is commanded, the data to be sent is written to this field." />
  5915. <BitField start="8" size="8" name="ULPIDATRD" description="After a read operation completes, the result is placed in this field." />
  5916. <BitField start="16" size="8" name="ULPIADDR" description="When a read or write operation is commanded, the address of the operation is written to this field." />
  5917. <BitField start="24" size="3" name="ULPIPORT" description="For the wakeup or read/write operation to be executed, this value must be written as 0." />
  5918. <BitField start="27" size="1" name="ULPISS" description="ULPI sync state. This bit represents the state of the ULPI interface.">
  5919. <Enum name="IN_ANOTHER_STATE" start="0" description="In another state (ie. carkit, serial, low power)" />
  5920. <Enum name="NORMAL_SYNC_STATE_" start="1" description="Normal Sync. State." />
  5921. </BitField>
  5922. <BitField start="28" size="1" name="RESERVED" description="Reserved" />
  5923. <BitField start="29" size="1" name="ULPIRW" description="ULPI Read/Write control. This bit selects between running a read or write operation.">
  5924. <Enum name="READ" start="0" description="Read" />
  5925. <Enum name="WRITE" start="1" description="Write" />
  5926. </BitField>
  5927. <BitField start="30" size="1" name="ULPIRUN" description="ULPI Read/Write Run. Writing the 1 to this bit will begin the read/write operation. The bit will automatically transition to 0 after the read/write is complete. Once this bit is set, the driver can not set it back to 0. The driver must never executue a wakeup and a read/write operation at the same time." />
  5928. <BitField start="31" size="1" name="ULPIWU" description="ULPI Wake-up. Writing the 1 to this bit will begin the wakeup operation. The bit will automatically transition to 0 after the wakeup is complete. Once this bit is set, the driver can not set it back to 0. The driver must never executue a wakeup and a read/write operation at the same time." />
  5929. </Register>
  5930. <Register start="+0x174" size="4" name="BINTERVAL" access="Read/Write" description="Length of virtual frame" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5931. <BitField start="0" size="4" name="BINT" description="bInterval value" />
  5932. <BitField start="4" size="28" name="RESERVED" description="Reserved" />
  5933. </Register>
  5934. <Register start="+0x178" size="4" name="ENDPTNAK" access="Read/Write" description="Endpoint NAK (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5935. <BitField start="0" size="1" name="EPRN0" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5936. <BitField start="1" size="1" name="EPRN1" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5937. <BitField start="2" size="1" name="EPRN2" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5938. <BitField start="3" size="1" name="EPRN3" description="Rx endpoint NAK Each RX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received OUT or PING token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5939. <BitField start="4" size="12" name="RESERVED" description="Reserved" />
  5940. <BitField start="16" size="1" name="EPTN16" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5941. <BitField start="17" size="1" name="EPTN17" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5942. <BitField start="18" size="1" name="EPTN18" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5943. <BitField start="19" size="1" name="EPTN19" description="Tx endpoint NAK Each TX endpoint has one bit in this field. The bit is set when the device sends a NAK handshake on a received IN token for the corresponding endpoint. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5944. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  5945. </Register>
  5946. <Register start="+0x17C" size="4" name="ENDPTNAKEN" access="Read/Write" description="Endpoint NAK Enable (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5947. <BitField start="0" size="1" name="EPRNE0" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5948. <BitField start="1" size="1" name="EPRNE1" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5949. <BitField start="2" size="1" name="EPRNE2" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5950. <BitField start="3" size="1" name="EPRNE3" description="Rx endpoint NAK enable Each bit enables the corresponding RX NAK bit. If this bit is set and the corresponding RX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5951. <BitField start="4" size="12" name="RESERVED" description="Reserved" />
  5952. <BitField start="16" size="1" name="EPTNE16" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5953. <BitField start="17" size="1" name="EPTNE17" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5954. <BitField start="18" size="1" name="EPTNE18" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5955. <BitField start="19" size="1" name="EPTNE19" description="Tx endpoint NAK Each bit enables the corresponding TX NAK bit. If this bit is set and the corresponding TX endpoint NAK bit is set, the NAK interrupt bit is set. Bit 3 corresponds to endpoint 3. ... Bit 1 corresponds to endpoint 1. Bit 0 corresponds to endpoint 0." />
  5956. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  5957. </Register>
  5958. <Register start="+0x184" size="4" name="PORTSC1_D" access="Read/Write" description="Port 1 status/control (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  5959. <BitField start="0" size="1" name="CCS" description="Current connect status">
  5960. <Enum name="DEVICE_NOT_ATTACHED_" start="0" description="Device not attached A zero indicates that the device did not attach successfully or was forcibly disconnected by the software writing a zero to the Run bit in the USBCMD register. It does not state the device being disconnected or suspended." />
  5961. <Enum name="DEVICE_ATTACHED__A_" start="1" description="Device attached. A one indicates that the device successfully attached and is operating in either high-speed mode or full-speed mode as indicated by the High Speed Port bit in this register." />
  5962. </BitField>
  5963. <BitField start="1" size="1" name="CSC" description="Not used in device mode" />
  5964. <BitField start="2" size="1" name="PE" description="Port enable. This bit is always 1. The device port is always enabled." />
  5965. <BitField start="3" size="1" name="PEC" description="Port enable/disable change This bit is always 0. The device port is always enabled." />
  5966. <BitField start="4" size="2" name="RESERVED" description="Reserved" />
  5967. <BitField start="6" size="1" name="FPR" description="Force port resume After the device has been in Suspend State for 5 ms or more, software must set this bit to one to drive resume signaling before clearing. The Device Controller will set this bit to one if a J-to-K transition is detected while the port is in the Suspend state. The bit will be cleared when the device returns to normal operation. When this bit transitions to a one because a J-to-K transition detected, the Port Change Detect bit in the USBSTS register is set to one as well.">
  5968. <Enum name="NO_RESUME" start="0" description="No resume (K-state) detected/driven on port." />
  5969. <Enum name="RESUME_DETECTED" start="1" description="Resume detected/driven on port." />
  5970. </BitField>
  5971. <BitField start="7" size="1" name="SUSP" description="Suspend In device mode, this is a read-only status bit .">
  5972. <Enum name="PORT_NOT_IN_SUSPEND_" start="0" description="Port not in suspend state" />
  5973. <Enum name="PORT_IN_SUSPEND_STAT" start="1" description="Port in suspend state" />
  5974. </BitField>
  5975. <BitField start="8" size="1" name="PR" description="Port reset In device mode, this is a read-only status bit. A device reset from the USB bus is also indicated in the USBSTS register.">
  5976. <Enum name="PORT_IS_NOT_IN_THE_R" start="0" description="Port is not in the reset state." />
  5977. <Enum name="PORT_IS_IN_THE_RESET" start="1" description="Port is in the reset state." />
  5978. </BitField>
  5979. <BitField start="9" size="1" name="HSP" description="High-speed status This bit is redundant with bits 27:26 (PSPD) in this register. It is implemented for compatibility reasons.">
  5980. <Enum name="NOHISPEED" start="0" description="Host/device connected to the port is not in High-speed mode." />
  5981. <Enum name="HISPEED" start="1" description="Host/device connected to the port is in High-speed mode." />
  5982. </BitField>
  5983. <BitField start="10" size="2" name="LS" description="Not used in device mode." />
  5984. <BitField start="12" size="1" name="PP" description="Not used in device mode." />
  5985. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  5986. <BitField start="14" size="2" name="PIC1_0" description="Port indicator control Writing to this field effects the value of the USB1_IND1:0 pins.">
  5987. <Enum name="OFF" start="0x0" description="Port indicators are off." />
  5988. <Enum name="AMBER" start="0x1" description="amber" />
  5989. <Enum name="GREEN" start="0x2" description="green" />
  5990. <Enum name="UNDEFINED" start="0x3" description="undefined" />
  5991. </BitField>
  5992. <BitField start="16" size="4" name="PTC3_0" description="Port test control Any value other than 0000 indicates that the port is operating in test mode. The FORCE_ENABLE_FS and FORCE ENABLE_LS are extensions to the test mode support specified in the EHCI specification. Writing the PTC field to any of the FORCE_ENABLE_HS/FS/LS values will force the port into the connected and enabled state at the selected speed. Writing the PTC field back to TEST_MODE_DISABLE will allow the port state machines to progress normally from that point. Values 0x7 to 0xF are reserved.">
  5993. <Enum name="TEST_MODE_DISABLE" start="0x0" description="TEST_MODE_DISABLE" />
  5994. <Enum name="J_STATE" start="0x1" description="J_STATE" />
  5995. <Enum name="K_STATE" start="0x2" description="K_STATE" />
  5996. <Enum name="SE0" start="0x3" description="SE0 (host)/NAK (device)" />
  5997. <Enum name="PACKET" start="0x4" description="Packet" />
  5998. <Enum name="FORCE_ENABLE_HS" start="0x5" description="FORCE_ENABLE_HS" />
  5999. <Enum name="FORCE_ENABLE_FS" start="0x6" description="FORCE_ENABLE_FS" />
  6000. </BitField>
  6001. <BitField start="20" size="1" name="RESERVED" description="Not used in device mode. This bit is always 0 in device mode." />
  6002. <BitField start="21" size="1" name="RESERVED" description="Not used in device mode. This bit is always 0 in device mode." />
  6003. <BitField start="22" size="1" name="RESERVED" description="Not used in device mode. This bit is always 0 in device mode." />
  6004. <BitField start="23" size="1" name="PHCD" description="PHY low power suspend - clock disable (PLPSCD) In device mode, The PHY can be put into Low Power Suspend - Clock Disable when the device is not running (USBCMD Run/Stop = 0) or the host has signaled suspend (PORTSC SUSPEND = 1). Low power suspend will be cleared automatically when the host has signaled resume. Before forcing a resume from the device, the device controller driver must clear this bit.">
  6005. <Enum name="ENABLED" start="0" description="Writing a 0 enables the PHY clock. Reading a 0 indicates the status of the PHY clock (enabled)." />
  6006. <Enum name="DISABLED" start="1" description="Writing a 1 disables the PHY clock. Reading a 1 indicates the status of the PHY clock (disabled)." />
  6007. </BitField>
  6008. <BitField start="24" size="1" name="PFSC" description="Port force full speed connect">
  6009. <Enum name="ANYSPEED" start="0" description="Port connects at any speed." />
  6010. <Enum name="FULLSPEED" start="1" description="Writing this bit to a 1 will force the port to only connect at full speed. It disables the chirp sequence that allows the port to identify itself as High-speed. This is useful for testing FS configurations with a HS host, hub or device." />
  6011. </BitField>
  6012. <BitField start="25" size="1" name="RESERVED" description="Reserved" />
  6013. <BitField start="26" size="2" name="PSPD" description="Port speed This register field indicates the speed at which the port is operating.">
  6014. <Enum name="FULL_SPEED" start="0x1" description="Full-speed" />
  6015. <Enum name="INVALID_IN_DEVICE_MO" start="0x2" description="invalid in device mode" />
  6016. <Enum name="HIGH_SPEED" start="0x3" description="High-speed" />
  6017. </BitField>
  6018. <BitField start="28" size="2" name="RESERVED" description="Reserved" />
  6019. <BitField start="30" size="2" name="PTS" description="Parallel transceiver select. All other values are reserved.">
  6020. <Enum name="ULPI" start="0x2" description="ULPI" />
  6021. <Enum name="SERIAL" start="0x3" description="Serial/ 1.1 PHY (Full-speed only)" />
  6022. </BitField>
  6023. </Register>
  6024. <Register start="+0x184" size="4" name="PORTSC1_H" access="Read/Write" description="Port 1 status/control (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6025. <BitField start="0" size="1" name="CCS" description="Current connect status This value reflects the current state of the port and may not correspond directly to the event that caused the CSC bit to be set. This bit is 0 if PP (Port Power bit) is 0. Software clears this bit by writing a 1 to it.">
  6026. <Enum name="NO_DEVICE_IS_PRESENT" start="0" description="No device is present." />
  6027. <Enum name="DEVICE_IS_PRESENT_ON" start="1" description="Device is present on the port." />
  6028. </BitField>
  6029. <BitField start="1" size="1" name="CSC" description="Connect status change Indicates a change has occurred in the port's Current Connect Status. The host/device controller sets this bit for all changes to the port device connect status, even if system software has not cleared an existing connect status change. For example, the insertion status changes twice before system software has cleared the changed condition, hub hardware will be setting an already-set bit (i.e., the bit will remain set). Software clears this bit by writing a one to it. This bit is 0 if PP (Port Power bit) is 0">
  6030. <Enum name="NO_CHANGE_IN_CURRENT" start="0" description="No change in current status." />
  6031. <Enum name="CHANGE_IN_CURRENT_ST" start="1" description="Change in current status." />
  6032. </BitField>
  6033. <BitField start="2" size="1" name="PE" description="Port enable. Ports can only be enabled by the host controller as a part of the reset and enable. Software cannot enable a port by writing a one to this field. Ports can be disabled by either a fault condition (disconnect event or other fault condition) or by the host software. Note that the bit status does not change until the port state actually changes. There may be a delay in disabling or enabling a port due to other host controller and bus events. When the port is disabled. downstream propagation of data is blocked except for reset. This bit is 0 if PP (Port Power bit) is 0.">
  6034. <Enum name="PORT_DISABLED_" start="0" description="Port disabled." />
  6035. <Enum name="PORT_ENABLED_" start="1" description="Port enabled." />
  6036. </BitField>
  6037. <BitField start="3" size="1" name="PEC" description="Port disable/enable change For the root hub, this bit gets set to a one only when a port is disabled due to disconnect on the port or due to the appropriate conditions existing at the EOF2 point (See Chapter 11 of the USB Specification). Software clears this by writing a one to it. This bit is 0 if PP (Port Power bit) is 0,">
  6038. <Enum name="NO_CHANGE_" start="0" description="No change." />
  6039. <Enum name="CHANGED" start="1" description="Port enabled/disabled status has changed." />
  6040. </BitField>
  6041. <BitField start="4" size="1" name="OCA" description="Over-current active This bit will automatically transition from 1 to 0 when the over-current condition is removed.">
  6042. <Enum name="THE_PORT_DOES_NOT_HA" start="0" description="The port does not have an over-current condition." />
  6043. <Enum name="THE_PORT_HAS_CURRENT" start="1" description="The port has currently an over-current condition." />
  6044. </BitField>
  6045. <BitField start="5" size="1" name="OCC" description="Over-current change This bit gets set to one when there is a change to Over-current Active. Software clears this bit by writing a one to this bit position." />
  6046. <BitField start="6" size="1" name="FPR" description="Force port resume Software sets this bit to one to drive resume signaling. The Host Controller sets this bit to one if a J-to-K transition is detected while the port is in the Suspend state. When this bit transitions to a one because a J-to-K transition is detected, the Port Change Detect bit in the USBSTS register is also set to one. This bit will automatically change to zero after the resume sequence is complete. This behavior is different from EHCI where the host controller driver is required to set this bit to a zero after the resume duration is timed in the driver. Note that when the Host controller owns the port, the resume sequence follows the defined sequence documented in the USB Specification Revision 2.0. The resume signaling (Full-speed K) is driven on the port as long as this bit remains a one. This bit will remain a one until the port has switched to the high-speed idle. Writing a zero has no affect because the port controller will time the resume operation clear the bit the port control state switches to HS or FS idle. This bit is 0 if PP (Port Power bit) is 0.">
  6047. <Enum name="NO_RESUME" start="0" description="No resume (K-state) detected/driven on port." />
  6048. <Enum name="RESUME_DETECTED" start="1" description="Resume detected/driven on port." />
  6049. </BitField>
  6050. <BitField start="7" size="1" name="SUSP" description="Suspend Together with the PE (Port enabled bit), this bit describes the port states, see Table 302 Port states as described by the PE and SUSP bits in the PORTSC1 register. The host controller will unconditionally set this bit to zero when software sets the Force Port Resume bit to zero. The host controller ignores a write of zero to this bit. If host software sets this bit to a one when the port is not enabled (i.e. Port enabled bit is a zero) the results are undefined. This bit is 0 if PP (Port Power bit) is 0.">
  6051. <Enum name="PORT_NOT_IN_SUSPEND_" start="0" description="Port not in suspend state" />
  6052. <Enum name="PORT_IN_SUSPEND_STAT" start="1" description="Port in suspend state When in suspend state, downstream propagation of data is blocked on this port, except for port reset. The blocking occurs at the end of the current transaction if a transaction was in progress when this bit was written to 1. In the suspend state, the port is sensitive to resume detection. Note that the bit status does not change until the port is suspended and that there may be a delay in suspending a port if there is a transaction currently in progress on the USB." />
  6053. </BitField>
  6054. <BitField start="8" size="1" name="PR" description="Port reset When software writes a one to this bit the bus-reset sequence as defined in the USB Specification Revision 2.0 is started. This bit will automatically change to zero after the reset sequence is complete. This behavior is different from EHCI where the host controller driver is required to set this bit to a zero after the reset duration is timed in the driver. This bit is 0 if PP (Port Power bit) is 0.">
  6055. <Enum name="NOT_IN_RESET" start="0" description="Port is not in the reset state." />
  6056. <Enum name="PORT_IS_IN_THE_RESET" start="1" description="Port is in the reset state." />
  6057. </BitField>
  6058. <BitField start="9" size="1" name="HSP" description="High-speed status">
  6059. <Enum name="NOHIGHSPEED" start="0" description="Host/device connected to the port is not in High-speed mode." />
  6060. <Enum name="HIGHSPEED" start="1" description="Host/device connected to the port is in High-speed mode." />
  6061. </BitField>
  6062. <BitField start="10" size="2" name="LS" description="Line status These bits reflect the current logical levels of the USB_DP and USB_DM signal lines. USB_DP corresponds to bit 11 and USB_DM to bit 10. In host mode, the use of linestate by the host controller driver is not necessary for this controller (unlike EHCI) because the controller hardware manages the connection of LS and FS.">
  6063. <Enum name="SE0" start="0x0" description="SE0 (USB_DP and USB_DM LOW)" />
  6064. <Enum name="J_STATE" start="0x1" description="J-state (USB_DP HIGH and USB_DM LOW)" />
  6065. <Enum name="K_STATE" start="0x2" description="K-state (USB_DP LOW and USB_DM HIGH)" />
  6066. <Enum name="UNDEFINED" start="0x3" description="Undefined" />
  6067. </BitField>
  6068. <BitField start="12" size="1" name="PP" description="Port power control Host controller requires port power control switches. This bit represents the current setting of the switch (0=off, 1=on). When power is not available on a port (i.e. PP equals a 0), the port is non-functional and will not report attaches, detaches, etc. When an over-current condition is detected on a powered port and PPC is a one, the PP bit in each affected port may be transitioned by the host controller driver from a one to a zero (removing power from the port).">
  6069. <Enum name="PORT_POWER_OFF_" start="0" description="Port power off." />
  6070. <Enum name="PORT_POWER_ON_" start="1" description="Port power on." />
  6071. </BitField>
  6072. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  6073. <BitField start="14" size="2" name="PIC1_0" description="Port indicator control Writing to this field controls the value of the pins USB1_IND1 and USB1_IND0.">
  6074. <Enum name="OFF" start="0x0" description="Port indicators are off." />
  6075. <Enum name="AMBER" start="0x1" description="Amber" />
  6076. <Enum name="GREEN" start="0x2" description="Green" />
  6077. <Enum name="UNDEFINED" start="0x3" description="Undefined" />
  6078. </BitField>
  6079. <BitField start="16" size="4" name="PTC3_0" description="Port test control Any value other than 0000 indicates that the port is operating in test mode. The FORCE_ENABLE_FS and FORCE ENABLE_LS are extensions to the test mode support specified in the EHCI specification. Writing the PTC field to any of the FORCE_ENABLE_{HS/FS/LS} values will force the port into the connected and enabled state at the selected speed. Writing the PTC field back to TEST_MODE_DISABLE will allow the port state machines to progress normally from that point. Values 0x8 to 0xF are reserved.">
  6080. <Enum name="TEST_MODE_DISABLE" start="0x0" description="TEST_MODE_DISABLE" />
  6081. <Enum name="J_STATE" start="0x1" description="J_STATE" />
  6082. <Enum name="K_STATE" start="0x2" description="K_STATE" />
  6083. <Enum name="SE0_NAK" start="0x3" description="SE0 (host)/NAK (device)" />
  6084. <Enum name="PACKET" start="0x4" description="Packet" />
  6085. <Enum name="FORCE_ENABLE_HS" start="0x5" description="FORCE_ENABLE_HS" />
  6086. <Enum name="FORCE_ENABLE_FS" start="0x6" description="FORCE_ENABLE_FS" />
  6087. <Enum name="FORCE_ENABLE_LS" start="0x7" description="FORCE_ENABLE_LS" />
  6088. </BitField>
  6089. <BitField start="20" size="1" name="WKCN" description="Wake on connect enable (WKCNNT_E) This bit is 0 if PP (Port Power bit) is 0">
  6090. <Enum name="DISABLES_THE_PORT_TO" start="0" description="Disables the port to wake up on device connects." />
  6091. <Enum name="ENABLE_DEVICE_CON" start="1" description="Writing this bit to a one enables the port to be sensitive to device connects as wake-up events." />
  6092. </BitField>
  6093. <BitField start="21" size="1" name="WKDC" description="Wake on disconnect enable (WKDSCNNT_E) This bit is 0 if PP (Port Power bit) is 0.">
  6094. <Enum name="DISABLES_THE_PORT_TO" start="0" description="Disables the port to wake up on device disconnects." />
  6095. <Enum name="ENABLE_DEVICE_CON" start="1" description="Writing this bit to a one enables the port to be sensitive to device disconnects as wake-up events." />
  6096. </BitField>
  6097. <BitField start="22" size="1" name="WKOC" description="Wake on over-current enable (WKOC_E)">
  6098. <Enum name="DISABLES_OVERCURRENT" start="0" description="Disables the port to wake up on over-current events." />
  6099. <Enum name="ENABLE_OVERCURRENT" start="1" description="Writing a one to this bit enabled the port to be sensitive to over-current conditions as wake-up events." />
  6100. </BitField>
  6101. <BitField start="23" size="1" name="PHCD" description="PHY low power suspend - clock disable (PLPSCD) In host mode, the PHY can be put into Low Power Suspend - Clock Disable when the downstream device has been put into suspend mode or when no downstream device is connected. Low power suspend is completely under the control of software.">
  6102. <Enum name="ENABLE_PHY_CLK" start="0" description="Writing a 0 enables the PHY clock. Reading a 0 indicates the status of the PHY clock (enabled)." />
  6103. <Enum name="DISABLE_PHY_CLK" start="1" description="Writing a 1 disables the PHY clock. Reading a 1 indicates the status of the PHY clock (disabled)." />
  6104. </BitField>
  6105. <BitField start="24" size="1" name="PFSC" description="Port force full speed connect">
  6106. <Enum name="ANYSPEED" start="0" description="Port connects at any speed." />
  6107. <Enum name="FULLSPEED" start="1" description="Writing this bit to a 1 will force the port to only connect at Full Speed. It disables the chirp sequence that allows the port to identify itself as High Speed. This is useful for testing FS configurations with a HS host, hub or device." />
  6108. </BitField>
  6109. <BitField start="25" size="1" name="RESERVED" description="Reserved" />
  6110. <BitField start="26" size="2" name="PSPD" description="Port speed This register field indicates the speed at which the port is operating. For HS mode operation in the host controller and HS/FS operation in the device controller the port routing steers data to the Protocol engine. For FS and LS mode operation in the host controller, the port routing steers data to the Protocol Engine w/ Embedded Transaction Translator.">
  6111. <Enum name="FULL_SPEED" start="0x0" description="Full-speed" />
  6112. <Enum name="LOW_SPEED" start="0x1" description="Low-speed" />
  6113. <Enum name="HIGH_SPEED" start="0x2" description="High-speed" />
  6114. </BitField>
  6115. <BitField start="28" size="2" name="RESERVED" description="Reserved" />
  6116. <BitField start="30" size="2" name="PTS" description="Parallel transceiver select. All other values are reserved.">
  6117. <Enum name="ULPI" start="0x2" description="ULPI" />
  6118. <Enum name="SERIAL" start="0x3" description="Serial/ 1.1 PHY (Full-speed only)" />
  6119. </BitField>
  6120. </Register>
  6121. <Register start="+0x1A8" size="4" name="USBMODE_D" access="Read/Write" description="USB mode (device mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6122. <BitField start="0" size="2" name="CM1_0" description="Controller mode The controller defaults to an idle state and needs to be initialized to the desired operating mode after reset. This register can only be written once after reset. If it is necessary to switch modes, software must reset the controller by writing to the RESET bit in the USBCMD register before reprogramming this register.">
  6123. <Enum name="IDLE" start="0x0" description="Idle" />
  6124. <Enum name="RESERVED" start="0x1" description="Reserved" />
  6125. <Enum name="DEVICE_CONTROLLER" start="0x2" description="Device controller" />
  6126. <Enum name="HOST_CONTROLLER" start="0x3" description="Host controller" />
  6127. </BitField>
  6128. <BitField start="2" size="1" name="ES" description="Endian select This bit can change the byte ordering of the transfer buffers to match the host microprocessor bus architecture. The bit fields in the microprocessor interface and the DMA data structures (including the setup buffer within the device QH) are unaffected by the value of this bit, because they are based upon 32-bit words.">
  6129. <Enum name="LITTLE_ENDIAN_FIRST" start="0" description="Little endian: first byte referenced in least significant byte of 32-bit word." />
  6130. <Enum name="BIG_ENDIAN_FIRST_BY" start="1" description="Big endian: first byte referenced in most significant byte of 32-bit word." />
  6131. </BitField>
  6132. <BitField start="3" size="1" name="SLOM" description="Setup Lockout mode In device mode, this bit controls behavior of the setup lock mechanism. See Section 18.10.8.">
  6133. <Enum name="SETUP_LOCKOUTS_ON" start="0" description="Setup Lockouts on" />
  6134. <Enum name="SETUP_LOCKOUTS_OFF" start="1" description="Setup Lockouts Off (DCD requires the use of Setup Buffer Tripwire in USBCMD)" />
  6135. </BitField>
  6136. <BitField start="4" size="1" name="SDIS" description="Stream disable mode The use of this feature substantially limits the overall USB performance that can be achieved.">
  6137. <Enum name="NOT_DISABLED" start="0" description="Not disabled" />
  6138. <Enum name="DISABLED_SETTING_TH" start="1" description="Disabled. Setting this bit to one disables double priming on both RX and TX for low bandwidth systems. This mode ensures that when the RX and TX buffers are sufficient to contain an entire packet that the standard double buffering scheme is disabled to prevent overruns/underruns in bandwidth limited systems. Note: In High Speed Mode, all packets received will be responded to with a NYET handshake when stream disable is active." />
  6139. </BitField>
  6140. <BitField start="5" size="1" name="RESERVED" description="Not used in device mode." />
  6141. <BitField start="6" size="26" name="RESERVED" description="Reserved" />
  6142. </Register>
  6143. <Register start="+0x1A8" size="4" name="USBMODE_H" access="Read/Write" description="USB mode (host mode)" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6144. <BitField start="0" size="2" name="CM1_0" description="Controller mode The controller defaults to an idle state and needs to be initialized to the desired operating mode after reset. This register can only be written once after reset. If it is necessary to switch modes, software must reset the controller by writing to the RESET bit in the USBCMD register before reprogramming this register.">
  6145. <Enum name="IDLE" start="0x0" description="Idle" />
  6146. <Enum name="RESERVED" start="0x1" description="Reserved" />
  6147. <Enum name="DEVICE_CONTROLLER" start="0x2" description="Device controller" />
  6148. <Enum name="HOST_CONTROLLER" start="0x3" description="Host controller" />
  6149. </BitField>
  6150. <BitField start="2" size="1" name="ES" description="Endian select This bit can change the byte ordering of the transfer buffers. The bit fields in the microprocessor interface and the DMA data structures (including the setup buffer within the device QH) are unaffected by the value of this bit, because they are based upon 32-bit words.">
  6151. <Enum name="LITTLE_ENDIAN_FIRST" start="0" description="Little endian: first byte referenced in least significant byte of 32-bit word." />
  6152. <Enum name="BIG_ENDIAN_FIRST_BY" start="1" description="Big endian: first byte referenced in most significant byte of 32-bit word." />
  6153. </BitField>
  6154. <BitField start="3" size="1" name="RESERVED" description="Not used in host mode" />
  6155. <BitField start="4" size="1" name="SDIS" description="Stream disable mode The use of this feature substantially limits the overall USB performance that can be achieved.">
  6156. <Enum name="NOT_DISABLED" start="0" description="Not disabled" />
  6157. <Enum name="DISABLED_SETTING_TO" start="1" description="Disabled. Setting to a 1 ensures that overruns/underruns of the latency FIFO are eliminated for low bandwidth systems where the RX and TX buffers are sufficient to contain the entire packet. Enabling stream disable also has the effect of ensuring the the TX latency is filled to capacity before the packet is launched onto the USB. Note: Time duration to pre-fill the FIFO becomes significant when stream disable is active. See TXFILLTUNING to characterize the adjustments needed for the scheduler when using this feature." />
  6158. </BitField>
  6159. <BitField start="5" size="1" name="VBPS" description="VBUS power select">
  6160. <Enum name="LOW" start="0" description="vbus_pwr_select is set LOW." />
  6161. <Enum name="HIGH" start="1" description="vbus_pwr_select is set HIGH" />
  6162. </BitField>
  6163. <BitField start="6" size="26" name="RESERVED" description="Reserved" />
  6164. </Register>
  6165. <Register start="+0x1AC" size="4" name="ENDPTSETUPSTAT" access="Read/Write" description="Endpoint setup status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6166. <BitField start="0" size="1" name="ENDPTSETUPSTAT0" description="Setup endpoint status for logical endpoints. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  6167. <BitField start="1" size="1" name="ENDPTSETUPSTAT1" description="Setup endpoint status for logical endpoints. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  6168. <BitField start="2" size="1" name="ENDPTSETUPSTAT2" description="Setup endpoint status for logical endpoints. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  6169. <BitField start="3" size="1" name="ENDPTSETUPSTAT3" description="Setup endpoint status for logical endpoints. For every setup transaction that is received, a corresponding bit in this register is set to one. Software must clear or acknowledge the setup transfer by writing a one to a respective bit after it has read the setup data from Queue head. The response to a setup packet as in the order of operations and total response time is crucial to limit bus time outs while the setup lockout mechanism is engaged." />
  6170. <BitField start="4" size="28" name="RESERVED" description="Reserved" />
  6171. </Register>
  6172. <Register start="+0x1B0" size="4" name="ENDPTPRIME" access="Read/Write" description="Endpoint initialization" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6173. <BitField start="0" size="1" name="PERB0" description="Prime endpoint receive buffer for physical OUT endpoints. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB3 = endpoint 3" />
  6174. <BitField start="1" size="1" name="PERB1" description="Prime endpoint receive buffer for physical OUT endpoints. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB3 = endpoint 3" />
  6175. <BitField start="2" size="1" name="PERB2" description="Prime endpoint receive buffer for physical OUT endpoints. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB3 = endpoint 3" />
  6176. <BitField start="3" size="1" name="PERB3" description="Prime endpoint receive buffer for physical OUT endpoints. For each OUT endpoint, a corresponding bit is set to 1 by software to request a buffer be prepared for a receive operation for when a USB host initiates a USB OUT transaction. Software should write a one to the corresponding bit whenever posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a receive buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PERB0 = endpoint 0 ... PERB3 = endpoint 3" />
  6177. <BitField start="4" size="12" name="RESERVED" description="Reserved" />
  6178. <BitField start="16" size="1" name="PETB0" description="Prime endpoint transmit buffer for physical IN endpoints. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB3 = endpoint 3" />
  6179. <BitField start="17" size="1" name="PETB1" description="Prime endpoint transmit buffer for physical IN endpoints. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB3 = endpoint 3" />
  6180. <BitField start="18" size="1" name="PETB2" description="Prime endpoint transmit buffer for physical IN endpoints. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB3 = endpoint 3" />
  6181. <BitField start="19" size="1" name="PETB3" description="Prime endpoint transmit buffer for physical IN endpoints. For each IN endpoint a corresponding bit is set to one by software to request a buffer be prepared for a transmit operation in order to respond to a USB IN/INTERRUPT transaction. Software should write a one to the corresponding bit when posting a new transfer descriptor to an endpoint. Hardware will automatically use this bit to begin parsing for a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware will clear this bit when the associated endpoint(s) is (are) successfully primed. PETB0 = endpoint 0 ... PETB3 = endpoint 3" />
  6182. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  6183. </Register>
  6184. <Register start="+0x1B4" size="4" name="ENDPTFLUSH" access="Read/Write" description="Endpoint de-initialization" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6185. <BitField start="0" size="1" name="FERB0" description="Flush endpoint receive buffer for physical OUT endpoints. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB3 = endpoint 3" />
  6186. <BitField start="1" size="1" name="FERB1" description="Flush endpoint receive buffer for physical OUT endpoints. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB3 = endpoint 3" />
  6187. <BitField start="2" size="1" name="FERB2" description="Flush endpoint receive buffer for physical OUT endpoints. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB3 = endpoint 3" />
  6188. <BitField start="3" size="1" name="FERB3" description="Flush endpoint receive buffer for physical OUT endpoints. Writing a one to a bit(s) will clear any primed buffers. FERB0 = endpoint 0 ... FERB3 = endpoint 3" />
  6189. <BitField start="4" size="12" name="RESERVED" description="Reserved" />
  6190. <BitField start="16" size="1" name="FETB0" description="Flush endpoint transmit buffer for physical IN endpoints. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB3 = endpoint 3" />
  6191. <BitField start="17" size="1" name="FETB1" description="Flush endpoint transmit buffer for physical IN endpoints. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB3 = endpoint 3" />
  6192. <BitField start="18" size="1" name="FETB2" description="Flush endpoint transmit buffer for physical IN endpoints. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB3 = endpoint 3" />
  6193. <BitField start="19" size="1" name="FETB3" description="Flush endpoint transmit buffer for physical IN endpoints. Writing a one to a bit(s) will clear any primed buffers. FETB0 = endpoint 0 ... FETB3 = endpoint 3" />
  6194. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  6195. </Register>
  6196. <Register start="+0x1B8" size="4" name="ENDPTSTAT" access="ReadOnly" description="Endpoint status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6197. <BitField start="0" size="1" name="ERBR0" description="Endpoint receive buffer ready for physical OUT endpoints. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR3 = endpoint 3" />
  6198. <BitField start="1" size="1" name="ERBR1" description="Endpoint receive buffer ready for physical OUT endpoints. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR3 = endpoint 3" />
  6199. <BitField start="2" size="1" name="ERBR2" description="Endpoint receive buffer ready for physical OUT endpoints. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR3 = endpoint 3" />
  6200. <BitField start="3" size="1" name="ERBR3" description="Endpoint receive buffer ready for physical OUT endpoints. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ERBR0 = endpoint 0 ... ERBR3 = endpoint 3" />
  6201. <BitField start="4" size="12" name="RESERVED" description="Reserved" />
  6202. <BitField start="16" size="1" name="ETBR0" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR3 = endpoint 3" />
  6203. <BitField start="17" size="1" name="ETBR1" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR3 = endpoint 3" />
  6204. <BitField start="18" size="1" name="ETBR2" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR3 = endpoint 3" />
  6205. <BitField start="19" size="1" name="ETBR3" description="Endpoint transmit buffer ready for physical IN endpoints 3 to 0. This bit is set to 1 by hardware as a response to receiving a command from a corresponding bit in the ENDPTPRIME register. ETBR0 = endpoint 0 ... ETBR3 = endpoint 3" />
  6206. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  6207. </Register>
  6208. <Register start="+0x1BC" size="4" name="ENDPTCOMPLETE" access="Read/Write" description="Endpoint complete" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6209. <BitField start="0" size="1" name="ERCE0" description="Endpoint receive complete event for physical OUT endpoints. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE3 = endpoint 3" />
  6210. <BitField start="1" size="1" name="ERCE1" description="Endpoint receive complete event for physical OUT endpoints. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE3 = endpoint 3" />
  6211. <BitField start="2" size="1" name="ERCE2" description="Endpoint receive complete event for physical OUT endpoints. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE3 = endpoint 3" />
  6212. <BitField start="3" size="1" name="ERCE3" description="Endpoint receive complete event for physical OUT endpoints. This bit is set to 1 by hardware when receive event (OUT/SETUP) occurred. ERCE0 = endpoint 0 ... ERCE3 = endpoint 3" />
  6213. <BitField start="4" size="12" name="RESERVED" description="Reserved" />
  6214. <BitField start="16" size="1" name="ETCE0" description="Endpoint transmit complete event for physical IN endpoints. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE3 = endpoint 3" />
  6215. <BitField start="17" size="1" name="ETCE1" description="Endpoint transmit complete event for physical IN endpoints. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE3 = endpoint 3" />
  6216. <BitField start="18" size="1" name="ETCE2" description="Endpoint transmit complete event for physical IN endpoints. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE3 = endpoint 3" />
  6217. <BitField start="19" size="1" name="ETCE3" description="Endpoint transmit complete event for physical IN endpoints. This bit is set to 1 by hardware when a transmit event (IN/INTERRUPT) occurred. ETCE0 = endpoint 0 ... ETCE3 = endpoint 3" />
  6218. <BitField start="20" size="12" name="RESERVED" description="Reserved" />
  6219. </Register>
  6220. <Register start="+0x1C0" size="4" name="ENDPTCTRL0" access="Read/Write" description="Endpoint control 0" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6221. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  6222. <Enum name="ENDPOINT_OK_" start="0" description="Endpoint ok." />
  6223. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request. After receiving a SETUP request, this bit will continue to be cleared by hardware until the associated ENDSETUPSTAT bit is cleared.[1]" />
  6224. </BitField>
  6225. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  6226. <BitField start="2" size="2" name="RXT" description="Endpoint type Endpoint 0 is always a control endpoint." />
  6227. <BitField start="4" size="3" name="RESERVED" description="Reserved" />
  6228. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable Endpoint enabled. Control endpoint 0 is always enabled. This bit is always 1." />
  6229. <BitField start="8" size="8" name="RESERVED" description="Reserved" />
  6230. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  6231. <Enum name="ENDPOINT_OK_" start="0" description="Endpoint ok." />
  6232. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request. After receiving a SETUP request, this bit will continue to be cleared by hardware until the associated ENDSETUPSTAT bit is cleared.[1]" />
  6233. </BitField>
  6234. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  6235. <BitField start="18" size="2" name="TXT" description="Endpoint type Endpoint 0 is always a control endpoint." />
  6236. <BitField start="20" size="3" name="RESERVED" description="Reserved" />
  6237. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable Endpoint enabled. Control endpoint 0 is always enabled. This bit is always 1." />
  6238. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  6239. </Register>
  6240. <Register start="+0x1C4+0" size="4" name="ENDPTCTRL1" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6241. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  6242. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  6243. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request.[1]" />
  6244. </BitField>
  6245. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  6246. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  6247. <Enum name="CONTROL" start="0x0" description="Control" />
  6248. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  6249. <Enum name="BULK" start="0x2" description="Bulk" />
  6250. <Enum name="RESERVED" start="0x3" description="Reserved" />
  6251. </BitField>
  6252. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  6253. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  6254. <Enum name="DISABLED" start="0" description="Disabled" />
  6255. <Enum name="ENABLED" start="1" description="Enabled" />
  6256. </BitField>
  6257. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  6258. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  6259. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  6260. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  6261. </BitField>
  6262. <BitField start="8" size="8" name="RESERVED" description="Reserved" />
  6263. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  6264. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  6265. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request.[1]" />
  6266. </BitField>
  6267. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  6268. <BitField start="18" size="2" name="TXT" description="Tx endpoint type">
  6269. <Enum name="CONTROL" start="0x0" description="Control" />
  6270. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  6271. <Enum name="BULK" start="0x2" description="Bulk" />
  6272. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  6273. </BitField>
  6274. <BitField start="20" size="1" name="RESERVED" description="Reserved" />
  6275. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  6276. <Enum name="ENABLED" start="0" description="Enabled" />
  6277. <Enum name="DISABLED" start="1" description="Disabled" />
  6278. </BitField>
  6279. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  6280. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  6281. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  6282. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  6283. </BitField>
  6284. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  6285. </Register>
  6286. <Register start="+0x1C4+4" size="4" name="ENDPTCTRL2" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6287. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  6288. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  6289. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request.[1]" />
  6290. </BitField>
  6291. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  6292. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  6293. <Enum name="CONTROL" start="0x0" description="Control" />
  6294. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  6295. <Enum name="BULK" start="0x2" description="Bulk" />
  6296. <Enum name="RESERVED" start="0x3" description="Reserved" />
  6297. </BitField>
  6298. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  6299. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  6300. <Enum name="DISABLED" start="0" description="Disabled" />
  6301. <Enum name="ENABLED" start="1" description="Enabled" />
  6302. </BitField>
  6303. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  6304. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  6305. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  6306. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  6307. </BitField>
  6308. <BitField start="8" size="8" name="RESERVED" description="Reserved" />
  6309. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  6310. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  6311. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request.[1]" />
  6312. </BitField>
  6313. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  6314. <BitField start="18" size="2" name="TXT" description="Tx endpoint type">
  6315. <Enum name="CONTROL" start="0x0" description="Control" />
  6316. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  6317. <Enum name="BULK" start="0x2" description="Bulk" />
  6318. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  6319. </BitField>
  6320. <BitField start="20" size="1" name="RESERVED" description="Reserved" />
  6321. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  6322. <Enum name="ENABLED" start="0" description="Enabled" />
  6323. <Enum name="DISABLED" start="1" description="Disabled" />
  6324. </BitField>
  6325. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  6326. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  6327. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  6328. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  6329. </BitField>
  6330. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  6331. </Register>
  6332. <Register start="+0x1C4+8" size="4" name="ENDPTCTRL3" access="Read/Write" description="Endpoint control " reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  6333. <BitField start="0" size="1" name="RXS" description="Rx endpoint stall">
  6334. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  6335. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request.[1]" />
  6336. </BitField>
  6337. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  6338. <BitField start="2" size="2" name="RXT" description="Endpoint type">
  6339. <Enum name="CONTROL" start="0x0" description="Control" />
  6340. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  6341. <Enum name="BULK" start="0x2" description="Bulk" />
  6342. <Enum name="RESERVED" start="0x3" description="Reserved" />
  6343. </BitField>
  6344. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  6345. <BitField start="5" size="1" name="RXI" description="Rx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  6346. <Enum name="DISABLED" start="0" description="Disabled" />
  6347. <Enum name="ENABLED" start="1" description="Enabled" />
  6348. </BitField>
  6349. <BitField start="6" size="1" name="RXR" description="Rx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  6350. <BitField start="7" size="1" name="RXE" description="Rx endpoint enable An endpoint should be enabled only after it has been configured.">
  6351. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  6352. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  6353. </BitField>
  6354. <BitField start="8" size="8" name="RESERVED" description="Reserved" />
  6355. <BitField start="16" size="1" name="TXS" description="Tx endpoint stall">
  6356. <Enum name="ENDPOINT_OK_THIS_BI" start="0" description="Endpoint ok. This bit will be cleared automatically upon receipt of a SETUP request if this Endpoint is configured as a Control Endpoint, and this bit will continue to be cleared by hardware until the associated ENDPTSETUPSTAT bit is cleared." />
  6357. <Enum name="ENDPOINT_STALLED_SOF" start="1" description="Endpoint stalled Software can write a one to this bit to force the endpoint to return a STALL handshake to the Host. It will continue returning STALL until the bit is cleared by software, or it will automatically be cleared upon receipt of a new SETUP request.[1]" />
  6358. </BitField>
  6359. <BitField start="17" size="1" name="RESERVED" description="Reserved" />
  6360. <BitField start="18" size="2" name="TXT" description="Tx endpoint type">
  6361. <Enum name="CONTROL" start="0x0" description="Control" />
  6362. <Enum name="ISOCHRONOUS" start="0x1" description="Isochronous" />
  6363. <Enum name="BULK" start="0x2" description="Bulk" />
  6364. <Enum name="INTERRUPT" start="0x3" description="Interrupt" />
  6365. </BitField>
  6366. <BitField start="20" size="1" name="RESERVED" description="Reserved" />
  6367. <BitField start="21" size="1" name="TXI" description="Tx data toggle inhibit This bit is only used for test and should always be written as zero. Writing a one to this bit will cause this endpoint to ignore the data toggle sequence and always accept data packets regardless of their data PID.">
  6368. <Enum name="ENABLED" start="0" description="Enabled" />
  6369. <Enum name="DISABLED" start="1" description="Disabled" />
  6370. </BitField>
  6371. <BitField start="22" size="1" name="TXR" description="Tx data toggle reset Write 1 to reset the PID sequence. Whenever a configuration event is received for this Endpoint, software must write a one to this bit in order to synchronize the data PIDs between the host and device." />
  6372. <BitField start="23" size="1" name="TXE" description="Tx endpoint enable An endpoint should be enabled only after it has been configured">
  6373. <Enum name="ENDPOINT_DISABLED_" start="0" description="Endpoint disabled." />
  6374. <Enum name="ENDPOINT_ENABLED_" start="1" description="Endpoint enabled." />
  6375. </BitField>
  6376. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  6377. </Register>
  6378. </RegisterGroup>
  6379. <RegisterGroup name="LCD" start="0x40008000" description="LCD controller ">
  6380. <Register start="+0x000" size="4" name="TIMH" access="Read/Write" description="Horizontal Timing Control register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6381. <BitField start="0" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6382. <BitField start="2" size="6" name="PPL" description="Pixels-per-line. The PPL bit field specifies the number of pixels in each line or row of the screen. PPL is a 6-bit value that represents between 16 and 1024 pixels per line. PPL counts the number of pixel clocks that occur before the HFP is applied. Program the value required divided by 16, minus 1. Actual pixels-per-line = 16 * (PPL + 1). For example, to obtain 320 pixels per line, program PPL as (320/16) -1 = 19." />
  6383. <BitField start="8" size="8" name="HSW" description="Horizontal synchronization pulse width. The 8-bit HSW field specifies the pulse width of the line clock in passive mode, or the horizontal synchronization pulse in active mode. Program with desired value minus 1." />
  6384. <BitField start="16" size="8" name="HFP" description="Horizontal front porch. The 8-bit HFP field sets the number of pixel clock intervals at the end of each line or row of pixels, before the LCD line clock is pulsed. When a complete line of pixels is transmitted to the LCD driver, the value in HFP counts the number of pixel clocks to wait before asserting the line clock. HFP can generate a period of 1-256 pixel clock cycles. Program with desired value minus 1." />
  6385. <BitField start="24" size="8" name="HBP" description="Horizontal back porch. The 8-bit HBP field is used to specify the number of pixel clock periods inserted at the beginning of each line or row of pixels. After the line clock for the previous line has been deasserted, the value in HBP counts the number of pixel clocks to wait before starting the next display line. HBP can generate a delay of 1-256 pixel clock cycles. Program with desired value minus 1." />
  6386. </Register>
  6387. <Register start="+0x004" size="4" name="TIMV" access="Read/Write" description="Vertical Timing Control register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6388. <BitField start="0" size="10" name="LPP" description="Lines per panel. This is the number of active lines per screen. The LPP field specifies the total number of lines or rows on the LCD panel being controlled. LPP is a 10 bit value allowing between 1 and 1024 lines. Program the register with the number of lines per LCD panel, minus 1. For dual panel displays, program the register with the number of lines on each of the upper and lower panels." />
  6389. <BitField start="10" size="6" name="VSW" description="Vertical synchronization pulse width. This is the number of horizontal synchronization lines. The 6 bit VSW field specifies the pulse width of the vertical synchronization pulse. Program the register with the number of lines required, minus one. The number of horizontal synchronization lines must be small (for example, program to zero) for passive STN LCDs. The higher the value the worse the contrast on STN LCDs." />
  6390. <BitField start="16" size="8" name="VFP" description="Vertical front porch. This is the number of inactive lines at the end of a frame, before the vertical synchronization period. The 8 bit VFP field specifies the number of line clocks to insert at the end of each frame. When a complete frame of pixels is transmitted to the LCD display, the value in VFP is used to count the number of line clock periods to wait. After the count has elapsed, the vertical synchronization signal, LCDFP, is asserted in active mode, or extra line clocks are inserted as specified by the VSW bit field in passive mode. VFP generates 0-255 line clock cycles. Program to zero on passive displays for improved contrast." />
  6391. <BitField start="24" size="8" name="VBP" description="Vertical back porch. This is the number of inactive lines at the start of a frame, after the vertical synchronization period. The 8 bit VBP field specifies the number of line clocks inserted at the beginning of each frame. The VBP count starts immediately after the vertical synchronization signal for the previous frame has been negated for active mode, or the extra line clocks have been inserted as specified by the VSW bit field in passive mode. After this has occurred, the count value in VBP sets the number of line clock periods inserted before the next frame. VBP generates 0-255 extra line clock cycles. Program to zero on passive displays for improved contrast." />
  6392. </Register>
  6393. <Register start="+0x008" size="4" name="POL" access="Read/Write" description="Clock and Signal Polarity Control register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6394. <BitField start="0" size="5" name="PCD_LO" description="Lower five bits of panel clock divisor. The ten-bit PCD field, comprising PCD_HI (bits 31:27 of this register) and PCD_LO, is used to derive the LCD panel clock frequency LCDDCLK from the input clock, LCDDCLK = LCDCLK/(PCD+2). For monochrome STN displays with a 4 or 8-bit interface, the panel clock is a factor of four and eight down from the actual individual pixel clock rate. For color STN displays, 22/3 pixels are output per LCDDCLK cycle, so the panel clock is 0.375 times the pixel rate. For TFT displays, the pixel clock divider can be bypassed by setting the BCD bit in this register. Note: data path latency forces some restrictions on the usable minimum values for the panel clock divider in STN modes: Single panel color mode, PCD = 1 (LCDDCLK = LCDCLK/3). Dual panel color mode, PCD = 4 (LCDDCLK = LCDCLK/6). Single panel monochrome 4-bit interface mode, PCD = 2(LCDDCLK = LCDCLK/4). Dual panel monochrome 4-bit interface mode and single panel monochrome 8-bit interface mode, PCD = 6(LCDDCLK = LCDCLK/8). Dual panel monochrome 8-bit interface mode, PCD = 14(LCDDCLK = LCDCLK/16)." />
  6395. <BitField start="5" size="1" name="CLKSEL" description="Clock Select. This bit controls the selection of the source for LCDCLK. 0 = the clock source for the LCD block is CCLK. 1 = the clock source for the LCD block is LCDCLKIN (external clock input for the LVD)." />
  6396. <BitField start="6" size="5" name="ACB" description="AC bias pin frequency. The AC bias pin frequency is only applicable to STN displays. These require the pixel voltage polarity to periodically reverse to prevent damage caused by DC charge accumulation. Program this field with the required value minus one to apply the number of line clocks between each toggle of the AC bias pin, LCDENAB. This field has no effect if the LCD is operating in TFT mode, when the LCDENAB pin is used as a data enable signal." />
  6397. <BitField start="11" size="1" name="IVS" description="Invert vertical synchronization. The IVS bit inverts the polarity of the LCDFP signal. 0 = LCDFP pin is active HIGH and inactive LOW. 1 = LCDFP pin is active LOW and inactive HIGH." />
  6398. <BitField start="12" size="1" name="IHS" description="Invert horizontal synchronization. The IHS bit inverts the polarity of the LCDLP signal. 0 = LCDLP pin is active HIGH and inactive LOW. 1 = LCDLP pin is active LOW and inactive HIGH." />
  6399. <BitField start="13" size="1" name="IPC" description="Invert panel clock. The IPC bit selects the edge of the panel clock on which pixel data is driven out onto the LCD data lines. 0 = Data is driven on the LCD data lines on the rising edge of LCDDCLK. 1 = Data is driven on the LCD data lines on the falling edge of LCDDCLK." />
  6400. <BitField start="14" size="1" name="IOE" description="Invert output enable. This bit selects the active polarity of the output enable signal in TFT mode. In this mode, the LCDENAB pin is used as an enable that indicates to the LCD panel when valid display data is available. In active display mode, data is driven onto the LCD data lines at the programmed edge of LCDDCLK when LCDENAB is in its active state. 0 = LCDENAB output pin is active HIGH in TFT mode. 1 = LCDENAB output pin is active LOW in TFT mode." />
  6401. <BitField start="15" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6402. <BitField start="16" size="10" name="CPL" description="Clocks per line. This field specifies the number of actual LCDDCLK clocks to the LCD panel on each line. This is the number of PPL divided by either 1 (for TFT), 4 or 8 (for monochrome passive), 2 2/3 (for color passive), minus one. This must be correctly programmed in addition to the PPL bit in the TIMH register for the LCD display to work correctly." />
  6403. <BitField start="26" size="1" name="BCD" description="Bypass pixel clock divider. Setting this to 1 bypasses the pixel clock divider logic. This is mainly used for TFT displays." />
  6404. <BitField start="27" size="5" name="PCD_HI" description="Upper five bits of panel clock divisor. See description for PCD_LO, in bits [4:0] of this register." />
  6405. </Register>
  6406. <Register start="+0x00C" size="4" name="LE" access="Read/Write" description="Line End Control register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6407. <BitField start="0" size="7" name="LED" description="Line-end delay. Controls Line-end signal delay from the rising-edge of the last panel clock, LCDDCLK. Program with number of LCDCLK clock periods minus 1." />
  6408. <BitField start="7" size="9" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6409. <BitField start="16" size="1" name="LEE" description="LCD Line end enable. 0 = LCDLE disabled (held LOW). 1 = LCDLE signal active." />
  6410. <BitField start="17" size="15" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6411. </Register>
  6412. <Register start="+0x010" size="4" name="UPBASE" access="Read/Write" description="Upper Panel Frame Base Address register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6413. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6414. <BitField start="3" size="29" name="LCDUPBASE" description="LCD upper panel base address. This is the start address of the upper panel frame data in memory and is doubleword aligned." />
  6415. </Register>
  6416. <Register start="+0x014" size="4" name="LPBASE" access="Read/Write" description="Lower Panel Frame Base Address register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6417. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6418. <BitField start="3" size="29" name="LCDLPBASE" description="LCD lower panel base address. This is the start address of the lower panel frame data in memory and is doubleword aligned." />
  6419. </Register>
  6420. <Register start="+0x018" size="4" name="CTRL" access="Read/Write" description="LCD Control register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6421. <BitField start="0" size="1" name="LCDEN" description="LCD enable control bit. 0 = LCD disabled. Signals LCDLP, LCDDCLK, LCDFP, LCDENAB, and LCDLE are low. 1 = LCD enabled. Signals LCDLP, LCDDCLK, LCDFP, LCDENAB, and LCDLE are high. See LCD power-up and power-down sequence for details on LCD power sequencing." />
  6422. <BitField start="1" size="3" name="LCDBPP" description="LCD bits per pixel: Selects the number of bits per LCD pixel: 000 = 1 bpp. 001 = 2 bpp. 010 = 4 bpp. 011 = 8 bpp. 100 = 16 bpp. 101 = 24 bpp (TFT panel only). 110 = 16 bpp, 5:6:5 mode. 111 = 12 bpp, 4:4:4 mode." />
  6423. <BitField start="4" size="1" name="LCDBW" description="STN LCD monochrome/color selection. 0 = STN LCD is color. 1 = STN LCD is monochrome. This bit has no meaning in TFT mode." />
  6424. <BitField start="5" size="1" name="LCDTFT" description="LCD panel TFT type selection. 0 = LCD is an STN display. Use gray scaler. 1 = LCD is a TFT display. Do not use gray scaler." />
  6425. <BitField start="6" size="1" name="LCDMONO8" description="Monochrome LCD interface width. This bit controls whether a monochrome STN LCD uses a 4 or 8-bit parallel interface. It has no meaning in other modes and must be programmed to zero. 0 = monochrome LCD uses a 4-bit interface. 1 = monochrome LCD uses a 8-bit interface." />
  6426. <BitField start="7" size="1" name="LCDDUAL" description="Single or Dual LCD panel selection. STN LCD interface is: 0 = single-panel. 1 = dual-panel." />
  6427. <BitField start="8" size="1" name="BGR" description="Color format selection. 0 = RGB: normal output. 1 = BGR: red and blue swapped." />
  6428. <BitField start="9" size="1" name="BEBO" description="Big-endian Byte Order. Controls byte ordering in memory: 0 = little-endian byte order. 1 = big-endian byte order." />
  6429. <BitField start="10" size="1" name="BEPO" description="Big-Endian Pixel Ordering. Controls pixel ordering within a byte: 0 = little-endian ordering within a byte. 1 = big-endian pixel ordering within a byte. The BEPO bit selects between little and big-endian pixel packing for 1, 2, and 4 bpp display modes, it has no effect on 8 or 16 bpp pixel formats. See Pixel serializer for more information on the data format." />
  6430. <BitField start="11" size="1" name="LCDPWR" description="LCD power enable. 0 = power not gated through to LCD panel and LCDV[23:0] signals disabled, (held LOW). 1 = power gated through to LCD panel and LCDV[23:0] signals enabled, (active). See LCD power-up and power-down sequence for details on LCD power sequencing." />
  6431. <BitField start="12" size="2" name="LCDVCOMP" description="LCD Vertical Compare Interrupt. Generate VComp interrupt at: 00 = start of vertical synchronization. 01 = start of back porch. 10 = start of active video. 11 = start of front porch." />
  6432. <BitField start="14" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6433. <BitField start="16" size="1" name="WATERMARK" description="LCD DMA FIFO watermark level. Controls when DMA requests are generated: 0 = An LCD DMA request is generated when either of the DMA FIFOs have four or more empty locations. 1 = An LCD DMA request is generated when either of the DMA FIFOs have eight or more empty locations." />
  6434. <BitField start="17" size="15" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6435. </Register>
  6436. <Register start="+0x01C" size="4" name="INTMSK" access="Read/Write" description="Interrupt Mask register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6437. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6438. <BitField start="1" size="1" name="FUFIM" description="FIFO underflow interrupt enable. 0: The FIFO underflow interrupt is disabled. 1: Interrupt will be generated when the FIFO underflows." />
  6439. <BitField start="2" size="1" name="LNBUIM" description="LCD next base address update interrupt enable. 0: The base address update interrupt is disabled. 1: Interrupt will be generated when the LCD base address registers have been updated from the next address registers." />
  6440. <BitField start="3" size="1" name="VCOMPIM" description="Vertical compare interrupt enable. 0: The vertical compare time interrupt is disabled. 1: Interrupt will be generated when the vertical compare time (as defined by LcdVComp field in the CTRL register) is reached." />
  6441. <BitField start="4" size="1" name="BERIM" description="AHB master error interrupt enable. 0: The AHB Master error interrupt is disabled. 1: Interrupt will be generated when an AHB Master error occurs." />
  6442. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6443. </Register>
  6444. <Register start="+0x020" size="4" name="INTRAW" access="ReadOnly" description="Raw Interrupt Status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6445. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6446. <BitField start="1" size="1" name="FUFRIS" description="FIFO underflow raw interrupt status. Set when either the upper or lower DMA FIFOs have been read accessed when empty causing an underflow condition to occur. Generates an interrupt if the FUFIM bit in the INTMSK register is set." />
  6447. <BitField start="2" size="1" name="LNBURIS" description="LCD next address base update raw interrupt status. Mode dependent. Set when the current base address registers have been successfully updated by the next address registers. Signifies that a new next address can be loaded if double buffering is in use. Generates an interrupt if the LNBUIM bit in the INTMSK register is set." />
  6448. <BitField start="3" size="1" name="VCOMPRIS" description="Vertical compare raw interrupt status. Set when one of the four vertical regions is reached, as selected by the LcdVComp bits in the CTRL register. Generates an interrupt if the VCompIM bit in the INTMSK register is set." />
  6449. <BitField start="4" size="1" name="BERRAW" description="AHB master bus error raw interrupt status. Set when the AHB master interface receives a bus error response from a slave. Generates an interrupt if the BERIM bit in the INTMSK register is set." />
  6450. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6451. </Register>
  6452. <Register start="+0x024" size="4" name="INTSTAT" access="ReadOnly" description="Masked Interrupt Status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6453. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6454. <BitField start="1" size="1" name="FUFMIS" description="FIFO underflow masked interrupt status. Set when the both the FUFRIS bit in the INTRAW register and the FUFIM bit in the INTMSK register are set." />
  6455. <BitField start="2" size="1" name="LNBUMIS" description="LCD next address base update masked interrupt status. Set when the both the LNBURIS bit in the INTRAW register and the LNBUIM bit in the INTMSK register are set." />
  6456. <BitField start="3" size="1" name="VCOMPMIS" description="Vertical compare masked interrupt status. Set when the both the VCompRIS bit in the INTRAW register and the VCompIM bit in the INTMSK register are set." />
  6457. <BitField start="4" size="1" name="BERMIS" description="AHB master bus error masked interrupt status. Set when the both the BERRAW bit in the INTRAW register and the BERIM bit in the INTMSK register are set." />
  6458. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6459. </Register>
  6460. <Register start="+0x028" size="4" name="INTCLR" access="WriteOnly" description="Interrupt Clear register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6461. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6462. <BitField start="1" size="1" name="FUFIC" description="FIFO underflow interrupt clear. Writing a 1 to this bit clears the FIFO underflow interrupt." />
  6463. <BitField start="2" size="1" name="LNBUIC" description="LCD next address base update interrupt clear. Writing a 1 to this bit clears the LCD next address base update interrupt." />
  6464. <BitField start="3" size="1" name="VCOMPIC" description="Vertical compare interrupt clear. Writing a 1 to this bit clears the vertical compare interrupt." />
  6465. <BitField start="4" size="1" name="BERIC" description="AHB master error interrupt clear. Writing a 1 to this bit clears the AHB master error interrupt." />
  6466. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  6467. </Register>
  6468. <Register start="+0x02C" size="4" name="UPCURR" access="ReadOnly" description="Upper Panel Current Address Value register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6469. <BitField start="0" size="32" name="LCDUPCURR" description="LCD Upper Panel Current Address. Contains the current LCD upper panel data DMA address." />
  6470. </Register>
  6471. <Register start="+0x030" size="4" name="LPCURR" access="ReadOnly" description="Lower Panel Current Address Value register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6472. <BitField start="0" size="32" name="LCDLPCURR" description="LCD Lower Panel Current Address. Contains the current LCD lower panel data DMA address." />
  6473. </Register>
  6474. <Register start="+0x200+0" size="4" name="PAL[0]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6475. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6476. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6477. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6478. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6479. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6480. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6481. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6482. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6483. </Register>
  6484. <Register start="+0x200+4" size="4" name="PAL[1]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6485. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6486. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6487. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6488. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6489. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6490. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6491. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6492. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6493. </Register>
  6494. <Register start="+0x200+8" size="4" name="PAL[2]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6495. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6496. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6497. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6498. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6499. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6500. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6501. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6502. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6503. </Register>
  6504. <Register start="+0x200+12" size="4" name="PAL[3]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6505. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6506. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6507. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6508. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6509. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6510. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6511. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6512. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6513. </Register>
  6514. <Register start="+0x200+16" size="4" name="PAL[4]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6515. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6516. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6517. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6518. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6519. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6520. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6521. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6522. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6523. </Register>
  6524. <Register start="+0x200+20" size="4" name="PAL[5]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6525. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6526. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6527. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6528. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6529. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6530. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6531. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6532. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6533. </Register>
  6534. <Register start="+0x200+24" size="4" name="PAL[6]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6535. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6536. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6537. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6538. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6539. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6540. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6541. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6542. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6543. </Register>
  6544. <Register start="+0x200+28" size="4" name="PAL[7]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6545. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6546. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6547. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6548. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6549. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6550. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6551. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6552. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6553. </Register>
  6554. <Register start="+0x200+32" size="4" name="PAL[8]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6555. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6556. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6557. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6558. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6559. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6560. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6561. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6562. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6563. </Register>
  6564. <Register start="+0x200+36" size="4" name="PAL[9]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6565. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6566. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6567. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6568. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6569. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6570. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6571. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6572. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6573. </Register>
  6574. <Register start="+0x200+40" size="4" name="PAL[10]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6575. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6576. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6577. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6578. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6579. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6580. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6581. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6582. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6583. </Register>
  6584. <Register start="+0x200+44" size="4" name="PAL[11]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6585. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6586. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6587. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6588. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6589. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6590. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6591. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6592. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6593. </Register>
  6594. <Register start="+0x200+48" size="4" name="PAL[12]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6595. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6596. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6597. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6598. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6599. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6600. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6601. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6602. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6603. </Register>
  6604. <Register start="+0x200+52" size="4" name="PAL[13]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6605. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6606. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6607. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6608. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6609. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6610. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6611. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6612. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6613. </Register>
  6614. <Register start="+0x200+56" size="4" name="PAL[14]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6615. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6616. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6617. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6618. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6619. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6620. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6621. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6622. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6623. </Register>
  6624. <Register start="+0x200+60" size="4" name="PAL[15]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6625. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6626. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6627. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6628. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6629. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6630. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6631. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6632. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6633. </Register>
  6634. <Register start="+0x200+64" size="4" name="PAL[16]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6635. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6636. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6637. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6638. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6639. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6640. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6641. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6642. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6643. </Register>
  6644. <Register start="+0x200+68" size="4" name="PAL[17]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6645. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6646. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6647. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6648. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6649. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6650. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6651. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6652. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6653. </Register>
  6654. <Register start="+0x200+72" size="4" name="PAL[18]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6655. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6656. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6657. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6658. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6659. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6660. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6661. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6662. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6663. </Register>
  6664. <Register start="+0x200+76" size="4" name="PAL[19]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6665. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6666. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6667. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6668. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6669. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6670. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6671. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6672. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6673. </Register>
  6674. <Register start="+0x200+80" size="4" name="PAL[20]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6675. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6676. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6677. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6678. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6679. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6680. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6681. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6682. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6683. </Register>
  6684. <Register start="+0x200+84" size="4" name="PAL[21]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6685. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6686. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6687. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6688. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6689. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6690. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6691. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6692. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6693. </Register>
  6694. <Register start="+0x200+88" size="4" name="PAL[22]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6695. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6696. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6697. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6698. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6699. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6700. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6701. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6702. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6703. </Register>
  6704. <Register start="+0x200+92" size="4" name="PAL[23]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6705. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6706. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6707. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6708. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6709. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6710. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6711. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6712. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6713. </Register>
  6714. <Register start="+0x200+96" size="4" name="PAL[24]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6715. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6716. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6717. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6718. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6719. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6720. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6721. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6722. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6723. </Register>
  6724. <Register start="+0x200+100" size="4" name="PAL[25]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6725. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6726. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6727. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6728. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6729. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6730. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6731. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6732. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6733. </Register>
  6734. <Register start="+0x200+104" size="4" name="PAL[26]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6735. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6736. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6737. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6738. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6739. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6740. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6741. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6742. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6743. </Register>
  6744. <Register start="+0x200+108" size="4" name="PAL[27]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6745. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6746. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6747. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6748. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6749. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6750. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6751. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6752. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6753. </Register>
  6754. <Register start="+0x200+112" size="4" name="PAL[28]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6755. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6756. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6757. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6758. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6759. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6760. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6761. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6762. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6763. </Register>
  6764. <Register start="+0x200+116" size="4" name="PAL[29]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6765. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6766. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6767. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6768. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6769. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6770. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6771. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6772. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6773. </Register>
  6774. <Register start="+0x200+120" size="4" name="PAL[30]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6775. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6776. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6777. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6778. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6779. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6780. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6781. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6782. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6783. </Register>
  6784. <Register start="+0x200+124" size="4" name="PAL[31]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6785. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6786. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6787. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6788. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6789. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6790. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6791. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6792. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6793. </Register>
  6794. <Register start="+0x200+128" size="4" name="PAL[32]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6795. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6796. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6797. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6798. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6799. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6800. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6801. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6802. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6803. </Register>
  6804. <Register start="+0x200+132" size="4" name="PAL[33]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6805. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6806. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6807. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6808. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6809. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6810. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6811. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6812. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6813. </Register>
  6814. <Register start="+0x200+136" size="4" name="PAL[34]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6815. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6816. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6817. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6818. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6819. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6820. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6821. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6822. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6823. </Register>
  6824. <Register start="+0x200+140" size="4" name="PAL[35]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6825. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6826. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6827. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6828. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6829. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6830. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6831. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6832. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6833. </Register>
  6834. <Register start="+0x200+144" size="4" name="PAL[36]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6835. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6836. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6837. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6838. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6839. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6840. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6841. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6842. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6843. </Register>
  6844. <Register start="+0x200+148" size="4" name="PAL[37]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6845. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6846. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6847. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6848. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6849. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6850. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6851. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6852. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6853. </Register>
  6854. <Register start="+0x200+152" size="4" name="PAL[38]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6855. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6856. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6857. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6858. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6859. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6860. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6861. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6862. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6863. </Register>
  6864. <Register start="+0x200+156" size="4" name="PAL[39]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6865. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6866. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6867. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6868. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6869. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6870. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6871. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6872. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6873. </Register>
  6874. <Register start="+0x200+160" size="4" name="PAL[40]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6875. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6876. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6877. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6878. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6879. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6880. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6881. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6882. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6883. </Register>
  6884. <Register start="+0x200+164" size="4" name="PAL[41]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6885. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6886. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6887. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6888. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6889. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6890. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6891. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6892. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6893. </Register>
  6894. <Register start="+0x200+168" size="4" name="PAL[42]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6895. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6896. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6897. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6898. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6899. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6900. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6901. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6902. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6903. </Register>
  6904. <Register start="+0x200+172" size="4" name="PAL[43]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6905. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6906. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6907. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6908. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6909. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6910. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6911. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6912. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6913. </Register>
  6914. <Register start="+0x200+176" size="4" name="PAL[44]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6915. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6916. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6917. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6918. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6919. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6920. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6921. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6922. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6923. </Register>
  6924. <Register start="+0x200+180" size="4" name="PAL[45]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6925. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6926. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6927. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6928. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6929. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6930. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6931. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6932. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6933. </Register>
  6934. <Register start="+0x200+184" size="4" name="PAL[46]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6935. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6936. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6937. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6938. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6939. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6940. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6941. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6942. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6943. </Register>
  6944. <Register start="+0x200+188" size="4" name="PAL[47]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6945. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6946. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6947. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6948. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6949. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6950. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6951. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6952. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6953. </Register>
  6954. <Register start="+0x200+192" size="4" name="PAL[48]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6955. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6956. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6957. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6958. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6959. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6960. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6961. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6962. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6963. </Register>
  6964. <Register start="+0x200+196" size="4" name="PAL[49]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6965. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6966. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6967. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6968. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6969. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6970. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6971. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6972. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6973. </Register>
  6974. <Register start="+0x200+200" size="4" name="PAL[50]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6975. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6976. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6977. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6978. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6979. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6980. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6981. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6982. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6983. </Register>
  6984. <Register start="+0x200+204" size="4" name="PAL[51]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6985. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6986. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6987. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6988. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6989. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6990. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  6991. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  6992. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6993. </Register>
  6994. <Register start="+0x200+208" size="4" name="PAL[52]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  6995. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  6996. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  6997. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  6998. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  6999. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7000. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7001. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7002. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7003. </Register>
  7004. <Register start="+0x200+212" size="4" name="PAL[53]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7005. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7006. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7007. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7008. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7009. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7010. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7011. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7012. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7013. </Register>
  7014. <Register start="+0x200+216" size="4" name="PAL[54]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7015. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7016. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7017. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7018. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7019. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7020. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7021. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7022. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7023. </Register>
  7024. <Register start="+0x200+220" size="4" name="PAL[55]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7025. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7026. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7027. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7028. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7029. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7030. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7031. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7032. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7033. </Register>
  7034. <Register start="+0x200+224" size="4" name="PAL[56]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7035. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7036. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7037. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7038. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7039. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7040. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7041. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7042. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7043. </Register>
  7044. <Register start="+0x200+228" size="4" name="PAL[57]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7045. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7046. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7047. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7048. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7049. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7050. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7051. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7052. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7053. </Register>
  7054. <Register start="+0x200+232" size="4" name="PAL[58]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7055. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7056. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7057. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7058. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7059. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7060. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7061. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7062. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7063. </Register>
  7064. <Register start="+0x200+236" size="4" name="PAL[59]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7065. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7066. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7067. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7068. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7069. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7070. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7071. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7072. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7073. </Register>
  7074. <Register start="+0x200+240" size="4" name="PAL[60]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7075. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7076. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7077. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7078. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7079. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7080. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7081. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7082. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7083. </Register>
  7084. <Register start="+0x200+244" size="4" name="PAL[61]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7085. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7086. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7087. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7088. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7089. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7090. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7091. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7092. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7093. </Register>
  7094. <Register start="+0x200+248" size="4" name="PAL[62]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7095. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7096. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7097. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7098. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7099. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7100. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7101. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7102. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7103. </Register>
  7104. <Register start="+0x200+252" size="4" name="PAL[63]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7105. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7106. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7107. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7108. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7109. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7110. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7111. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7112. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7113. </Register>
  7114. <Register start="+0x200+256" size="4" name="PAL[64]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7115. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7116. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7117. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7118. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7119. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7120. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7121. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7122. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7123. </Register>
  7124. <Register start="+0x200+260" size="4" name="PAL[65]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7125. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7126. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7127. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7128. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7129. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7130. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7131. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7132. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7133. </Register>
  7134. <Register start="+0x200+264" size="4" name="PAL[66]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7135. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7136. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7137. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7138. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7139. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7140. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7141. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7142. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7143. </Register>
  7144. <Register start="+0x200+268" size="4" name="PAL[67]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7145. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7146. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7147. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7148. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7149. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7150. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7151. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7152. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7153. </Register>
  7154. <Register start="+0x200+272" size="4" name="PAL[68]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7155. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7156. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7157. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7158. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7159. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7160. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7161. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7162. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7163. </Register>
  7164. <Register start="+0x200+276" size="4" name="PAL[69]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7165. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7166. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7167. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7168. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7169. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7170. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7171. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7172. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7173. </Register>
  7174. <Register start="+0x200+280" size="4" name="PAL[70]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7175. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7176. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7177. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7178. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7179. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7180. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7181. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7182. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7183. </Register>
  7184. <Register start="+0x200+284" size="4" name="PAL[71]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7185. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7186. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7187. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7188. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7189. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7190. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7191. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7192. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7193. </Register>
  7194. <Register start="+0x200+288" size="4" name="PAL[72]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7195. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7196. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7197. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7198. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7199. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7200. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7201. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7202. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7203. </Register>
  7204. <Register start="+0x200+292" size="4" name="PAL[73]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7205. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7206. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7207. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7208. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7209. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7210. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7211. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7212. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7213. </Register>
  7214. <Register start="+0x200+296" size="4" name="PAL[74]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7215. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7216. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7217. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7218. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7219. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7220. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7221. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7222. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7223. </Register>
  7224. <Register start="+0x200+300" size="4" name="PAL[75]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7225. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7226. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7227. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7228. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7229. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7230. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7231. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7232. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7233. </Register>
  7234. <Register start="+0x200+304" size="4" name="PAL[76]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7235. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7236. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7237. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7238. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7239. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7240. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7241. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7242. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7243. </Register>
  7244. <Register start="+0x200+308" size="4" name="PAL[77]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7245. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7246. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7247. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7248. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7249. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7250. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7251. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7252. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7253. </Register>
  7254. <Register start="+0x200+312" size="4" name="PAL[78]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7255. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7256. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7257. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7258. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7259. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7260. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7261. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7262. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7263. </Register>
  7264. <Register start="+0x200+316" size="4" name="PAL[79]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7265. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7266. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7267. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7268. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7269. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7270. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7271. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7272. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7273. </Register>
  7274. <Register start="+0x200+320" size="4" name="PAL[80]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7275. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7276. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7277. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7278. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7279. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7280. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7281. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7282. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7283. </Register>
  7284. <Register start="+0x200+324" size="4" name="PAL[81]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7285. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7286. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7287. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7288. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7289. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7290. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7291. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7292. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7293. </Register>
  7294. <Register start="+0x200+328" size="4" name="PAL[82]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7295. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7296. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7297. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7298. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7299. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7300. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7301. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7302. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7303. </Register>
  7304. <Register start="+0x200+332" size="4" name="PAL[83]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7305. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7306. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7307. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7308. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7309. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7310. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7311. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7312. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7313. </Register>
  7314. <Register start="+0x200+336" size="4" name="PAL[84]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7315. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7316. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7317. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7318. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7319. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7320. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7321. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7322. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7323. </Register>
  7324. <Register start="+0x200+340" size="4" name="PAL[85]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7325. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7326. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7327. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7328. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7329. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7330. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7331. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7332. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7333. </Register>
  7334. <Register start="+0x200+344" size="4" name="PAL[86]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7335. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7336. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7337. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7338. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7339. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7340. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7341. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7342. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7343. </Register>
  7344. <Register start="+0x200+348" size="4" name="PAL[87]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7345. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7346. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7347. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7348. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7349. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7350. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7351. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7352. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7353. </Register>
  7354. <Register start="+0x200+352" size="4" name="PAL[88]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7355. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7356. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7357. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7358. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7359. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7360. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7361. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7362. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7363. </Register>
  7364. <Register start="+0x200+356" size="4" name="PAL[89]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7365. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7366. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7367. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7368. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7369. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7370. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7371. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7372. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7373. </Register>
  7374. <Register start="+0x200+360" size="4" name="PAL[90]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7375. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7376. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7377. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7378. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7379. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7380. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7381. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7382. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7383. </Register>
  7384. <Register start="+0x200+364" size="4" name="PAL[91]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7385. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7386. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7387. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7388. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7389. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7390. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7391. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7392. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7393. </Register>
  7394. <Register start="+0x200+368" size="4" name="PAL[92]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7395. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7396. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7397. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7398. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7399. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7400. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7401. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7402. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7403. </Register>
  7404. <Register start="+0x200+372" size="4" name="PAL[93]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7405. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7406. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7407. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7408. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7409. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7410. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7411. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7412. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7413. </Register>
  7414. <Register start="+0x200+376" size="4" name="PAL[94]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7415. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7416. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7417. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7418. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7419. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7420. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7421. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7422. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7423. </Register>
  7424. <Register start="+0x200+380" size="4" name="PAL[95]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7425. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7426. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7427. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7428. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7429. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7430. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7431. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7432. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7433. </Register>
  7434. <Register start="+0x200+384" size="4" name="PAL[96]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7435. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7436. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7437. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7438. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7439. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7440. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7441. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7442. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7443. </Register>
  7444. <Register start="+0x200+388" size="4" name="PAL[97]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7445. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7446. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7447. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7448. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7449. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7450. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7451. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7452. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7453. </Register>
  7454. <Register start="+0x200+392" size="4" name="PAL[98]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7455. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7456. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7457. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7458. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7459. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7460. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7461. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7462. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7463. </Register>
  7464. <Register start="+0x200+396" size="4" name="PAL[99]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7465. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7466. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7467. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7468. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7469. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7470. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7471. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7472. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7473. </Register>
  7474. <Register start="+0x200+400" size="4" name="PAL[100]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7475. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7476. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7477. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7478. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7479. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7480. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7481. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7482. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7483. </Register>
  7484. <Register start="+0x200+404" size="4" name="PAL[101]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7485. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7486. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7487. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7488. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7489. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7490. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7491. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7492. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7493. </Register>
  7494. <Register start="+0x200+408" size="4" name="PAL[102]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7495. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7496. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7497. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7498. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7499. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7500. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7501. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7502. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7503. </Register>
  7504. <Register start="+0x200+412" size="4" name="PAL[103]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7505. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7506. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7507. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7508. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7509. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7510. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7511. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7512. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7513. </Register>
  7514. <Register start="+0x200+416" size="4" name="PAL[104]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7515. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7516. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7517. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7518. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7519. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7520. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7521. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7522. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7523. </Register>
  7524. <Register start="+0x200+420" size="4" name="PAL[105]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7525. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7526. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7527. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7528. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7529. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7530. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7531. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7532. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7533. </Register>
  7534. <Register start="+0x200+424" size="4" name="PAL[106]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7535. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7536. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7537. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7538. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7539. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7540. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7541. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7542. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7543. </Register>
  7544. <Register start="+0x200+428" size="4" name="PAL[107]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7545. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7546. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7547. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7548. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7549. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7550. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7551. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7552. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7553. </Register>
  7554. <Register start="+0x200+432" size="4" name="PAL[108]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7555. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7556. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7557. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7558. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7559. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7560. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7561. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7562. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7563. </Register>
  7564. <Register start="+0x200+436" size="4" name="PAL[109]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7565. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7566. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7567. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7568. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7569. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7570. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7571. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7572. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7573. </Register>
  7574. <Register start="+0x200+440" size="4" name="PAL[110]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7575. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7576. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7577. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7578. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7579. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7580. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7581. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7582. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7583. </Register>
  7584. <Register start="+0x200+444" size="4" name="PAL[111]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7585. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7586. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7587. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7588. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7589. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7590. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7591. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7592. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7593. </Register>
  7594. <Register start="+0x200+448" size="4" name="PAL[112]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7595. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7596. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7597. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7598. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7599. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7600. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7601. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7602. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7603. </Register>
  7604. <Register start="+0x200+452" size="4" name="PAL[113]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7605. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7606. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7607. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7608. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7609. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7610. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7611. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7612. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7613. </Register>
  7614. <Register start="+0x200+456" size="4" name="PAL[114]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7615. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7616. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7617. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7618. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7619. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7620. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7621. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7622. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7623. </Register>
  7624. <Register start="+0x200+460" size="4" name="PAL[115]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7625. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7626. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7627. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7628. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7629. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7630. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7631. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7632. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7633. </Register>
  7634. <Register start="+0x200+464" size="4" name="PAL[116]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7635. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7636. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7637. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7638. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7639. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7640. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7641. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7642. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7643. </Register>
  7644. <Register start="+0x200+468" size="4" name="PAL[117]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7645. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7646. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7647. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7648. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7649. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7650. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7651. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7652. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7653. </Register>
  7654. <Register start="+0x200+472" size="4" name="PAL[118]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7655. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7656. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7657. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7658. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7659. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7660. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7661. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7662. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7663. </Register>
  7664. <Register start="+0x200+476" size="4" name="PAL[119]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7665. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7666. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7667. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7668. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7669. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7670. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7671. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7672. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7673. </Register>
  7674. <Register start="+0x200+480" size="4" name="PAL[120]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7675. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7676. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7677. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7678. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7679. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7680. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7681. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7682. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7683. </Register>
  7684. <Register start="+0x200+484" size="4" name="PAL[121]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7685. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7686. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7687. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7688. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7689. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7690. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7691. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7692. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7693. </Register>
  7694. <Register start="+0x200+488" size="4" name="PAL[122]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7695. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7696. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7697. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7698. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7699. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7700. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7701. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7702. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7703. </Register>
  7704. <Register start="+0x200+492" size="4" name="PAL[123]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7705. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7706. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7707. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7708. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7709. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7710. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7711. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7712. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7713. </Register>
  7714. <Register start="+0x200+496" size="4" name="PAL[124]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7715. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7716. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7717. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7718. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7719. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7720. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7721. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7722. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7723. </Register>
  7724. <Register start="+0x200+500" size="4" name="PAL[125]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7725. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7726. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7727. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7728. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7729. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7730. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7731. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7732. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7733. </Register>
  7734. <Register start="+0x200+504" size="4" name="PAL[126]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7735. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7736. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7737. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7738. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7739. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7740. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7741. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7742. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7743. </Register>
  7744. <Register start="+0x200+508" size="4" name="PAL[127]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7745. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7746. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7747. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7748. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7749. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7750. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7751. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7752. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7753. </Register>
  7754. <Register start="+0x200+512" size="4" name="PAL[128]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7755. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7756. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7757. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7758. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7759. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7760. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7761. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7762. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7763. </Register>
  7764. <Register start="+0x200+516" size="4" name="PAL[129]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7765. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7766. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7767. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7768. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7769. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7770. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7771. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7772. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7773. </Register>
  7774. <Register start="+0x200+520" size="4" name="PAL[130]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7775. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7776. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7777. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7778. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7779. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7780. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7781. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7782. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7783. </Register>
  7784. <Register start="+0x200+524" size="4" name="PAL[131]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7785. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7786. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7787. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7788. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7789. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7790. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7791. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7792. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7793. </Register>
  7794. <Register start="+0x200+528" size="4" name="PAL[132]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7795. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7796. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7797. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7798. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7799. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7800. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7801. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7802. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7803. </Register>
  7804. <Register start="+0x200+532" size="4" name="PAL[133]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7805. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7806. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7807. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7808. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7809. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7810. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7811. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7812. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7813. </Register>
  7814. <Register start="+0x200+536" size="4" name="PAL[134]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7815. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7816. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7817. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7818. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7819. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7820. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7821. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7822. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7823. </Register>
  7824. <Register start="+0x200+540" size="4" name="PAL[135]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7825. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7826. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7827. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7828. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7829. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7830. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7831. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7832. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7833. </Register>
  7834. <Register start="+0x200+544" size="4" name="PAL[136]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7835. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7836. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7837. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7838. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7839. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7840. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7841. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7842. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7843. </Register>
  7844. <Register start="+0x200+548" size="4" name="PAL[137]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7845. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7846. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7847. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7848. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7849. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7850. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7851. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7852. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7853. </Register>
  7854. <Register start="+0x200+552" size="4" name="PAL[138]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7855. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7856. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7857. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7858. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7859. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7860. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7861. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7862. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7863. </Register>
  7864. <Register start="+0x200+556" size="4" name="PAL[139]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7865. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7866. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7867. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7868. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7869. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7870. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7871. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7872. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7873. </Register>
  7874. <Register start="+0x200+560" size="4" name="PAL[140]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7875. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7876. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7877. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7878. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7879. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7880. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7881. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7882. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7883. </Register>
  7884. <Register start="+0x200+564" size="4" name="PAL[141]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7885. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7886. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7887. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7888. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7889. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7890. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7891. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7892. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7893. </Register>
  7894. <Register start="+0x200+568" size="4" name="PAL[142]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7895. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7896. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7897. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7898. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7899. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7900. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7901. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7902. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7903. </Register>
  7904. <Register start="+0x200+572" size="4" name="PAL[143]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7905. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7906. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7907. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7908. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7909. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7910. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7911. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7912. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7913. </Register>
  7914. <Register start="+0x200+576" size="4" name="PAL[144]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7915. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7916. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7917. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7918. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7919. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7920. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7921. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7922. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7923. </Register>
  7924. <Register start="+0x200+580" size="4" name="PAL[145]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7925. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7926. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7927. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7928. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7929. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7930. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7931. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7932. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7933. </Register>
  7934. <Register start="+0x200+584" size="4" name="PAL[146]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7935. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7936. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7937. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7938. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7939. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7940. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7941. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7942. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7943. </Register>
  7944. <Register start="+0x200+588" size="4" name="PAL[147]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7945. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7946. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7947. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7948. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7949. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7950. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7951. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7952. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7953. </Register>
  7954. <Register start="+0x200+592" size="4" name="PAL[148]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7955. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7956. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7957. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7958. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7959. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7960. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7961. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7962. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7963. </Register>
  7964. <Register start="+0x200+596" size="4" name="PAL[149]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7965. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7966. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7967. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7968. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7969. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7970. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7971. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7972. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7973. </Register>
  7974. <Register start="+0x200+600" size="4" name="PAL[150]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7975. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7976. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7977. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7978. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7979. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7980. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7981. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7982. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7983. </Register>
  7984. <Register start="+0x200+604" size="4" name="PAL[151]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7985. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7986. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7987. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7988. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7989. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7990. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  7991. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  7992. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7993. </Register>
  7994. <Register start="+0x200+608" size="4" name="PAL[152]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  7995. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  7996. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  7997. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  7998. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  7999. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8000. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8001. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8002. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8003. </Register>
  8004. <Register start="+0x200+612" size="4" name="PAL[153]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8005. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8006. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8007. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8008. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8009. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8010. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8011. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8012. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8013. </Register>
  8014. <Register start="+0x200+616" size="4" name="PAL[154]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8015. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8016. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8017. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8018. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8019. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8020. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8021. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8022. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8023. </Register>
  8024. <Register start="+0x200+620" size="4" name="PAL[155]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8025. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8026. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8027. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8028. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8029. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8030. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8031. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8032. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8033. </Register>
  8034. <Register start="+0x200+624" size="4" name="PAL[156]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8035. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8036. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8037. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8038. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8039. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8040. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8041. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8042. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8043. </Register>
  8044. <Register start="+0x200+628" size="4" name="PAL[157]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8045. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8046. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8047. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8048. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8049. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8050. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8051. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8052. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8053. </Register>
  8054. <Register start="+0x200+632" size="4" name="PAL[158]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8055. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8056. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8057. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8058. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8059. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8060. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8061. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8062. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8063. </Register>
  8064. <Register start="+0x200+636" size="4" name="PAL[159]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8065. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8066. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8067. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8068. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8069. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8070. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8071. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8072. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8073. </Register>
  8074. <Register start="+0x200+640" size="4" name="PAL[160]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8075. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8076. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8077. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8078. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8079. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8080. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8081. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8082. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8083. </Register>
  8084. <Register start="+0x200+644" size="4" name="PAL[161]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8085. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8086. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8087. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8088. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8089. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8090. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8091. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8092. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8093. </Register>
  8094. <Register start="+0x200+648" size="4" name="PAL[162]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8095. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8096. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8097. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8098. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8099. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8100. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8101. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8102. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8103. </Register>
  8104. <Register start="+0x200+652" size="4" name="PAL[163]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8105. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8106. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8107. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8108. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8109. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8110. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8111. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8112. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8113. </Register>
  8114. <Register start="+0x200+656" size="4" name="PAL[164]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8115. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8116. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8117. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8118. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8119. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8120. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8121. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8122. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8123. </Register>
  8124. <Register start="+0x200+660" size="4" name="PAL[165]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8125. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8126. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8127. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8128. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8129. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8130. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8131. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8132. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8133. </Register>
  8134. <Register start="+0x200+664" size="4" name="PAL[166]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8135. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8136. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8137. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8138. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8139. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8140. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8141. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8142. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8143. </Register>
  8144. <Register start="+0x200+668" size="4" name="PAL[167]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8145. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8146. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8147. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8148. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8149. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8150. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8151. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8152. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8153. </Register>
  8154. <Register start="+0x200+672" size="4" name="PAL[168]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8155. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8156. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8157. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8158. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8159. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8160. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8161. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8162. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8163. </Register>
  8164. <Register start="+0x200+676" size="4" name="PAL[169]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8165. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8166. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8167. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8168. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8169. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8170. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8171. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8172. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8173. </Register>
  8174. <Register start="+0x200+680" size="4" name="PAL[170]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8175. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8176. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8177. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8178. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8179. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8180. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8181. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8182. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8183. </Register>
  8184. <Register start="+0x200+684" size="4" name="PAL[171]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8185. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8186. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8187. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8188. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8189. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8190. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8191. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8192. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8193. </Register>
  8194. <Register start="+0x200+688" size="4" name="PAL[172]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8195. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8196. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8197. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8198. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8199. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8200. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8201. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8202. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8203. </Register>
  8204. <Register start="+0x200+692" size="4" name="PAL[173]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8205. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8206. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8207. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8208. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8209. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8210. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8211. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8212. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8213. </Register>
  8214. <Register start="+0x200+696" size="4" name="PAL[174]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8215. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8216. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8217. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8218. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8219. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8220. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8221. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8222. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8223. </Register>
  8224. <Register start="+0x200+700" size="4" name="PAL[175]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8225. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8226. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8227. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8228. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8229. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8230. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8231. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8232. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8233. </Register>
  8234. <Register start="+0x200+704" size="4" name="PAL[176]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8235. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8236. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8237. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8238. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8239. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8240. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8241. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8242. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8243. </Register>
  8244. <Register start="+0x200+708" size="4" name="PAL[177]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8245. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8246. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8247. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8248. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8249. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8250. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8251. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8252. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8253. </Register>
  8254. <Register start="+0x200+712" size="4" name="PAL[178]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8255. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8256. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8257. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8258. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8259. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8260. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8261. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8262. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8263. </Register>
  8264. <Register start="+0x200+716" size="4" name="PAL[179]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8265. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8266. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8267. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8268. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8269. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8270. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8271. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8272. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8273. </Register>
  8274. <Register start="+0x200+720" size="4" name="PAL[180]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8275. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8276. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8277. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8278. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8279. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8280. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8281. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8282. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8283. </Register>
  8284. <Register start="+0x200+724" size="4" name="PAL[181]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8285. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8286. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8287. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8288. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8289. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8290. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8291. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8292. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8293. </Register>
  8294. <Register start="+0x200+728" size="4" name="PAL[182]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8295. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8296. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8297. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8298. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8299. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8300. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8301. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8302. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8303. </Register>
  8304. <Register start="+0x200+732" size="4" name="PAL[183]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8305. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8306. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8307. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8308. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8309. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8310. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8311. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8312. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8313. </Register>
  8314. <Register start="+0x200+736" size="4" name="PAL[184]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8315. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8316. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8317. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8318. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8319. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8320. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8321. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8322. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8323. </Register>
  8324. <Register start="+0x200+740" size="4" name="PAL[185]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8325. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8326. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8327. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8328. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8329. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8330. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8331. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8332. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8333. </Register>
  8334. <Register start="+0x200+744" size="4" name="PAL[186]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8335. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8336. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8337. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8338. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8339. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8340. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8341. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8342. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8343. </Register>
  8344. <Register start="+0x200+748" size="4" name="PAL[187]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8345. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8346. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8347. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8348. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8349. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8350. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8351. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8352. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8353. </Register>
  8354. <Register start="+0x200+752" size="4" name="PAL[188]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8355. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8356. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8357. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8358. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8359. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8360. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8361. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8362. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8363. </Register>
  8364. <Register start="+0x200+756" size="4" name="PAL[189]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8365. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8366. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8367. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8368. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8369. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8370. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8371. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8372. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8373. </Register>
  8374. <Register start="+0x200+760" size="4" name="PAL[190]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8375. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8376. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8377. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8378. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8379. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8380. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8381. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8382. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8383. </Register>
  8384. <Register start="+0x200+764" size="4" name="PAL[191]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8385. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8386. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8387. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8388. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8389. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8390. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8391. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8392. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8393. </Register>
  8394. <Register start="+0x200+768" size="4" name="PAL[192]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8395. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8396. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8397. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8398. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8399. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8400. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8401. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8402. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8403. </Register>
  8404. <Register start="+0x200+772" size="4" name="PAL[193]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8405. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8406. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8407. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8408. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8409. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8410. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8411. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8412. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8413. </Register>
  8414. <Register start="+0x200+776" size="4" name="PAL[194]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8415. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8416. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8417. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8418. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8419. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8420. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8421. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8422. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8423. </Register>
  8424. <Register start="+0x200+780" size="4" name="PAL[195]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8425. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8426. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8427. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8428. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8429. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8430. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8431. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8432. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8433. </Register>
  8434. <Register start="+0x200+784" size="4" name="PAL[196]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8435. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8436. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8437. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8438. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8439. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8440. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8441. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8442. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8443. </Register>
  8444. <Register start="+0x200+788" size="4" name="PAL[197]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8445. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8446. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8447. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8448. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8449. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8450. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8451. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8452. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8453. </Register>
  8454. <Register start="+0x200+792" size="4" name="PAL[198]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8455. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8456. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8457. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8458. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8459. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8460. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8461. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8462. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8463. </Register>
  8464. <Register start="+0x200+796" size="4" name="PAL[199]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8465. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8466. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8467. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8468. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8469. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8470. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8471. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8472. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8473. </Register>
  8474. <Register start="+0x200+800" size="4" name="PAL[200]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8475. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8476. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8477. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8478. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8479. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8480. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8481. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8482. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8483. </Register>
  8484. <Register start="+0x200+804" size="4" name="PAL[201]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8485. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8486. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8487. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8488. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8489. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8490. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8491. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8492. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8493. </Register>
  8494. <Register start="+0x200+808" size="4" name="PAL[202]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8495. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8496. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8497. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8498. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8499. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8500. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8501. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8502. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8503. </Register>
  8504. <Register start="+0x200+812" size="4" name="PAL[203]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8505. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8506. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8507. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8508. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8509. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8510. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8511. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8512. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8513. </Register>
  8514. <Register start="+0x200+816" size="4" name="PAL[204]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8515. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8516. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8517. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8518. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8519. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8520. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8521. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8522. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8523. </Register>
  8524. <Register start="+0x200+820" size="4" name="PAL[205]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8525. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8526. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8527. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8528. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8529. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8530. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8531. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8532. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8533. </Register>
  8534. <Register start="+0x200+824" size="4" name="PAL[206]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8535. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8536. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8537. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8538. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8539. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8540. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8541. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8542. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8543. </Register>
  8544. <Register start="+0x200+828" size="4" name="PAL[207]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8545. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8546. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8547. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8548. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8549. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8550. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8551. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8552. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8553. </Register>
  8554. <Register start="+0x200+832" size="4" name="PAL[208]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8555. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8556. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8557. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8558. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8559. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8560. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8561. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8562. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8563. </Register>
  8564. <Register start="+0x200+836" size="4" name="PAL[209]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8565. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8566. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8567. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8568. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8569. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8570. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8571. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8572. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8573. </Register>
  8574. <Register start="+0x200+840" size="4" name="PAL[210]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8575. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8576. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8577. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8578. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8579. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8580. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8581. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8582. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8583. </Register>
  8584. <Register start="+0x200+844" size="4" name="PAL[211]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8585. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8586. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8587. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8588. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8589. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8590. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8591. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8592. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8593. </Register>
  8594. <Register start="+0x200+848" size="4" name="PAL[212]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8595. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8596. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8597. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8598. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8599. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8600. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8601. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8602. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8603. </Register>
  8604. <Register start="+0x200+852" size="4" name="PAL[213]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8605. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8606. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8607. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8608. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8609. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8610. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8611. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8612. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8613. </Register>
  8614. <Register start="+0x200+856" size="4" name="PAL[214]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8615. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8616. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8617. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8618. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8619. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8620. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8621. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8622. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8623. </Register>
  8624. <Register start="+0x200+860" size="4" name="PAL[215]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8625. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8626. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8627. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8628. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8629. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8630. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8631. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8632. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8633. </Register>
  8634. <Register start="+0x200+864" size="4" name="PAL[216]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8635. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8636. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8637. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8638. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8639. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8640. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8641. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8642. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8643. </Register>
  8644. <Register start="+0x200+868" size="4" name="PAL[217]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8645. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8646. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8647. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8648. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8649. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8650. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8651. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8652. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8653. </Register>
  8654. <Register start="+0x200+872" size="4" name="PAL[218]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8655. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8656. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8657. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8658. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8659. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8660. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8661. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8662. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8663. </Register>
  8664. <Register start="+0x200+876" size="4" name="PAL[219]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8665. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8666. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8667. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8668. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8669. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8670. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8671. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8672. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8673. </Register>
  8674. <Register start="+0x200+880" size="4" name="PAL[220]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8675. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8676. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8677. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8678. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8679. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8680. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8681. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8682. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8683. </Register>
  8684. <Register start="+0x200+884" size="4" name="PAL[221]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8685. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8686. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8687. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8688. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8689. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8690. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8691. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8692. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8693. </Register>
  8694. <Register start="+0x200+888" size="4" name="PAL[222]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8695. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8696. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8697. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8698. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8699. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8700. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8701. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8702. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8703. </Register>
  8704. <Register start="+0x200+892" size="4" name="PAL[223]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8705. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8706. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8707. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8708. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8709. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8710. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8711. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8712. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8713. </Register>
  8714. <Register start="+0x200+896" size="4" name="PAL[224]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8715. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8716. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8717. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8718. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8719. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8720. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8721. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8722. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8723. </Register>
  8724. <Register start="+0x200+900" size="4" name="PAL[225]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8725. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8726. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8727. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8728. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8729. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8730. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8731. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8732. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8733. </Register>
  8734. <Register start="+0x200+904" size="4" name="PAL[226]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8735. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8736. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8737. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8738. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8739. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8740. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8741. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8742. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8743. </Register>
  8744. <Register start="+0x200+908" size="4" name="PAL[227]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8745. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8746. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8747. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8748. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8749. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8750. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8751. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8752. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8753. </Register>
  8754. <Register start="+0x200+912" size="4" name="PAL[228]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8755. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8756. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8757. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8758. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8759. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8760. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8761. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8762. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8763. </Register>
  8764. <Register start="+0x200+916" size="4" name="PAL[229]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8765. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8766. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8767. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8768. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8769. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8770. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8771. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8772. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8773. </Register>
  8774. <Register start="+0x200+920" size="4" name="PAL[230]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8775. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8776. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8777. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8778. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8779. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8780. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8781. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8782. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8783. </Register>
  8784. <Register start="+0x200+924" size="4" name="PAL[231]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8785. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8786. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8787. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8788. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8789. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8790. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8791. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8792. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8793. </Register>
  8794. <Register start="+0x200+928" size="4" name="PAL[232]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8795. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8796. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8797. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8798. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8799. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8800. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8801. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8802. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8803. </Register>
  8804. <Register start="+0x200+932" size="4" name="PAL[233]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8805. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8806. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8807. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8808. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8809. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8810. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8811. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8812. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8813. </Register>
  8814. <Register start="+0x200+936" size="4" name="PAL[234]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8815. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8816. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8817. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8818. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8819. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8820. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8821. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8822. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8823. </Register>
  8824. <Register start="+0x200+940" size="4" name="PAL[235]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8825. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8826. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8827. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8828. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8829. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8830. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8831. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8832. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8833. </Register>
  8834. <Register start="+0x200+944" size="4" name="PAL[236]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8835. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8836. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8837. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8838. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8839. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8840. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8841. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8842. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8843. </Register>
  8844. <Register start="+0x200+948" size="4" name="PAL[237]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8845. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8846. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8847. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8848. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8849. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8850. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8851. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8852. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8853. </Register>
  8854. <Register start="+0x200+952" size="4" name="PAL[238]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8855. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8856. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8857. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8858. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8859. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8860. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8861. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8862. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8863. </Register>
  8864. <Register start="+0x200+956" size="4" name="PAL[239]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8865. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8866. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8867. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8868. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8869. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8870. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8871. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8872. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8873. </Register>
  8874. <Register start="+0x200+960" size="4" name="PAL[240]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8875. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8876. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8877. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8878. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8879. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8880. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8881. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8882. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8883. </Register>
  8884. <Register start="+0x200+964" size="4" name="PAL[241]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8885. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8886. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8887. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8888. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8889. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8890. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8891. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8892. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8893. </Register>
  8894. <Register start="+0x200+968" size="4" name="PAL[242]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8895. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8896. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8897. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8898. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8899. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8900. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8901. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8902. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8903. </Register>
  8904. <Register start="+0x200+972" size="4" name="PAL[243]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8905. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8906. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8907. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8908. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8909. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8910. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8911. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8912. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8913. </Register>
  8914. <Register start="+0x200+976" size="4" name="PAL[244]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8915. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8916. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8917. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8918. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8919. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8920. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8921. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8922. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8923. </Register>
  8924. <Register start="+0x200+980" size="4" name="PAL[245]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8925. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8926. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8927. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8928. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8929. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8930. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8931. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8932. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8933. </Register>
  8934. <Register start="+0x200+984" size="4" name="PAL[246]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8935. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8936. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8937. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8938. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8939. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8940. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8941. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8942. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8943. </Register>
  8944. <Register start="+0x200+988" size="4" name="PAL[247]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8945. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8946. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8947. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8948. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8949. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8950. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8951. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8952. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8953. </Register>
  8954. <Register start="+0x200+992" size="4" name="PAL[248]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8955. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8956. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8957. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8958. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8959. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8960. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8961. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8962. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8963. </Register>
  8964. <Register start="+0x200+996" size="4" name="PAL[249]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8965. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8966. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8967. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8968. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8969. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8970. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8971. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8972. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8973. </Register>
  8974. <Register start="+0x200+1000" size="4" name="PAL[250]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8975. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8976. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8977. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8978. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8979. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8980. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8981. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8982. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8983. </Register>
  8984. <Register start="+0x200+1004" size="4" name="PAL[251]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8985. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8986. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8987. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8988. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8989. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8990. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  8991. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  8992. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8993. </Register>
  8994. <Register start="+0x200+1008" size="4" name="PAL[252]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  8995. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  8996. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  8997. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  8998. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  8999. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9000. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  9001. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  9002. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9003. </Register>
  9004. <Register start="+0x200+1012" size="4" name="PAL[253]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9005. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9006. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  9007. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  9008. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9009. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9010. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  9011. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  9012. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9013. </Register>
  9014. <Register start="+0x200+1016" size="4" name="PAL[254]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9015. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9016. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  9017. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  9018. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9019. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9020. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  9021. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  9022. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9023. </Register>
  9024. <Register start="+0x200+1020" size="4" name="PAL[255]" access="Read/Write" description="256x16-bit Color Palette registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9025. <BitField start="0" size="5" name="R04_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9026. <BitField start="5" size="5" name="G04_0" description="Green palette data." />
  9027. <BitField start="10" size="5" name="B04_0" description="Blue palette data." />
  9028. <BitField start="15" size="1" name="I0" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9029. <BitField start="16" size="5" name="R14_0" description="Red palette data. For STN displays, only the four MSBs, bits [4:1], are used. For monochrome displays only the red palette data is used. All of the palette registers have the same bit fields." />
  9030. <BitField start="21" size="5" name="G14_0" description="Green palette data." />
  9031. <BitField start="26" size="5" name="B14_0" description="Blue palette data." />
  9032. <BitField start="31" size="1" name="I1" description="Intensity / unused bit. Can be used as the LSB of the R, G, and B inputs to a 6:6:6 TFT display, doubling the number of colors to 64K, where each color has two different intensities." />
  9033. </Register>
  9034. <Register start="+0x800+0" size="4" name="CRSR_IMG[0]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9035. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9036. </Register>
  9037. <Register start="+0x800+4" size="4" name="CRSR_IMG[1]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9038. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9039. </Register>
  9040. <Register start="+0x800+8" size="4" name="CRSR_IMG[2]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9041. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9042. </Register>
  9043. <Register start="+0x800+12" size="4" name="CRSR_IMG[3]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9044. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9045. </Register>
  9046. <Register start="+0x800+16" size="4" name="CRSR_IMG[4]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9047. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9048. </Register>
  9049. <Register start="+0x800+20" size="4" name="CRSR_IMG[5]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9050. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9051. </Register>
  9052. <Register start="+0x800+24" size="4" name="CRSR_IMG[6]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9053. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9054. </Register>
  9055. <Register start="+0x800+28" size="4" name="CRSR_IMG[7]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9056. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9057. </Register>
  9058. <Register start="+0x800+32" size="4" name="CRSR_IMG[8]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9059. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9060. </Register>
  9061. <Register start="+0x800+36" size="4" name="CRSR_IMG[9]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9062. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9063. </Register>
  9064. <Register start="+0x800+40" size="4" name="CRSR_IMG[10]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9065. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9066. </Register>
  9067. <Register start="+0x800+44" size="4" name="CRSR_IMG[11]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9068. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9069. </Register>
  9070. <Register start="+0x800+48" size="4" name="CRSR_IMG[12]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9071. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9072. </Register>
  9073. <Register start="+0x800+52" size="4" name="CRSR_IMG[13]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9074. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9075. </Register>
  9076. <Register start="+0x800+56" size="4" name="CRSR_IMG[14]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9077. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9078. </Register>
  9079. <Register start="+0x800+60" size="4" name="CRSR_IMG[15]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9080. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9081. </Register>
  9082. <Register start="+0x800+64" size="4" name="CRSR_IMG[16]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9083. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9084. </Register>
  9085. <Register start="+0x800+68" size="4" name="CRSR_IMG[17]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9086. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9087. </Register>
  9088. <Register start="+0x800+72" size="4" name="CRSR_IMG[18]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9089. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9090. </Register>
  9091. <Register start="+0x800+76" size="4" name="CRSR_IMG[19]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9092. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9093. </Register>
  9094. <Register start="+0x800+80" size="4" name="CRSR_IMG[20]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9095. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9096. </Register>
  9097. <Register start="+0x800+84" size="4" name="CRSR_IMG[21]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9098. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9099. </Register>
  9100. <Register start="+0x800+88" size="4" name="CRSR_IMG[22]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9101. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9102. </Register>
  9103. <Register start="+0x800+92" size="4" name="CRSR_IMG[23]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9104. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9105. </Register>
  9106. <Register start="+0x800+96" size="4" name="CRSR_IMG[24]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9107. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9108. </Register>
  9109. <Register start="+0x800+100" size="4" name="CRSR_IMG[25]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9110. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9111. </Register>
  9112. <Register start="+0x800+104" size="4" name="CRSR_IMG[26]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9113. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9114. </Register>
  9115. <Register start="+0x800+108" size="4" name="CRSR_IMG[27]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9116. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9117. </Register>
  9118. <Register start="+0x800+112" size="4" name="CRSR_IMG[28]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9119. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9120. </Register>
  9121. <Register start="+0x800+116" size="4" name="CRSR_IMG[29]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9122. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9123. </Register>
  9124. <Register start="+0x800+120" size="4" name="CRSR_IMG[30]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9125. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9126. </Register>
  9127. <Register start="+0x800+124" size="4" name="CRSR_IMG[31]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9128. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9129. </Register>
  9130. <Register start="+0x800+128" size="4" name="CRSR_IMG[32]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9131. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9132. </Register>
  9133. <Register start="+0x800+132" size="4" name="CRSR_IMG[33]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9134. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9135. </Register>
  9136. <Register start="+0x800+136" size="4" name="CRSR_IMG[34]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9137. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9138. </Register>
  9139. <Register start="+0x800+140" size="4" name="CRSR_IMG[35]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9140. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9141. </Register>
  9142. <Register start="+0x800+144" size="4" name="CRSR_IMG[36]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9143. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9144. </Register>
  9145. <Register start="+0x800+148" size="4" name="CRSR_IMG[37]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9146. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9147. </Register>
  9148. <Register start="+0x800+152" size="4" name="CRSR_IMG[38]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9149. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9150. </Register>
  9151. <Register start="+0x800+156" size="4" name="CRSR_IMG[39]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9152. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9153. </Register>
  9154. <Register start="+0x800+160" size="4" name="CRSR_IMG[40]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9155. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9156. </Register>
  9157. <Register start="+0x800+164" size="4" name="CRSR_IMG[41]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9158. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9159. </Register>
  9160. <Register start="+0x800+168" size="4" name="CRSR_IMG[42]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9161. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9162. </Register>
  9163. <Register start="+0x800+172" size="4" name="CRSR_IMG[43]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9164. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9165. </Register>
  9166. <Register start="+0x800+176" size="4" name="CRSR_IMG[44]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9167. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9168. </Register>
  9169. <Register start="+0x800+180" size="4" name="CRSR_IMG[45]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9170. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9171. </Register>
  9172. <Register start="+0x800+184" size="4" name="CRSR_IMG[46]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9173. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9174. </Register>
  9175. <Register start="+0x800+188" size="4" name="CRSR_IMG[47]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9176. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9177. </Register>
  9178. <Register start="+0x800+192" size="4" name="CRSR_IMG[48]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9179. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9180. </Register>
  9181. <Register start="+0x800+196" size="4" name="CRSR_IMG[49]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9182. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9183. </Register>
  9184. <Register start="+0x800+200" size="4" name="CRSR_IMG[50]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9185. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9186. </Register>
  9187. <Register start="+0x800+204" size="4" name="CRSR_IMG[51]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9188. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9189. </Register>
  9190. <Register start="+0x800+208" size="4" name="CRSR_IMG[52]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9191. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9192. </Register>
  9193. <Register start="+0x800+212" size="4" name="CRSR_IMG[53]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9194. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9195. </Register>
  9196. <Register start="+0x800+216" size="4" name="CRSR_IMG[54]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9197. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9198. </Register>
  9199. <Register start="+0x800+220" size="4" name="CRSR_IMG[55]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9200. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9201. </Register>
  9202. <Register start="+0x800+224" size="4" name="CRSR_IMG[56]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9203. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9204. </Register>
  9205. <Register start="+0x800+228" size="4" name="CRSR_IMG[57]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9206. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9207. </Register>
  9208. <Register start="+0x800+232" size="4" name="CRSR_IMG[58]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9209. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9210. </Register>
  9211. <Register start="+0x800+236" size="4" name="CRSR_IMG[59]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9212. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9213. </Register>
  9214. <Register start="+0x800+240" size="4" name="CRSR_IMG[60]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9215. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9216. </Register>
  9217. <Register start="+0x800+244" size="4" name="CRSR_IMG[61]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9218. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9219. </Register>
  9220. <Register start="+0x800+248" size="4" name="CRSR_IMG[62]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9221. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9222. </Register>
  9223. <Register start="+0x800+252" size="4" name="CRSR_IMG[63]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9224. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9225. </Register>
  9226. <Register start="+0x800+256" size="4" name="CRSR_IMG[64]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9227. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9228. </Register>
  9229. <Register start="+0x800+260" size="4" name="CRSR_IMG[65]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9230. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9231. </Register>
  9232. <Register start="+0x800+264" size="4" name="CRSR_IMG[66]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9233. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9234. </Register>
  9235. <Register start="+0x800+268" size="4" name="CRSR_IMG[67]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9236. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9237. </Register>
  9238. <Register start="+0x800+272" size="4" name="CRSR_IMG[68]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9239. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9240. </Register>
  9241. <Register start="+0x800+276" size="4" name="CRSR_IMG[69]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9242. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9243. </Register>
  9244. <Register start="+0x800+280" size="4" name="CRSR_IMG[70]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9245. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9246. </Register>
  9247. <Register start="+0x800+284" size="4" name="CRSR_IMG[71]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9248. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9249. </Register>
  9250. <Register start="+0x800+288" size="4" name="CRSR_IMG[72]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9251. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9252. </Register>
  9253. <Register start="+0x800+292" size="4" name="CRSR_IMG[73]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9254. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9255. </Register>
  9256. <Register start="+0x800+296" size="4" name="CRSR_IMG[74]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9257. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9258. </Register>
  9259. <Register start="+0x800+300" size="4" name="CRSR_IMG[75]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9260. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9261. </Register>
  9262. <Register start="+0x800+304" size="4" name="CRSR_IMG[76]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9263. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9264. </Register>
  9265. <Register start="+0x800+308" size="4" name="CRSR_IMG[77]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9266. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9267. </Register>
  9268. <Register start="+0x800+312" size="4" name="CRSR_IMG[78]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9269. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9270. </Register>
  9271. <Register start="+0x800+316" size="4" name="CRSR_IMG[79]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9272. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9273. </Register>
  9274. <Register start="+0x800+320" size="4" name="CRSR_IMG[80]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9275. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9276. </Register>
  9277. <Register start="+0x800+324" size="4" name="CRSR_IMG[81]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9278. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9279. </Register>
  9280. <Register start="+0x800+328" size="4" name="CRSR_IMG[82]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9281. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9282. </Register>
  9283. <Register start="+0x800+332" size="4" name="CRSR_IMG[83]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9284. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9285. </Register>
  9286. <Register start="+0x800+336" size="4" name="CRSR_IMG[84]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9287. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9288. </Register>
  9289. <Register start="+0x800+340" size="4" name="CRSR_IMG[85]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9290. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9291. </Register>
  9292. <Register start="+0x800+344" size="4" name="CRSR_IMG[86]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9293. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9294. </Register>
  9295. <Register start="+0x800+348" size="4" name="CRSR_IMG[87]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9296. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9297. </Register>
  9298. <Register start="+0x800+352" size="4" name="CRSR_IMG[88]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9299. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9300. </Register>
  9301. <Register start="+0x800+356" size="4" name="CRSR_IMG[89]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9302. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9303. </Register>
  9304. <Register start="+0x800+360" size="4" name="CRSR_IMG[90]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9305. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9306. </Register>
  9307. <Register start="+0x800+364" size="4" name="CRSR_IMG[91]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9308. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9309. </Register>
  9310. <Register start="+0x800+368" size="4" name="CRSR_IMG[92]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9311. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9312. </Register>
  9313. <Register start="+0x800+372" size="4" name="CRSR_IMG[93]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9314. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9315. </Register>
  9316. <Register start="+0x800+376" size="4" name="CRSR_IMG[94]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9317. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9318. </Register>
  9319. <Register start="+0x800+380" size="4" name="CRSR_IMG[95]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9320. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9321. </Register>
  9322. <Register start="+0x800+384" size="4" name="CRSR_IMG[96]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9323. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9324. </Register>
  9325. <Register start="+0x800+388" size="4" name="CRSR_IMG[97]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9326. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9327. </Register>
  9328. <Register start="+0x800+392" size="4" name="CRSR_IMG[98]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9329. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9330. </Register>
  9331. <Register start="+0x800+396" size="4" name="CRSR_IMG[99]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9332. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9333. </Register>
  9334. <Register start="+0x800+400" size="4" name="CRSR_IMG[100]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9335. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9336. </Register>
  9337. <Register start="+0x800+404" size="4" name="CRSR_IMG[101]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9338. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9339. </Register>
  9340. <Register start="+0x800+408" size="4" name="CRSR_IMG[102]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9341. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9342. </Register>
  9343. <Register start="+0x800+412" size="4" name="CRSR_IMG[103]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9344. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9345. </Register>
  9346. <Register start="+0x800+416" size="4" name="CRSR_IMG[104]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9347. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9348. </Register>
  9349. <Register start="+0x800+420" size="4" name="CRSR_IMG[105]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9350. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9351. </Register>
  9352. <Register start="+0x800+424" size="4" name="CRSR_IMG[106]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9353. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9354. </Register>
  9355. <Register start="+0x800+428" size="4" name="CRSR_IMG[107]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9356. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9357. </Register>
  9358. <Register start="+0x800+432" size="4" name="CRSR_IMG[108]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9359. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9360. </Register>
  9361. <Register start="+0x800+436" size="4" name="CRSR_IMG[109]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9362. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9363. </Register>
  9364. <Register start="+0x800+440" size="4" name="CRSR_IMG[110]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9365. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9366. </Register>
  9367. <Register start="+0x800+444" size="4" name="CRSR_IMG[111]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9368. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9369. </Register>
  9370. <Register start="+0x800+448" size="4" name="CRSR_IMG[112]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9371. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9372. </Register>
  9373. <Register start="+0x800+452" size="4" name="CRSR_IMG[113]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9374. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9375. </Register>
  9376. <Register start="+0x800+456" size="4" name="CRSR_IMG[114]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9377. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9378. </Register>
  9379. <Register start="+0x800+460" size="4" name="CRSR_IMG[115]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9380. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9381. </Register>
  9382. <Register start="+0x800+464" size="4" name="CRSR_IMG[116]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9383. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9384. </Register>
  9385. <Register start="+0x800+468" size="4" name="CRSR_IMG[117]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9386. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9387. </Register>
  9388. <Register start="+0x800+472" size="4" name="CRSR_IMG[118]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9389. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9390. </Register>
  9391. <Register start="+0x800+476" size="4" name="CRSR_IMG[119]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9392. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9393. </Register>
  9394. <Register start="+0x800+480" size="4" name="CRSR_IMG[120]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9395. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9396. </Register>
  9397. <Register start="+0x800+484" size="4" name="CRSR_IMG[121]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9398. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9399. </Register>
  9400. <Register start="+0x800+488" size="4" name="CRSR_IMG[122]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9401. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9402. </Register>
  9403. <Register start="+0x800+492" size="4" name="CRSR_IMG[123]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9404. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9405. </Register>
  9406. <Register start="+0x800+496" size="4" name="CRSR_IMG[124]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9407. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9408. </Register>
  9409. <Register start="+0x800+500" size="4" name="CRSR_IMG[125]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9410. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9411. </Register>
  9412. <Register start="+0x800+504" size="4" name="CRSR_IMG[126]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9413. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9414. </Register>
  9415. <Register start="+0x800+508" size="4" name="CRSR_IMG[127]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9416. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9417. </Register>
  9418. <Register start="+0x800+512" size="4" name="CRSR_IMG[128]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9419. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9420. </Register>
  9421. <Register start="+0x800+516" size="4" name="CRSR_IMG[129]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9422. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9423. </Register>
  9424. <Register start="+0x800+520" size="4" name="CRSR_IMG[130]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9425. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9426. </Register>
  9427. <Register start="+0x800+524" size="4" name="CRSR_IMG[131]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9428. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9429. </Register>
  9430. <Register start="+0x800+528" size="4" name="CRSR_IMG[132]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9431. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9432. </Register>
  9433. <Register start="+0x800+532" size="4" name="CRSR_IMG[133]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9434. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9435. </Register>
  9436. <Register start="+0x800+536" size="4" name="CRSR_IMG[134]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9437. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9438. </Register>
  9439. <Register start="+0x800+540" size="4" name="CRSR_IMG[135]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9440. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9441. </Register>
  9442. <Register start="+0x800+544" size="4" name="CRSR_IMG[136]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9443. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9444. </Register>
  9445. <Register start="+0x800+548" size="4" name="CRSR_IMG[137]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9446. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9447. </Register>
  9448. <Register start="+0x800+552" size="4" name="CRSR_IMG[138]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9449. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9450. </Register>
  9451. <Register start="+0x800+556" size="4" name="CRSR_IMG[139]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9452. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9453. </Register>
  9454. <Register start="+0x800+560" size="4" name="CRSR_IMG[140]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9455. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9456. </Register>
  9457. <Register start="+0x800+564" size="4" name="CRSR_IMG[141]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9458. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9459. </Register>
  9460. <Register start="+0x800+568" size="4" name="CRSR_IMG[142]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9461. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9462. </Register>
  9463. <Register start="+0x800+572" size="4" name="CRSR_IMG[143]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9464. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9465. </Register>
  9466. <Register start="+0x800+576" size="4" name="CRSR_IMG[144]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9467. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9468. </Register>
  9469. <Register start="+0x800+580" size="4" name="CRSR_IMG[145]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9470. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9471. </Register>
  9472. <Register start="+0x800+584" size="4" name="CRSR_IMG[146]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9473. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9474. </Register>
  9475. <Register start="+0x800+588" size="4" name="CRSR_IMG[147]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9476. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9477. </Register>
  9478. <Register start="+0x800+592" size="4" name="CRSR_IMG[148]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9479. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9480. </Register>
  9481. <Register start="+0x800+596" size="4" name="CRSR_IMG[149]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9482. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9483. </Register>
  9484. <Register start="+0x800+600" size="4" name="CRSR_IMG[150]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9485. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9486. </Register>
  9487. <Register start="+0x800+604" size="4" name="CRSR_IMG[151]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9488. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9489. </Register>
  9490. <Register start="+0x800+608" size="4" name="CRSR_IMG[152]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9491. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9492. </Register>
  9493. <Register start="+0x800+612" size="4" name="CRSR_IMG[153]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9494. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9495. </Register>
  9496. <Register start="+0x800+616" size="4" name="CRSR_IMG[154]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9497. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9498. </Register>
  9499. <Register start="+0x800+620" size="4" name="CRSR_IMG[155]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9500. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9501. </Register>
  9502. <Register start="+0x800+624" size="4" name="CRSR_IMG[156]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9503. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9504. </Register>
  9505. <Register start="+0x800+628" size="4" name="CRSR_IMG[157]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9506. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9507. </Register>
  9508. <Register start="+0x800+632" size="4" name="CRSR_IMG[158]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9509. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9510. </Register>
  9511. <Register start="+0x800+636" size="4" name="CRSR_IMG[159]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9512. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9513. </Register>
  9514. <Register start="+0x800+640" size="4" name="CRSR_IMG[160]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9515. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9516. </Register>
  9517. <Register start="+0x800+644" size="4" name="CRSR_IMG[161]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9518. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9519. </Register>
  9520. <Register start="+0x800+648" size="4" name="CRSR_IMG[162]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9521. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9522. </Register>
  9523. <Register start="+0x800+652" size="4" name="CRSR_IMG[163]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9524. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9525. </Register>
  9526. <Register start="+0x800+656" size="4" name="CRSR_IMG[164]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9527. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9528. </Register>
  9529. <Register start="+0x800+660" size="4" name="CRSR_IMG[165]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9530. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9531. </Register>
  9532. <Register start="+0x800+664" size="4" name="CRSR_IMG[166]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9533. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9534. </Register>
  9535. <Register start="+0x800+668" size="4" name="CRSR_IMG[167]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9536. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9537. </Register>
  9538. <Register start="+0x800+672" size="4" name="CRSR_IMG[168]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9539. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9540. </Register>
  9541. <Register start="+0x800+676" size="4" name="CRSR_IMG[169]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9542. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9543. </Register>
  9544. <Register start="+0x800+680" size="4" name="CRSR_IMG[170]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9545. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9546. </Register>
  9547. <Register start="+0x800+684" size="4" name="CRSR_IMG[171]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9548. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9549. </Register>
  9550. <Register start="+0x800+688" size="4" name="CRSR_IMG[172]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9551. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9552. </Register>
  9553. <Register start="+0x800+692" size="4" name="CRSR_IMG[173]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9554. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9555. </Register>
  9556. <Register start="+0x800+696" size="4" name="CRSR_IMG[174]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9557. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9558. </Register>
  9559. <Register start="+0x800+700" size="4" name="CRSR_IMG[175]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9560. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9561. </Register>
  9562. <Register start="+0x800+704" size="4" name="CRSR_IMG[176]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9563. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9564. </Register>
  9565. <Register start="+0x800+708" size="4" name="CRSR_IMG[177]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9566. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9567. </Register>
  9568. <Register start="+0x800+712" size="4" name="CRSR_IMG[178]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9569. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9570. </Register>
  9571. <Register start="+0x800+716" size="4" name="CRSR_IMG[179]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9572. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9573. </Register>
  9574. <Register start="+0x800+720" size="4" name="CRSR_IMG[180]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9575. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9576. </Register>
  9577. <Register start="+0x800+724" size="4" name="CRSR_IMG[181]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9578. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9579. </Register>
  9580. <Register start="+0x800+728" size="4" name="CRSR_IMG[182]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9581. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9582. </Register>
  9583. <Register start="+0x800+732" size="4" name="CRSR_IMG[183]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9584. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9585. </Register>
  9586. <Register start="+0x800+736" size="4" name="CRSR_IMG[184]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9587. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9588. </Register>
  9589. <Register start="+0x800+740" size="4" name="CRSR_IMG[185]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9590. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9591. </Register>
  9592. <Register start="+0x800+744" size="4" name="CRSR_IMG[186]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9593. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9594. </Register>
  9595. <Register start="+0x800+748" size="4" name="CRSR_IMG[187]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9596. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9597. </Register>
  9598. <Register start="+0x800+752" size="4" name="CRSR_IMG[188]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9599. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9600. </Register>
  9601. <Register start="+0x800+756" size="4" name="CRSR_IMG[189]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9602. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9603. </Register>
  9604. <Register start="+0x800+760" size="4" name="CRSR_IMG[190]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9605. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9606. </Register>
  9607. <Register start="+0x800+764" size="4" name="CRSR_IMG[191]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9608. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9609. </Register>
  9610. <Register start="+0x800+768" size="4" name="CRSR_IMG[192]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9611. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9612. </Register>
  9613. <Register start="+0x800+772" size="4" name="CRSR_IMG[193]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9614. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9615. </Register>
  9616. <Register start="+0x800+776" size="4" name="CRSR_IMG[194]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9617. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9618. </Register>
  9619. <Register start="+0x800+780" size="4" name="CRSR_IMG[195]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9620. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9621. </Register>
  9622. <Register start="+0x800+784" size="4" name="CRSR_IMG[196]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9623. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9624. </Register>
  9625. <Register start="+0x800+788" size="4" name="CRSR_IMG[197]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9626. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9627. </Register>
  9628. <Register start="+0x800+792" size="4" name="CRSR_IMG[198]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9629. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9630. </Register>
  9631. <Register start="+0x800+796" size="4" name="CRSR_IMG[199]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9632. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9633. </Register>
  9634. <Register start="+0x800+800" size="4" name="CRSR_IMG[200]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9635. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9636. </Register>
  9637. <Register start="+0x800+804" size="4" name="CRSR_IMG[201]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9638. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9639. </Register>
  9640. <Register start="+0x800+808" size="4" name="CRSR_IMG[202]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9641. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9642. </Register>
  9643. <Register start="+0x800+812" size="4" name="CRSR_IMG[203]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9644. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9645. </Register>
  9646. <Register start="+0x800+816" size="4" name="CRSR_IMG[204]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9647. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9648. </Register>
  9649. <Register start="+0x800+820" size="4" name="CRSR_IMG[205]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9650. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9651. </Register>
  9652. <Register start="+0x800+824" size="4" name="CRSR_IMG[206]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9653. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9654. </Register>
  9655. <Register start="+0x800+828" size="4" name="CRSR_IMG[207]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9656. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9657. </Register>
  9658. <Register start="+0x800+832" size="4" name="CRSR_IMG[208]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9659. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9660. </Register>
  9661. <Register start="+0x800+836" size="4" name="CRSR_IMG[209]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9662. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9663. </Register>
  9664. <Register start="+0x800+840" size="4" name="CRSR_IMG[210]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9665. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9666. </Register>
  9667. <Register start="+0x800+844" size="4" name="CRSR_IMG[211]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9668. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9669. </Register>
  9670. <Register start="+0x800+848" size="4" name="CRSR_IMG[212]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9671. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9672. </Register>
  9673. <Register start="+0x800+852" size="4" name="CRSR_IMG[213]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9674. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9675. </Register>
  9676. <Register start="+0x800+856" size="4" name="CRSR_IMG[214]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9677. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9678. </Register>
  9679. <Register start="+0x800+860" size="4" name="CRSR_IMG[215]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9680. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9681. </Register>
  9682. <Register start="+0x800+864" size="4" name="CRSR_IMG[216]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9683. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9684. </Register>
  9685. <Register start="+0x800+868" size="4" name="CRSR_IMG[217]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9686. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9687. </Register>
  9688. <Register start="+0x800+872" size="4" name="CRSR_IMG[218]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9689. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9690. </Register>
  9691. <Register start="+0x800+876" size="4" name="CRSR_IMG[219]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9692. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9693. </Register>
  9694. <Register start="+0x800+880" size="4" name="CRSR_IMG[220]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9695. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9696. </Register>
  9697. <Register start="+0x800+884" size="4" name="CRSR_IMG[221]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9698. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9699. </Register>
  9700. <Register start="+0x800+888" size="4" name="CRSR_IMG[222]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9701. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9702. </Register>
  9703. <Register start="+0x800+892" size="4" name="CRSR_IMG[223]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9704. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9705. </Register>
  9706. <Register start="+0x800+896" size="4" name="CRSR_IMG[224]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9707. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9708. </Register>
  9709. <Register start="+0x800+900" size="4" name="CRSR_IMG[225]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9710. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9711. </Register>
  9712. <Register start="+0x800+904" size="4" name="CRSR_IMG[226]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9713. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9714. </Register>
  9715. <Register start="+0x800+908" size="4" name="CRSR_IMG[227]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9716. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9717. </Register>
  9718. <Register start="+0x800+912" size="4" name="CRSR_IMG[228]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9719. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9720. </Register>
  9721. <Register start="+0x800+916" size="4" name="CRSR_IMG[229]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9722. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9723. </Register>
  9724. <Register start="+0x800+920" size="4" name="CRSR_IMG[230]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9725. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9726. </Register>
  9727. <Register start="+0x800+924" size="4" name="CRSR_IMG[231]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9728. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9729. </Register>
  9730. <Register start="+0x800+928" size="4" name="CRSR_IMG[232]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9731. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9732. </Register>
  9733. <Register start="+0x800+932" size="4" name="CRSR_IMG[233]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9734. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9735. </Register>
  9736. <Register start="+0x800+936" size="4" name="CRSR_IMG[234]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9737. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9738. </Register>
  9739. <Register start="+0x800+940" size="4" name="CRSR_IMG[235]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9740. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9741. </Register>
  9742. <Register start="+0x800+944" size="4" name="CRSR_IMG[236]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9743. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9744. </Register>
  9745. <Register start="+0x800+948" size="4" name="CRSR_IMG[237]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9746. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9747. </Register>
  9748. <Register start="+0x800+952" size="4" name="CRSR_IMG[238]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9749. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9750. </Register>
  9751. <Register start="+0x800+956" size="4" name="CRSR_IMG[239]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9752. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9753. </Register>
  9754. <Register start="+0x800+960" size="4" name="CRSR_IMG[240]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9755. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9756. </Register>
  9757. <Register start="+0x800+964" size="4" name="CRSR_IMG[241]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9758. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9759. </Register>
  9760. <Register start="+0x800+968" size="4" name="CRSR_IMG[242]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9761. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9762. </Register>
  9763. <Register start="+0x800+972" size="4" name="CRSR_IMG[243]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9764. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9765. </Register>
  9766. <Register start="+0x800+976" size="4" name="CRSR_IMG[244]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9767. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9768. </Register>
  9769. <Register start="+0x800+980" size="4" name="CRSR_IMG[245]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9770. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9771. </Register>
  9772. <Register start="+0x800+984" size="4" name="CRSR_IMG[246]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9773. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9774. </Register>
  9775. <Register start="+0x800+988" size="4" name="CRSR_IMG[247]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9776. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9777. </Register>
  9778. <Register start="+0x800+992" size="4" name="CRSR_IMG[248]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9779. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9780. </Register>
  9781. <Register start="+0x800+996" size="4" name="CRSR_IMG[249]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9782. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9783. </Register>
  9784. <Register start="+0x800+1000" size="4" name="CRSR_IMG[250]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9785. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9786. </Register>
  9787. <Register start="+0x800+1004" size="4" name="CRSR_IMG[251]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9788. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9789. </Register>
  9790. <Register start="+0x800+1008" size="4" name="CRSR_IMG[252]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9791. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9792. </Register>
  9793. <Register start="+0x800+1012" size="4" name="CRSR_IMG[253]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9794. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9795. </Register>
  9796. <Register start="+0x800+1016" size="4" name="CRSR_IMG[254]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9797. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9798. </Register>
  9799. <Register start="+0x800+1020" size="4" name="CRSR_IMG[255]" access="Read/Write" description="Cursor Image registers" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9800. <BitField start="0" size="32" name="CRSR_IMG" description="Cursor Image data. The 256 words of the cursor image registers define the appearance of either one 64x64 cursor or 4 32x32 cursors." />
  9801. </Register>
  9802. <Register start="+0xC00" size="4" name="CRSR_CTRL" access="Read/Write" description="Cursor Control register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9803. <BitField start="0" size="1" name="CrsrOn" description="Cursor enable. 0 = Cursor is not displayed. 1 = Cursor is displayed." />
  9804. <BitField start="1" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9805. <BitField start="4" size="2" name="CRSRNUM1_0" description="Cursor image number. If the selected cursor size is 6x64, this field has no effect. If the selected cursor size is 32x32: 00 = Cursor0. 01 = Cursor1. 10 = Cursor2. 11 = Cursor3." />
  9806. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9807. </Register>
  9808. <Register start="+0xC04" size="4" name="CRSR_CFG" access="Read/Write" description="Cursor Configuration register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9809. <BitField start="0" size="1" name="CrsrSize" description="Cursor size selection. 0 = 32x32 pixel cursor. Allows for 4 defined cursors. 1 = 64x64 pixel cursor." />
  9810. <BitField start="1" size="1" name="FRAMESYNC" description="Cursor frame synchronization type. 0 = Cursor coordinates are asynchronous. 1 = Cursor coordinates are synchronized to the frame synchronization pulse." />
  9811. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9812. </Register>
  9813. <Register start="+0xC08" size="4" name="CRSR_PAL0" access="Read/Write" description="Cursor Palette register 0" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9814. <BitField start="0" size="8" name="RED" description="Red color component" />
  9815. <BitField start="8" size="8" name="GREEN" description="Green color component" />
  9816. <BitField start="16" size="8" name="BLUE" description="Blue color component." />
  9817. <BitField start="24" size="8" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9818. </Register>
  9819. <Register start="+0xC0C" size="4" name="CRSR_PAL1" access="Read/Write" description="Cursor Palette register 1" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9820. <BitField start="0" size="8" name="RED" description="Red color component" />
  9821. <BitField start="8" size="8" name="GREEN" description="Green color component" />
  9822. <BitField start="16" size="8" name="BLUE" description="Blue color component." />
  9823. <BitField start="24" size="8" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9824. </Register>
  9825. <Register start="+0xC10" size="4" name="CRSR_XY" access="Read/Write" description="Cursor XY Position register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9826. <BitField start="0" size="10" name="CRSRX" description="X ordinate of the cursor origin measured in pixels. When 0, the left edge of the cursor is at the left of the display." />
  9827. <BitField start="10" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9828. <BitField start="16" size="10" name="CRSRY" description="Y ordinate of the cursor origin measured in pixels. When 0, the top edge of the cursor is at the top of the display." />
  9829. <BitField start="26" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9830. </Register>
  9831. <Register start="+0xC14" size="4" name="CRSR_CLIP" access="Read/Write" description="Cursor Clip Position register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9832. <BitField start="0" size="6" name="CRSRCLIPX" description="Cursor clip position for X direction. Distance from the left edge of the cursor image to the first displayed pixel in the cursor. When 0, the first pixel of the cursor line is displayed." />
  9833. <BitField start="6" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9834. <BitField start="8" size="6" name="CRSRCLIPY" description="Cursor clip position for Y direction. Distance from the top of the cursor image to the first displayed pixel in the cursor. When 0, the first displayed pixel is from the top line of the cursor image." />
  9835. <BitField start="14" size="18" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9836. </Register>
  9837. <Register start="+0xC20" size="4" name="CRSR_INTMSK" access="Read/Write" description="Cursor Interrupt Mask register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9838. <BitField start="0" size="1" name="CRSRIM" description="Cursor interrupt mask. When clear, the cursor never interrupts the processor. When set, the cursor interrupts the processor immediately after reading of the last word of cursor image." />
  9839. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9840. </Register>
  9841. <Register start="+0xC24" size="4" name="CRSR_INTCLR" access="WriteOnly" description="Cursor Interrupt Clear register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9842. <BitField start="0" size="1" name="CRSRIC" description="Cursor interrupt clear. Writing a 0 to this bit has no effect. Writing a 1 to this bit causes the cursor interrupt status to be cleared." />
  9843. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9844. </Register>
  9845. <Register start="+0xC28" size="4" name="CRSR_INTRAW" access="ReadOnly" description="Cursor Raw Interrupt Status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9846. <BitField start="0" size="1" name="CRSRRIS" description="Cursor raw interrupt status. The cursor interrupt status is set immediately after the last data is read from the cursor image for the current frame. This bit is cleared by writing to the CrsrIC bit in the CRSR_INTCLR register." />
  9847. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9848. </Register>
  9849. <Register start="+0xC2C" size="4" name="CRSR_INTSTAT" access="ReadOnly" description="Cursor Masked Interrupt Status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  9850. <BitField start="0" size="1" name="CRSRMIS" description="Cursor masked interrupt status. The cursor interrupt status is set immediately after the last data read from the cursor image for the current frame, providing that the corresponding bit in the CRSR_INTMSK register is set. The bit remains clear if the CRSR_INTMSK register is clear. This bit is cleared by writing to the CRSR_INTCLR register." />
  9851. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  9852. </Register>
  9853. </RegisterGroup>
  9854. <RegisterGroup name="EEPROM" start="0x4000E000" description="EEPROM">
  9855. <Register start="+0x000" size="4" name="CMD" access="Read/Write" description="EEPROM command register" reset_value="0" reset_mask="0xFFFFFFFF">
  9856. <BitField start="0" size="3" name="CMD" description="Command. Read data shows the last command executed on the EEPROM. 110 = erase/program page All other values are reserved." />
  9857. <BitField start="3" size="29" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9858. </Register>
  9859. <Register start="+0x008" size="4" name="RWSTATE" access="Read/Write" description="EEPROM read wait state register" reset_value="0x00000905" reset_mask="0xFFFFFFFF">
  9860. <BitField start="0" size="8" name="RPHASE2" description="Wait states 2 (minus 1 encoded). The number of system clock periods to meet the read operations TRPHASE2 duration." />
  9861. <BitField start="8" size="8" name="RPHASE1" description="Wait states 1 (minus 1 encoded). The number of system clock periods to meet a duration equal to TRPHASE1." />
  9862. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9863. </Register>
  9864. <Register start="+0x00C" size="4" name="AUTOPROG" access="Read/Write" description="EEPROM auto programming register" reset_value="0" reset_mask="0xFFFFFFFF">
  9865. <BitField start="0" size="2" name="AUTOPROG" description="Auto programming mode: 00 = auto programming off 01 = erase/program cycle is triggered after 1 word is written 10 = erase/program cycle is triggered after a write to AHB address ending with ......1111100 (last word of a page)" />
  9866. <BitField start="2" size="30" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9867. </Register>
  9868. <Register start="+0x010" size="4" name="WSTATE" access="Read/Write" description="EEPROM wait state register" reset_value="0x00020602" reset_mask="0xFFFFFFFF">
  9869. <BitField start="0" size="8" name="PHASE3" description="Wait states for phase 3 (minus 1 encoded). The number of system clock periods to meet a duration equal to TPHASE3." />
  9870. <BitField start="8" size="8" name="PHASE2" description="Wait states for phase 2 (minus 1 encoded). The number of system clock periods to meet a duration equal to TPHASE2." />
  9871. <BitField start="16" size="8" name="PHASE1" description="Wait states for phase 1 (minus 1 encoded). The number of system clock periods to meet a duration equal to TPHASE1." />
  9872. <BitField start="24" size="7" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9873. <BitField start="31" size="1" name="LCK_PARWEP" description="Lock timing parameters for write, erase and program operation 0 = WSTATE and CLKDIV registers have R/W access 1 = WSTATE and CLKDIV registers have R only access" />
  9874. </Register>
  9875. <Register start="+0x014" size="4" name="CLKDIV" access="Read/Write" description="EEPROM clock divider register" reset_value="0x00000063" reset_mask="0xFFFFFFFF">
  9876. <BitField start="0" size="16" name="CLKDIV" description="Division factor (minus 1 encoded)." />
  9877. <BitField start="16" size="16" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9878. </Register>
  9879. <Register start="+0x018" size="4" name="PWRDWN" access="Read/Write" description="EEPROM power-down register" reset_value="0" reset_mask="0xFFFFFFFF">
  9880. <BitField start="0" size="1" name="PWRDWN" description="Power down mode bit. 0 = not in power down mode. 1 = power down mode." />
  9881. <BitField start="1" size="31" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9882. </Register>
  9883. <Register start="+0xFD8" size="4" name="INTENCLR" access="WriteOnly" description="EEPROM interrupt enable clear" reset_value="0" reset_mask="0xFFFFFFFF">
  9884. <BitField start="0" size="2" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9885. <BitField start="2" size="1" name="PROG_CLR_EN" description="Clear program operation finished interrupt enable bit for EEPROM. 0 = leave corresponding bit unchanged. 1 = clear corresponding bit." />
  9886. <BitField start="3" size="29" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9887. </Register>
  9888. <Register start="+0xFDC" size="4" name="INTENSET" access="WriteOnly" description="EEPROM interrupt enable set" reset_value="0" reset_mask="0xFFFFFFFF">
  9889. <BitField start="0" size="2" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9890. <BitField start="2" size="1" name="PROG_SET_EN" description="Set program operation finished interrupt enable bit for EEPROM device 1. 0 = leave corresponding bit unchanged. 1 = set corresponding bit." />
  9891. <BitField start="3" size="29" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9892. </Register>
  9893. <Register start="+0xFE0" size="4" name="INTSTAT" access="ReadOnly" description="EEPROM interrupt status" reset_value="0" reset_mask="0xFFFFFFFF">
  9894. <BitField start="0" size="2" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  9895. <BitField start="2" size="1" name="END_OF_PROG" description="EEPROM program operation finished interrupt status bit. Bit is: - set when this operation has finished OR when one is written to the corresponding bit of the INTSTATSET register. - cleared when one is written to the corresponding bit of the INTSTATCLR register." />
  9896. <BitField start="3" size="29" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  9897. </Register>
  9898. <Register start="+0xFE4" size="4" name="INTEN" access="ReadOnly" description="EEPROM interrupt enable" reset_value="0" reset_mask="0xFFFFFFFF">
  9899. <BitField start="0" size="2" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  9900. <BitField start="2" size="1" name="EE_PROG_DONE" description="EEPROM program operation finished interrupt enable bit. Bit is: - set when one is written in the corresponding bit of the INTENSET register. - cleared when one is written to the corresponding bit of the INTENCLR register." />
  9901. <BitField start="3" size="29" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  9902. </Register>
  9903. <Register start="+0xFE8" size="4" name="INTSTATCLR" access="WriteOnly" description="EEPROM interrupt status clear" reset_value="0" reset_mask="0xFFFFFFFF">
  9904. <BitField start="0" size="2" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9905. <BitField start="2" size="1" name="PROG_CLR_ST" description="Clear program operation finished interrupt status bit for EEPROM device. 0 = leave corresponding bit unchanged. 1 = clear corresponding bit." />
  9906. <BitField start="3" size="29" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  9907. </Register>
  9908. </RegisterGroup>
  9909. <RegisterGroup name="ETHERNET" start="0x40010000" description="Ethernet">
  9910. <Register start="+0x0000" size="4" name="MAC_CONFIG" access="Read/Write" description="MAC configuration register" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  9911. <BitField start="0" size="2" name="RESERVED" description="Reserved" />
  9912. <BitField start="2" size="1" name="RE" description="Receiver enable When this bit is set, the receiver state machine of the MAC is enabled for receiving frames from the MII. When this bit is reset, the MAC receive state machine is disabled after the completion of the reception of the current frame, and will not receive any further frames from the MII." />
  9913. <BitField start="3" size="1" name="TE" description="Transmitter Enable When this bit is set, the transmit state machine of the MAC is enabled for transmission on the MII. When this bit is reset, the MAC transmit state machine is disabled after the completion of the transmission of the current frame, and will not transmit any further frames." />
  9914. <BitField start="4" size="1" name="DF" description="Deferral Check When this bit is set, the deferral check function is enabled in the MAC. The MAC will issue a Frame Abort status, along with the excessive deferral error bit set in the transmit frame status when the transmit state machine is deferred for more than 24,288 bit times in 10/100-Mbps mode. If the Core is configured for 1000 Mbps operation, or if the Jumbo frame mode is enabled in 10/100-Mbps mode, the threshold for deferral is 155,680 bits times. Deferral begins when the transmitter is ready to transmit, but is prevented because of an active CRS (carrier sense) signal on the MII. Defer time is not cumulative. If the transmitter defers for 10,000 bit times, then transmits, collides, backs off, and then has to defer again after completion of back-off, the deferral timer resets to 0 and restarts. When this bit is reset, the deferral check function is disabled and the MAC defers until the CRS signal goes inactive. This bit is applicable only in Half-Duplex mode and is reserved (RO) in Full-Duplex-only configuration." />
  9915. <BitField start="5" size="2" name="BL" description="Back-Off Limit The Back-Off limit determines the random integer number (r) of slot time delays (4,096 bit times for 1000 Mbps and 512 bit times for 10/100 Mbps) the MAC waits before rescheduling a transmission attempt during retries after a collision. This bit is applicable only to Half-Duplex mode and is reserved (RO) in Full-Duplex-only configuration. 00: k = min (n, 10) 01: k = min (n, 8) 10: k = min (n, 4) 11: k = min (n, 1) where n = retransmission attempt. The random integer r takes the value in the range 0 &lt;= r &lt;= 2k." />
  9916. <BitField start="7" size="1" name="ACS" description="Automatic Pad/CRC Stripping When this bit is set, the MAC strips the Pad/FCS field on incoming frames only if the length's field value is less than or equal to 1,500 bytes. All received frames with length field greater than or equal to 1,501 bytes are passed to the application without stripping the Pad/FCS field. When this bit is reset, the MAC will pass all incoming frames to the Host unmodified." />
  9917. <BitField start="8" size="1" name="RESERVED" description="Link Up/Down Indicates whether the link is up or down during the transmission of configuration in SMII interface: 0 = Link down 1 = Link up" />
  9918. <BitField start="9" size="1" name="DR" description="Disable Retry When this bit is set, the MAC will attempt only 1 transmission. When a collision occurs on the MII, the MAC will ignore the current frame transmission and report a Frame Abort with excessive collision error in the transmit frame status. When this bit is reset, the MAC will attempt retries based on the settings of BL. This bit is applicable only to Half-Duplex mode and is reserved (RO with default value) in Full- Duplex-only configuration." />
  9919. <BitField start="10" size="1" name="RESERVED" description="Reserved" />
  9920. <BitField start="11" size="1" name="DM" description="Duplex Mode When this bit is set, the MAC operates in a Full-Duplex mode where it can transmit and receive simultaneously." />
  9921. <BitField start="12" size="1" name="LM" description="Loopback Mode When this bit is set, the MAC operates in loopback mode at MII. The MII Receive clock input is required for the loopback to work properly, as the Transmit clock is not looped-back internally." />
  9922. <BitField start="13" size="1" name="DO" description="Disable Receive Own When this bit is set, the MAC disables the reception of frames in Half-Duplex mode. When this bit is reset, the MAC receives all packets that are given by the PHY while transmitting. This bit is not applicable if the MAC is operating in Full-Duplex mode." />
  9923. <BitField start="14" size="1" name="FES" description="Speed Indicates the speed in Fast Ethernet (MII) mode: 0 = 10 Mbps 1 = 100 Mbps" />
  9924. <BitField start="15" size="1" name="PS" description="Port select 1 = MII (100 Mbp) - this is the only allowed value." />
  9925. <BitField start="16" size="1" name="DCRS" description="Disable carrier sense during transmission When set high, this bit makes the MAC transmitter ignore the MII CRS signal during frame transmission in Half-Duplex mode. This request results in no errors generated due to Loss of Carrier or No Carrier during such transmission. When this bit is low, the MAC transmitter generates such errors due to Carrier Sense and will even abort the transmissions." />
  9926. <BitField start="17" size="3" name="IFG" description="Inter-frame gap These bits control the minimum IFG between frames during transmission. 000 = 96 bit times 001 = 88 bit times 010 = 80 bit times ... 000 = 40 bit times Note that in Half-Duplex mode, the minimum IFG can be configured for 64 bit times (IFG = 100) only. Lower values are not considered" />
  9927. <BitField start="20" size="1" name="JE" description="Jumbo Frame Enable When this bit is set, MAC allows Jumbo frames of 9,018 bytes (9,022 bytes for VLAN tagged frames) without reporting a giant frame error in the receive frame status." />
  9928. <BitField start="21" size="1" name="RESERVED" description="Reserved." />
  9929. <BitField start="22" size="1" name="JD" description="Jabber Disable When this bit is set, the MAC disables the jabber timer on the transmitter, and can transfer frames of up to 16,384 bytes. When this bit is reset, the MAC cuts off the transmitter if the application sends out more than 2,048 bytes of data (10,240 if JE is set high) during transmission." />
  9930. <BitField start="23" size="1" name="WD" description="Watchdog Disable When this bit is set, the MAC disables the watchdog timer on the receiver, and can receive frames of up to 16,384 bytes. When this bit is reset, the MAC allows no more than 2,048 bytes (10,240 if JE is set high) of the frame being received and cuts off any bytes received after that." />
  9931. <BitField start="24" size="8" name="RESERVED" description="Reserved." />
  9932. </Register>
  9933. <Register start="+0x0004" size="4" name="MAC_FRAME_FILTER" access="Read/Write" description="MAC frame filter" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9934. <BitField start="0" size="1" name="PR" description="Promiscuous Mode When this bit is set, the Address Filter module passes all incoming frames regardless of its destination or source address. The SA/DA Filter Fails status bits of the Receive Status Word will always be cleared when PR is set." />
  9935. <BitField start="1" size="1" name="HUC" description="Hash Unicast When set, MAC performs destination address filtering of unicast frames according to the hash table. When reset, the MAC performs a perfect destination address filtering for unicast frames, that is, it compares the DA field with the values programmed in DA registers." />
  9936. <BitField start="2" size="1" name="HMC" description="Hash Multicast When set, MAC performs destination address filtering of received multicast frames according to the hash table. When reset, the MAC performs a perfect destination address filtering for multicast frames, that is, it compares the DA field with the values programmed in DA registers." />
  9937. <BitField start="3" size="1" name="DAIF" description="DA Inverse Filtering When this bit is set, the Address Check block operates in inverse filtering mode for the DA address comparison for both unicast and multicast frames. When reset, normal filtering of frames is performed." />
  9938. <BitField start="4" size="1" name="PM" description="Pass All Multicast When set, this bit indicates that all received frames with a multicast destination address (first bit in the destination address field is '1') are passed. When reset, filtering of multicast frame depends on HMC bit." />
  9939. <BitField start="5" size="1" name="DBF" description="Disable Broadcast Frames When this bit is set, the AFM module filters all incoming broadcast frames. When this bit is reset, the AFM module passes all received broadcast frames." />
  9940. <BitField start="6" size="2" name="PCF" description="Pass Control Frames These bits control the forwarding of all control frames (including unicast and multicast PAUSE frames). Note that the processing of PAUSE control frames depends only on RFE of the Flow Control Register. 00 = MAC filters all control frames from reaching the application. 01 = MAC forwards all control frames except PAUSE control frames to application even if they fail the Address filter. 10 = MAC forwards all control frames to application even if they fail the Address Filter. 11 = MAC forwards control frames that pass the Address Filter." />
  9941. <BitField start="8" size="1" name="RESERVED" description="Reserved." />
  9942. <BitField start="9" size="1" name="RESERVED" description="Reserved." />
  9943. <BitField start="10" size="1" name="HPF" description="Hash or perfect filter When set, this bit configures the address filter to pass a frame if it matches either the perfect filtering or the hash filtering as set by HMC or HUC bits. When low and if the HUC/HMC bit is set, the frame is passed only if it matches the Hash filter." />
  9944. <BitField start="11" size="20" name="RESERVED" description="Reserved" />
  9945. <BitField start="31" size="1" name="RA" description="Receive all When this bit is set, the MAC Receiver module passes to the Application all frames received irrespective of whether they pass the address filter. The result of the SA/DA filtering is updated (pass or fail) in the corresponding bits in the Receive Status Word. When this bit is reset, the Receiver module passes to the Application only those frames that pass the SA/DA address filter." />
  9946. </Register>
  9947. <Register start="+0x0008" size="4" name="MAC_HASHTABLE_HIGH" access="Read/Write" description="Hash table high register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9948. <BitField start="0" size="32" name="HTH" description="Hash table high This field contains the upper 32 bits of Hash table." />
  9949. </Register>
  9950. <Register start="+0x000C" size="4" name="MAC_HASHTABLE_LOW" access="Read/Write" description="Hash table low register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9951. <BitField start="0" size="32" name="HTL" description="Hash table low This field contains the upper 32 bits of Hash table." />
  9952. </Register>
  9953. <Register start="+0x0010" size="4" name="MAC_MII_ADDR" access="Read/Write" description="MII address register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9954. <BitField start="0" size="1" name="GB" description="MII busy This register field can be read by the application (Read), can be set to 1 by the application with a register write of 1 (Write Set), and is cleared to 0 by the core (Self Clear). The application cannot clear this type of field, and a register write of 0 to this bit has no effect on this field. This bit should read a logic 0 before writing to this register and the MAC_MII_DATA register. This bit must also be set to 0 during a Write to this register. During a PHY register access, this bit will be set to 1 by the Application to indicate that a Read or Write access is in progress. The MAC_MII_DATA register should be kept valid until this bit is cleared by the MAC during a PHY Write operation. The MAC_MII_DATA register is invalid until this bit is cleared by the MAC during a PHY Read operation. This register should not be written to until this bit is cleared." />
  9955. <BitField start="1" size="1" name="W" description="MII write When set, this bit tells the PHY that this will be a Write operation using the MII Data register. If this bit is not set, this will be a Read operation, placing the data in the MII Data register." />
  9956. <BitField start="2" size="4" name="CR" description="CSR clock range The CSR Clock Range selection determines the frequency of the MDC clock. The suggested range of CLK_M4_ETHERNET frequency applicable for each value below (when Bit[5] = 0) ensures that the MDC clock is approximately between the frequency range 1.0 MHz - 2.5 MHz. When bit 5 is set, you can achieve MDC clock of frequency higher than the IEEE 802.3 specified frequency limit of 2.5 MHz and program a clock divider of lower value. For example, when CLK_M4_ETHERNET is of frequency 100 MHz and you program these bits as 1010, then the resultant MDC clock will be of 12.5 MHz which is outside the limit of IEEE 802.3 specified range. Program the values given below only if the interfacing chips supports faster MDC clocks. See Table 554 for bit values." />
  9957. <BitField start="6" size="5" name="GR" description="MII register These bits select the desired MII register in the selected PHY device." />
  9958. <BitField start="11" size="5" name="PA" description="Physical layer address This field tells which of the 32 possible PHY devices are being accessed." />
  9959. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  9960. </Register>
  9961. <Register start="+0x0014" size="4" name="MAC_MII_DATA" access="Read/Write" description="MII data register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9962. <BitField start="0" size="16" name="GD" description="MII data This contains the 16-bit data value read from the PHY after a Management Read operation or the 16-bit data value to be written to the PHY before a Management Write operation." />
  9963. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  9964. </Register>
  9965. <Register start="+0x0018" size="4" name="MAC_FLOW_CTRL" access="Read/Write" description="Flow control register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9966. <BitField start="0" size="1" name="FCB" description="Flow Control Busy/Backpressure Activate This register field can be read by the application (Read), can be set to 1 by the application with a register write of 1 (Write Set), and is cleared to 0 by the core (Self Clear). The application cannot clear this type of field, and a register write of 0 to this bit has no effect on this field. This bit initiates a Pause Control frame in Full-Duplex mode. In Full-Duplex mode, this bit should be read as 0 before writing to the Flow Control register. To initiate a Pause control frame, the Application must set this bit to 1. During a transfer of the Control Frame, this bit will continue to be set to signify that a frame transmission is in progress. After the completion of Pause control frame transmission, the MAC will reset this bit to 0. The Flow Control register should not be written to until this bit is cleared. In Half-Duplex mode, when this bit is set (and TFE is set), then backpressure is asserted by the MAC Core. During backpressure, when the MAC receives a new frame, the transmitter starts sending a JAM pattern resulting in a collision. This control register bit is logically ORed with the flow controller input signal for the backpressure function. When the MAC is configured to Full- Duplex mode, the BPA is automatically disabled." />
  9967. <BitField start="1" size="1" name="TFE" description="Transmit Flow Control Enable In Full-Duplex mode, when this bit is set, the MAC enables the flow control operation to transmit Pause frames. When this bit is reset, the flow control operation in the MAC is disabled, and the MAC will not transmit any Pause frames. In Half-Duplex mode, when this bit is set, the MAC enables the back-pressure operation. When this bit is reset, the backpressure feature is disabled." />
  9968. <BitField start="2" size="1" name="RFE" description="Receive Flow Control Enable When this bit is set, the MAC will decode the received Pause frame and disable its transmitter for a specified (Pause Time) time. When this bit is reset, the decode function of the Pause frame is disabled." />
  9969. <BitField start="3" size="1" name="UP" description="Unicast Pause Frame Detect When this bit is set, the MAC will detect the Pause frames with the station's unicast address specified in MAC Address0 High Register and MAC Address0 Low Register, in addition to the detecting Pause frames with the unique multicast address. When this bit is reset, the MAC will detect only a Pause frame with the unique multicast address specified in the 802.3x standard." />
  9970. <BitField start="4" size="2" name="PLT" description="Pause Low Threshold This field configures the threshold of the PAUSE timer at which the input flow control is checked for automatic retransmission of PAUSE Frame. The threshold values should be always less than the Pause Time configured in Bits[31:16]. For example, if PT = 0x100 (256 slot-times), and PLT = 01, then a second PAUSE frame is automatically transmitted if the flow control signal is asserted at 228 (256 - 28) slot-times after the first PAUSE frame is transmitted." />
  9971. <BitField start="6" size="1" name="RESERVED" description="Reserved" />
  9972. <BitField start="7" size="1" name="DZPQ" description="Disable Zero-Quanta Pause When set, this bit disables the automatic generation of Zero-Quanta Pause Control frames on the deassertion of the flow-control signal from the FIFO layer. When this bit is reset, normal operation with automatic Zero-Quanta Pause Control frame generation is enabled." />
  9973. <BitField start="8" size="8" name="RESERVED" description="Reserved" />
  9974. <BitField start="16" size="16" name="PT" description="Pause time This field holds the value to be used in the Pause Time field in the transmit control frame. If the Pause Time bits is configured to be double-synchronized to the MII clock domain, then consecutive writes to this register should be performed only after at least 4 clock cycles in the destination clock domain." />
  9975. </Register>
  9976. <Register start="+0x001C" size="4" name="MAC_VLAN_TAG" access="Read/Write" description="VLAN tag register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9977. <BitField start="0" size="16" name="VL" description="VLAN Tag Identifier for Receive Frames This contains the 802.1Q VLAN tag to identify VLAN frames, and is compared to the fifteenth and sixteenth bytes of the frames being received for VLAN frames. Bits[15:13] are the User Priority, Bit[12] is the Canonical Format Indicator (CFI) and bits[11:0] are the VLAN tag's VLAN Identifier (VID) field. When the ETV bit is set, only the VID (Bits[11:0]) is used for comparison. If VL (VL[11:0] if ETV is set) is all zeros, the MAC does not check the fifteenth and sixteenth bytes for VLAN tag comparison, and declares all frames with a Type field value of 0x8100 to be VLAN frames." />
  9978. <BitField start="16" size="1" name="ETV" description="Enable 12-Bit VLAN Tag Comparison When this bit is set, a 12-bit VLAN identifier, rather than the complete 16-bit VLAN tag, is used for comparison and filtering. Bits[11:0] of the VLAN tag are compared with the corresponding field in the received VLAN-tagged frame. When this bit is reset, all 16 bits of the received VLAN frame's fifteenth and sixteenth bytes are used for comparison." />
  9979. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  9980. </Register>
  9981. <Register start="+0x0024" size="4" name="MAC_DEBUG" access="ReadOnly" description="Debug register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  9982. <BitField start="0" size="1" name="RXIDLESTAT" description="When high, it indicates that the MAC MII receive protocol engine is actively receiving data and not in IDLE state." />
  9983. <BitField start="1" size="2" name="FIFOSTAT0" description="When high, it indicates the active state of the small FIFO Read and Write controllers respectively of the MAC receive Frame Controller module." />
  9984. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  9985. <BitField start="4" size="1" name="RXFIFOSTAT1" description="When high, it indicates that the MTL RxFIFO Write Controller is active and transferring a received frame to the FIFO." />
  9986. <BitField start="5" size="2" name="RXFIFOSTAT" description="State of the RxFIFO read Controller: 00 = idle state 01 = reading frame data 10 = reading frame status (or Time stamp) 11 = flushing the frame data and status" />
  9987. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  9988. <BitField start="8" size="2" name="RXFIFOLVL" description="Status of the RxFIFO Fill-level 00 = RxFIFO Empty 01 = RxFIFO fill-level below flow-control de-activate threshold 10 = RxFIFO fill-level above flow-control activate threshold 11 = RxFIFO Full" />
  9989. <BitField start="10" size="6" name="RESERVED" description="Reserved" />
  9990. <BitField start="16" size="1" name="TXIDLESTAT" description="When high, it indicates that the MAC MII transmit protocol engine is actively transmitting data and not in IDLE state." />
  9991. <BitField start="17" size="2" name="TXSTAT" description="State of the MAC Transmit Frame Controller module: 00 = idle 01 = Waiting for Status of previous frame or IFG/backoff period to be over 10 = Generating and transmitting a PAUSE control frame (in full duplex mode) 11 = Transferring input frame for transmission" />
  9992. <BitField start="19" size="1" name="PAUSE" description="When high, it indicates that the MAC transmitter is in PAUSE condition (in full-duplex only) and hence will not schedule any frame for transmission." />
  9993. <BitField start="20" size="2" name="TXFIFOSTAT" description="State of the TxFIFO read Controller 00 = idle state 01 = READ state (transferring data to MAC transmitter) 10 = Waiting for TxStatus from MAC transmitter 11 = Writing the received TxStatus or flushing the TxFIFO" />
  9994. <BitField start="22" size="1" name="TXFIFOSTAT1" description="When high, it indicates that the TxFIFO Write Controller is active and transferring data to the TxFIFO." />
  9995. <BitField start="23" size="1" name="RESERVED" description="Reserved" />
  9996. <BitField start="24" size="1" name="TXFIFOLVL" description="When high, it indicates that the TxFIFO is not empty and has some data left for transmission." />
  9997. <BitField start="25" size="1" name="TXFIFOFULL" description="When high, it indicates that the TxStatus FIFO is full and hence the controller will not be accepting any more frames for transmission." />
  9998. <BitField start="26" size="6" name="RESERVED" description="Reserved" />
  9999. </Register>
  10000. <Register start="+0x0028" size="4" name="MAC_RWAKE_FRFLT" access="Read/Write" description="Remote wake-up frame filter" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10001. <BitField start="0" size="32" name="ADDR" description="WKUPFMFILTER address" />
  10002. </Register>
  10003. <Register start="+0x002C" size="4" name="MAC_PMT_CTRL_STAT" access="Read/Write" description="PMT control and status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10004. <BitField start="0" size="1" name="PD" description="Power-down This register field can be read by the application (Read), can be set to 1 by the application with a register write of 1 (Write Set), and is cleared to 0 by the core (Self Clear). The application cannot clear this type of field, and a register write of 0 to this bit has no effect on this field. When set, all received frames will be dropped. This bit is cleared automatically when a magic packet or Wake-Up frame is received, and Power-Down mode is disabled. Frames received after this bit is cleared are forwarded to the application.This bit must only be set when either the Magic Packet Enable or Wake- Up Frame Enable bit is set high." />
  10005. <BitField start="1" size="1" name="MPE" description="Magic packet enable When set, enables generation of a power management event due to Magic Packet reception." />
  10006. <BitField start="2" size="1" name="WFE" description="Wake-up frame enable When set, enables generation of a power management event due to wake-up frame reception." />
  10007. <BitField start="3" size="2" name="RESERVED" description="Reserved" />
  10008. <BitField start="5" size="1" name="MPR" description="Magic Packet Received This register field can be read by the application (Read), can be set to 1 by the Ethernet core on a certain internal event (Self Set), and is automatically cleared to 0 on a register read. A register write of 0 has no effect on this field. When set, this bit indicates the power management event was generated by the reception of a Magic Packet. This bit is cleared by a Read into this register." />
  10009. <BitField start="6" size="1" name="WFR" description="Wake-up Frame Received This register field can be read by the application (Read), can be set to 1 by the Ethernet core on a certain internal event (Self Set), and is automatically cleared to 0 on a register read. A register write of 0 has no effect on this field. When set, this bit indicates the power management event was generated due to reception of a wake-up frame. This bit is cleared by a Read into this register." />
  10010. <BitField start="7" size="2" name="RESERVED" description="Reserved" />
  10011. <BitField start="9" size="1" name="GU" description="Global Unicast When set, enables any unicast packet filtered by the MAC (DAF) address recognition to be a wake-up frame." />
  10012. <BitField start="10" size="21" name="RESERVED" description="Reserved" />
  10013. <BitField start="31" size="1" name="WFFRPR" description="Wake-up Frame Filter Register Pointer Reset This register field can be read by the application (Read), can be set to 1 by the application with a register write of 1 (Write Set), and is cleared to 0 by the core (Self Clear). The application cannot clear this type of field, and a register write of 0 to this bit has no effect on this field. When set, resets the Remote Wake-up Frame Filter register pointer to 000. It is automatically cleared after 1 clock cycle." />
  10014. </Register>
  10015. <Register start="+0x0038" size="4" name="MAC_INTR" access="ReadOnly" description="Interrupt status register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10016. <BitField start="0" size="3" name="RESERVED" description="Reserved." />
  10017. <BitField start="3" size="1" name="PMT" description="PMT Interrupt Status This bit is set whenever a Magic packet or Wake-on-LAN frame is received in Power- Down mode (See bits 5 and 6 in Table 560). This bit is cleared when both bits[6:5] are cleared because of a read operation to the PMT Control and Status register." />
  10018. <BitField start="4" size="5" name="RESERVED" description="Reserved." />
  10019. <BitField start="9" size="1" name="TS" description="Timestamp interrupt status When Advanced Timestamp feature is enabled, this bit is set when any of the following conditions is true: - The system time value equals or exceeds the value specified in the Target Time High and Low registers - There is an overflow in the seconds register This bit is cleared on reading the byte 0 of the Timestamp Status register (Table 576). Otherwise, when default Time stamping is enabled, this bit when set indicates that the system time value equals or exceeds the value specified in the Target Time registers. In this mode, this bit is cleared after the completion of the read of this Interrupt Status Register[9]. In all other modes, this bit is reserved." />
  10020. <BitField start="10" size="1" name="RESERVED" description="Reserved." />
  10021. <BitField start="11" size="21" name="RESERVED" description="Reserved" />
  10022. </Register>
  10023. <Register start="+0x003C" size="4" name="MAC_INTR_MASK" access="Read/Write" description="Interrupt mask register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10024. <BitField start="0" size="3" name="RESERVED" description="Reserved" />
  10025. <BitField start="3" size="1" name="PMTIM" description="PMT Interrupt Mask This bit when set, will disable the assertion of the interrupt signal due to the setting of PMT Interrupt Status bit in Table 561." />
  10026. <BitField start="4" size="5" name="RESERVED" description="Reserved." />
  10027. <BitField start="9" size="1" name="TSIM" description="Timestamp interrupt mask When set, this bit disables the assertion of the interrupt signal because of the setting of Timestamp Interrupt Status bit in Table 561" />
  10028. <BitField start="10" size="1" name="RESERVED" description="Reserved." />
  10029. </Register>
  10030. <Register start="+0x0040" size="4" name="MAC_ADDR0_HIGH" access="Read/Write" description="MAC address 0 high register" reset_value="0x8000FFFF" reset_mask="0xFFFFFFFF">
  10031. <BitField start="0" size="16" name="A47_32" description="MAC Address0 [47:32] This field contains the upper 16 bits (47:32) of the 6-byte first MAC address. This is used by the MAC for filtering for received frames and for inserting the MAC address in the Transmit Flow Control (PAUSE) Frames." />
  10032. <BitField start="16" size="15" name="RESERVED" description="Reserved" />
  10033. <BitField start="31" size="1" name="MO" description="Always 1" />
  10034. </Register>
  10035. <Register start="+0x0044" size="4" name="MAC_ADDR0_LOW" access="Read/Write" description="MAC address 0 low register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  10036. <BitField start="0" size="32" name="A31_0" description="MAC Address0 [31:0] This field contains the lower 32 bits of the 6-byte first MAC address. This is used by the MAC for filtering for received frames and for inserting the MAC address in the Transmit Flow Control (PAUSE) Frames." />
  10037. </Register>
  10038. <Register start="+0x0700" size="4" name="MAC_TIMESTP_CTRL" access="Read/Write" description="Time stamp control register" reset_value="0x00002000" reset_mask="0xFFFFFFFF">
  10039. <BitField start="0" size="1" name="TSENA" description="Time stamp Enable When this bit, is set the timestamping is enabled for transmit and receive frames. When disabled timestamp is not added for transmit and receive frames and the TimeStamp Generator is also suspended. User has to always initialize the TimeStamp (system time) after enabling this mode." />
  10040. <BitField start="1" size="1" name="TSCFUPDT" description="Time stamp Fine or Coarse Update When set, indicates that the system times update to be done using fine update method. When reset it indicates the system time stamp update to be done using Coarse method. This bit is reserved if the fine correction option is not enabled." />
  10041. <BitField start="2" size="1" name="TSINIT" description="Time stamp Initialize This register field can be read and written by the application (Read and Write), and is cleared to 0 by the Ethernet core (Self Clear). When set, the system time is initialized (over-written) with the value specified in the Time stamp High Update and Time stamp Low Update registers. This register bit should be read zero before updating it. This bit is reset once the initialize is complete." />
  10042. <BitField start="3" size="1" name="TSUPDT" description="Time stamp Update This register field can be read and written by the application (Read and Write), and is cleared to 0 by the Ethernet core (Self Clear). When set, the system time is updated (added/subtracted) with the value specified in the Time stamp High Update and Time stamp Low Update registers. This register bit should be read zero before updating it. This bit is reset once the update is completed in hardware." />
  10043. <BitField start="4" size="1" name="TSTRIG" description="Time stamp Interrupt Trigger Enable This register field can be read and written by the application (Read and Write), and is cleared to 0 by the Ethernet core (Self Clear). When set, the Time stamp interrupt is generated when the System Time becomes greater than the value written in Target Time register. This bit is reset after the generation of Time stamp Trigger Interrupt." />
  10044. <BitField start="5" size="1" name="TSADDREG" description="Addend Reg Update When set, the contents of the Time stamp Addend register is updated in the PTP block for fine correction. This is cleared when the update is completed. This register bit should be zero before setting it. This is a reserved bit when only coarse correction option is selected." />
  10045. <BitField start="6" size="2" name="RESERVED" description="Reserved" />
  10046. <BitField start="8" size="1" name="TSENALL" description="Enable Time stamp for All Frames When set, the Time stamp snapshot is enabled for all frames received by the core." />
  10047. <BitField start="9" size="1" name="TSCTRLSSR" description="Time stamp Digital or Binary rollover control When set, the Time stamp Low register rolls over after 0x3B9A_C9FF value (i.e., 1 nanosecond accuracy) and increments the Time stamp (High) seconds. When reset, the rollover value of sub-second register is 0x7FFF_FFFF. The sub-second increment has to be programmed correctly depending on the PTP reference clock frequency and this bit value." />
  10048. <BitField start="10" size="1" name="TSVER2ENA" description="Enable PTP packet snooping for version 2 format When set, the PTP packets are snooped using the 1588 version 2 format else snooped using the version 1 format." />
  10049. <BitField start="11" size="1" name="TSIPENA" description="Enable Time stamp Snapshot for PTP over Ethernet frames When set, the Time stamp snapshot is taken for frames which have PTP messages in Ethernet frames (PTP over Ethernet) also. By default snapshots are taken for UDP-IP-Ethernet PTP packets." />
  10050. <BitField start="12" size="1" name="TSIPV6ENA" description="Enable Time stamp Snapshot for IPv6 frames When set, the Time stamp snapshot is taken for IPv6 frames." />
  10051. <BitField start="13" size="1" name="TSIPV4ENA" description="Enable Time stamp Snapshot for IPv4 frames When set, the Time stamp snapshot is taken for IPv4 frames." />
  10052. <BitField start="14" size="1" name="TSEVNTENA" description="Enable Time stamp Snapshot for Event Messages When set, the Time stamp snapshot is taken for event messages only. When reset snapshot is taken for all other messages except Announce, Management and Signaling." />
  10053. <BitField start="15" size="1" name="TSMSTRENA" description="Enable Snapshot for Messages Relevant to Master When set, the snapshot is taken for messages relevant to master node only else snapshot is taken for messages relevant to slave node. This is valid only for ordinary clock and boundary clock node." />
  10054. <BitField start="16" size="2" name="TSCLKTYPE" description="Select the type of clock node The following are the options to select the type of clock node: 00 = ordinary clock 01 = boundary clock 10 = end-to-end transparent clock 11 = peer-to-peer transparent clock" />
  10055. <BitField start="18" size="1" name="TSENMACADDR" description="Enable MAC address for PTP frame filtering When set, uses the DA MAC address (that matches any MAC Address register except the default MAC address 0) to filter the PTP frames when PTP is sent directly over Ethernet." />
  10056. </Register>
  10057. <Register start="+0x0704" size="4" name="SUBSECOND_INCR" access="Read/Write" description="Sub-second increment register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10058. <BitField start="0" size="8" name="SSINC" description="Sub-second increment value. The value programmed in this register is accumulated with the contents of the sub-second register. For example, to achieve an accuracy of 20 ns, the value to be programmed is 20. (Program 0x14 with a 50 MHz reference clock if 1 ns accuracy is selected.)" />
  10059. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  10060. </Register>
  10061. <Register start="+0x0708" size="4" name="SECONDS" access="ReadOnly" description="System time seconds register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10062. <BitField start="0" size="32" name="TSS" description="Time stamp second The value in this field indicates the current value in seconds of the System Time maintained by the core." />
  10063. </Register>
  10064. <Register start="+0x070C" size="4" name="NANOSECONDS" access="ReadOnly" description="System time nanoseconds register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10065. <BitField start="0" size="31" name="TSSS" description="Time stamp sub seconds The value in this field has the sub second representation of time, with an accuracy of 0.46 nano-second. (When TSCTRLSSR in the MAC_TIMESTAMP_CTRL register is set, each bit represents 1 ns and the maximum value will be 0x3B9A_C9FF, after which it rolls-over to zero)." />
  10066. <BitField start="31" size="1" name="PSNT" description="Positive or negative time This bit indicates positive or negative time value. If the bit is reset, it indicates that the time representation is positive, and if it is set, it indicates negative time value. (This bit represents the 32nd bit of the nanoseconds value when the Advance Time stamp feature is enabled)." />
  10067. </Register>
  10068. <Register start="+0x0710" size="4" name="SECONDSUPDATE" access="Read/Write" description="System time seconds update register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10069. <BitField start="0" size="32" name="TSS" description="Time stamp second The value in this field indicates the time, in seconds, to be initialized or added to the system time." />
  10070. </Register>
  10071. <Register start="+0x0714" size="4" name="NANOSECONDSUPDATE" access="Read/Write" description="System time nanoseconds update register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10072. <BitField start="0" size="31" name="TSSS" description="Time stamp sub seconds The value in this field has the sub second representation of time, with an accuracy of 0.46 nano-second. (When TSCTRLSSR is set in the Time stamp control register, each bit represents 1 ns and the programmed value should not exceed 0x3B9A_C9FF.)" />
  10073. <BitField start="31" size="1" name="ADDSUB" description="Add or subtract time When this bit is set, the time value is subtracted with the contents of the update register. When this bit is reset, the time value is added with the contents of the update register." />
  10074. </Register>
  10075. <Register start="+0x0718" size="4" name="ADDEND" access="Read/Write" description="Time stamp addend register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10076. <BitField start="0" size="32" name="TSAR" description="Time stamp addend This register indicates the 32-bit time value to be added to the Accumulator register to achieve time synchronization." />
  10077. </Register>
  10078. <Register start="+0x071C" size="4" name="TARGETSECONDS" access="Read/Write" description="Target time seconds register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10079. <BitField start="0" size="32" name="TSTR" description="Target time seconds register This register stores the time in seconds. When the Time stamp value matches or exceeds both Target Time stamp registers, the MAC, if enabled, generates an interrupt." />
  10080. </Register>
  10081. <Register start="+0x0720" size="4" name="TARGETNANOSECONDS" access="Read/Write" description="Target time nanoseconds register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10082. <BitField start="0" size="31" name="TSTR" description="Target Time stamp low This register stores the time in (signed) nanoseconds. When the value of the Time stamp matches the Target Time stamp registers (both), the MAC will generate an interrupt if enabled. (This value should not exceed 0x3B9A_C9FF when TSCTRLSSR is set in the Time stamp control register.)" />
  10083. <BitField start="31" size="1" name="RESERVED" description="Reserved." />
  10084. </Register>
  10085. <Register start="+0x0724" size="4" name="HIGHWORD" access="Read/Write" description="System time higher word seconds register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10086. <BitField start="0" size="16" name="TSHWR" description="Time stamp higher word Contains the most significant 16-bits of the Time stamp seconds value. The register is directly written to initialize the value. This register is incremented when there is an overflow from the 32-bits of the System Time - Seconds register." />
  10087. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  10088. </Register>
  10089. <Register start="+0x0728" size="4" name="TIMESTAMPSTAT" access="ReadOnly" description="Time stamp status register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10090. <BitField start="0" size="1" name="TSSOVF" description="Time stamp seconds overflow When set, indicates that the seconds value of the Time stamp (when supporting version 2 format) has overflowed beyond 0xFFFF_FFFF." />
  10091. <BitField start="1" size="1" name="TSTARGT" description="Time stamp target reached When set, indicates the value of system time is greater or equal to the value specified in the Target Time High and Low registers" />
  10092. <BitField start="2" size="30" name="RESERVED" description="Reserved." />
  10093. </Register>
  10094. <Register start="+0x1000" size="4" name="DMA_BUS_MODE" access="Read/Write" description="Bus Mode Register" reset_value="0x00020100" reset_mask="0xFFFFFFFF">
  10095. <BitField start="0" size="1" name="SWR" description="Software reset This register field can be read by the application (Read), can be set to 1 by the application with a register write of 1 (Write Set), and is cleared to 0 by the Ethernet core (Self Clear). The application cannot clear this type of field, and a register write of 0 to this bit has no effect on this field. When this bit is set, the MAC DMA Controller resets all MAC Subsystem internal registers and logic. It is cleared automatically after the reset operation has completed in all of the core clock domains. Read a 0 value in this bit before re-programming any register of the core. The reset operation is completed only when all the resets in all the active clock domains are de-asserted. Hence it is essential that all the PHY inputs clocks (applicable for the selected PHY interface) are present for software reset completion." />
  10096. <BitField start="1" size="1" name="DA" description="DMA arbitration scheme 0 = Round-robin with Rx:Tx priority given in bits [15:14] 1 = Rx has priority over Tx" />
  10097. <BitField start="2" size="5" name="DSL" description="Descriptor skip length This bit specifies the number of Word to skip between two unchained descriptors. The address skipping starts from the end of current descriptor to the start of next descriptor. When DSL value equals zero, then the descriptor table is taken as contiguous by the DMA, in Ring mode." />
  10098. <BitField start="7" size="1" name="ATDS" description="Alternate descriptor size When set, the alternate descriptor (see Section 26.7.6.3) size is increased to 32 bytes (8 DWORDS). This is required when the Advanced Time-Stamp feature or Full IPC Offload Engine is enabled in the receiver. When reset, the descriptor size reverts back to 4 DWORDs (16 bytes)." />
  10099. <BitField start="8" size="6" name="PBL" description="Programmable burst length These bits indicate the maximum number of beats to be transferred in one DMA transaction. This will be the maximum value that is used in a single block Read/Write. The DMA will always attempt to burst as specified in PBL each time it starts a Burst transfer on the host bus. PBL can be programmed with permissible values of 1, 2, 4, 8, 16, and 32. Any other value will result in undefined behavior. When USP is set high, this PBL value is applicable for TxDMA transactions only. The PBL values have the following limitations. The maximum number of beats (PBL) possible is limited by the size of the Tx FIFO and Rx FIFO in the MTL layer and the data bus width on the DMA. The FIFO has a constraint that the maximum beat supported is half the depth of the FIFO, except when specified (as given below). For different data bus widths and FIFO sizes, the valid PBL range (including x8 mode) is provided in the following table. If the PBL is common for both transmit and receive DMA, the minimum Rx FIFO and Tx FIFO depths must be considered. Do not program out-of-range PBL values, because the system may not behave properly." />
  10100. <BitField start="14" size="2" name="PR" description="Rx-to-Tx priority ratio RxDMA requests given priority over TxDMA requests in the following ratio. This is valid only when the DA bit is reset. 00 = 1-to-1 01 = 2-to-1 10 = 3-to-1 11 = 4-to-1" />
  10101. <BitField start="16" size="1" name="FB" description="Fixed burst This bit controls whether the AHB Master interface performs fixed burst transfers or not. When set, the AHB will use only SINGLE, INCR4, INCR8 or INCR16 during start of normal burst transfers. When reset, the AHB will use SINGLE and INCR burst transfer operations." />
  10102. <BitField start="17" size="6" name="RPBL" description="RxDMA PBL These bits indicate the maximum number of beats to be transferred in one RxDMA transaction. This will be the maximum value that is used in a single block Read/Write. The RxDMA will always attempt to burst as specified in RPBL each time it starts a Burst transfer on the host bus. RPBL can be programmed with permissible values of 1, 2, 4, 8, 16, and 32. Any other value will result in undefined behavior. These bits are valid and applicable only when USP is set high." />
  10103. <BitField start="23" size="1" name="USP" description="Use separate PBL When set high, it configures the RxDMA to use the value configured in bits [22:17] as PBL while the PBL value in bits [13:8] is applicable to TxDMA operations only. When reset to low, the PBL value in bits [13:8] is applicable for both DMA engines." />
  10104. <BitField start="24" size="1" name="PBL8X" description="8 x PBL mode When set high, this bit multiplies the PBL value programmed (bits [22:17] and bits [13:8]) eight times. Thus the DMA will transfer data in to a maximum of 8, 16, 32, 64, 128, and 256 beats depending on the PBL value. This bit function is not backward compatible. Before version 3.50a, this bit was 4xPBL." />
  10105. <BitField start="25" size="1" name="AAL" description="Address-aligned beats When this bit is set high and the FB bit equals 1, the AHB interface generates all bursts aligned to the start address LS bits. If the FB bit equals 0, the first burst (accessing the data buffer's start address) is not aligned, but subsequent bursts are aligned to the address." />
  10106. <BitField start="26" size="1" name="MB" description="Mixed burst When this bit is set high and FB bit is low, the AHB master interface will start all bursts of length more than 16 with INCR (undefined burst) whereas it will revert to fixed burst transfers (INCRx and SINGLE) for burst-length of 16 and below." />
  10107. <BitField start="27" size="1" name="TXPR" description="When set, this bit indicates that the transmit DMA has higher priority than the receive DMA during arbitration for the system-side bus." />
  10108. <BitField start="28" size="4" name="RESERVED" description="Reserved" />
  10109. </Register>
  10110. <Register start="+0x1004" size="4" name="DMA_TRANS_POLL_DEMAND" access="Read/Write" description="Transmit poll demand register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10111. <BitField start="0" size="32" name="TPD" description="Transmit poll demand This register field can be read by the application, and when a write operation is performed with any data value, an event is triggered. When these bits are written with any value, the DMA reads the current descriptor pointed to by the Current Host Transmit Descriptor register (Section 26.6.37). If that descriptor is not available (owned by Host), transmission returns to the Suspend state and bit 2 in the DMA_STAT Register is asserted. If the descriptor is available, transmission resumes." />
  10112. </Register>
  10113. <Register start="+0x1008" size="4" name="DMA_REC_POLL_DEMAND" access="Read/Write" description="Receive poll demand register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10114. <BitField start="0" size="32" name="RPD" description="Receive poll demand This register field can be read by the application, and when a write operation is performed with any data value, an event is triggered. When these bits are written with any value, the DMA reads the current descriptor pointed to by the Current Host Receive Descriptor register (Section 26.6.38). If that descriptor is not available (owned by Host), reception returns to the Suspended state and bit 7 in the DMA_STAT Register is not asserted. If the descriptor is available, the Receive DMA returns to active state." />
  10115. </Register>
  10116. <Register start="+0x100C" size="4" name="DMA_REC_DES_ADDR" access="Read/Write" description="Receive descriptor list address register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10117. <BitField start="0" size="32" name="SRL" description="Start of receive list This field contains the base address of the First Descriptor in the Receive Descriptor list. The LSB bit 1 will be ignored and taken as all-zero by the DMA internally. Hence these LSB bits are Read Only." />
  10118. </Register>
  10119. <Register start="+0x1010" size="4" name="DMA_TRANS_DES_ADDR" access="Read/Write" description="Transmit descriptor list address register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10120. <BitField start="0" size="32" name="SRL" description="Start of transmit list This field contains the base address of the First Descriptor in the Transmit Descriptor list. The LSB bit 1 will be ignored and taken as all-zero by the DMA internally. Hence these LSB bits are Read Only." />
  10121. </Register>
  10122. <Register start="+0x1014" size="4" name="DMA_STAT" access="Read/Write" description="Status register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10123. <BitField start="0" size="1" name="TI" description="Transmit interrupt This bit indicates that frame transmission is finished and TDES1[31] is set in the First Descriptor." />
  10124. <BitField start="1" size="1" name="TPS" description="Transmit process stopped This bit is set when the transmission is stopped." />
  10125. <BitField start="2" size="1" name="TU" description="Transmit buffer unavailable This bit indicates that the Next Descriptor in the Transmit List is owned by the host and cannot be acquired by the DMA. Transmission is suspended. Bits[22:20] explain the Transmit Process state transitions. To resume processing transmit descriptors, the host should change the ownership of the bit of the descriptor and then issue a Transmit Poll Demand command." />
  10126. <BitField start="3" size="1" name="TJT" description="Transmit jabber timeout This bit indicates that the Transmit Jabber Timer expired, meaning that the transmitter had been excessively active. The transmission process is aborted and placed in the Stopped state. This causes the Transmit Jabber Timeout TDES0[14] flag to assert." />
  10127. <BitField start="4" size="1" name="OVF" description="Receive overflow This bit indicates that the Receive Buffer had an Overflow during frame reception. If the partial frame is transferred to application, the overflow status is set in RDES0[11]." />
  10128. <BitField start="5" size="1" name="UNF" description="Transmit underflow This bit indicates that the Transmit Buffer had an Underflow during frame transmission. Transmission is suspended and an Underflow Error TDES0[1] is set." />
  10129. <BitField start="6" size="1" name="RI" description="Receive interrupt This bit indicates the completion of frame reception. Specific frame status information has been posted in the descriptor. Reception remains in the Running state." />
  10130. <BitField start="7" size="1" name="RU" description="Receive buffer unavailable This bit indicates that the Next Descriptor in the Receive List is owned by the host and cannot be acquired by the DMA. Receive Process is suspended. To resume processing Receive descriptors, the host should change the ownership of the descriptor and issue a Receive Poll Demand command. If no Receive Poll Demand is issued, Receive Process resumes when the next recognized incoming frame is received. This bit is set only when the previous Receive Descriptor was owned by the DMA." />
  10131. <BitField start="8" size="1" name="RPS" description="Received process stopped This bit is asserted when the Receive Process enters the Stopped state." />
  10132. <BitField start="9" size="1" name="RWT" description="Receive watchdog timeout This bit is asserted when a frame with a length greater than 2,048 bytes is received (10,240 when Jumbo Frame mode is enabled)." />
  10133. <BitField start="10" size="1" name="ETI" description="Early transmit interrupt This bit indicates that the frame to be transmitted was fully transferred to the MTL Transmit FIFO." />
  10134. <BitField start="11" size="2" name="RESERVED" description="Reserved" />
  10135. <BitField start="13" size="1" name="FBI" description="Fatal bus error interrupt This bit indicates that a bus error occurred, as detailed in bits [25:23]. When this bit is set, the corresponding DMA engine disables all its bus accesses." />
  10136. <BitField start="14" size="1" name="ERI" description="Early receive interrupt This bit indicates that the DMA had filled the first data buffer of the packet. Receive Interrupt bit 6 in this register automatically clears this bit." />
  10137. <BitField start="15" size="1" name="AIE" description="Abnormal interrupt summary Abnormal Interrupt Summary bit value is the logical OR of the following when the corresponding interrupt bits are enabled in the DMA_INT_EN register: DMA_STAT register, bit 1: Transmit process stopped DMA_STAT register, bit 3: Transmit jabber timeout DMA_STAT register, bit 4: Receive overflow DMA_STAT register, bit 5: Transmit underflow DMA_STAT register, bit 7: Receiver buffer unavailable DMA_STAT register, bit 8: Receive process stopped DMA_STAT register, bit 9: Receive watchdog timeout DMA_STAT register, bit 10: Early transmit interrupt DMA_STAT register, bit 13: Fatal bus error Only unmasked bits affect the Abnormal Interrupt Summary bit. This is a sticky bit and must be cleared each time a corresponding bit that causes AIS to be set is cleared." />
  10138. <BitField start="16" size="1" name="NIS" description="Normal interrupt summary Normal Interrupt Summary bit value is the logical OR of the following when the corresponding interrupt bits are enabled in the DMA_INT_EN register: DMA_STAT register, bit 0: Transmit interrupt DMA_STAT register, bit 2: Transmit buffer unavailable DMA_STAT register, bit 6: Receive interrupt DMA_STAT register, bit 14: Early receive interrupt Only unmasked bits affect the Normal Interrupt Summary bit. This is a sticky bit and must be cleared (by writing a 1 to this bit) each time a corresponding bit that causes NIS to be set is cleared." />
  10139. <BitField start="17" size="3" name="RS" description="Receive Process State These bits indicate the receive DMA state machine state. This field does not generate an interrupt. 000 = Stopped: Reset or Stop Receive Command issued. 001 = Running: Fetching Receive Transfer Descriptor. 010 = Reserved. 011 = Running: Waiting for receive packet. 100 = Suspended: Receive Descriptor Unavailable. 101 = Running: Closing Receive Descriptor. 110 = TIME_STAMP write state. 111 = Running: Transferring the receive packet data from receive buffer to host memory." />
  10140. <BitField start="20" size="3" name="TS" description="Transmit Process State These bits indicate the transmit DMA state machine state. This field does not generate an interrupt. 000 = Stopped; Reset or Stop Transmit Command issued. 001 = Running; Fetching Transmit Transfer Descriptor. 010 = Running; Waiting for status. 011 = Running; Reading Data from host memory buffer and queuing it to transmit buffer (Tx FIFO). 100 = TIME_STAMP write state. 101 = Reserved. 110 = Suspended; Transmit Descriptor Unavailable or Transmit Buffer Underflow. 111 = Running; Closing Transmit Descriptor." />
  10141. <BitField start="23" size="1" name="EB1" description="Error bit 1 This bit indicates the type of error that caused a Bus Error (e.g., error response on the AHB interface). This bits is valid only when bit 13 in this register is set. This field does not generate an interrupt. 1 = Error during data transfer by TxDMA. 0 = Error during data transfer by RxDMA." />
  10142. <BitField start="24" size="1" name="EB2" description="Error bit 2 This bit indicates the type of error that caused a Bus Error (e.g., error response on the AHB interface). This bits is valid only when bit 13 in this register is set. This field does not generate an interrupt. 1 = Error during read transfer. 0 = Error during write transfer." />
  10143. <BitField start="25" size="1" name="EB3" description="Error bit 3 This bit indicates the type of error that caused a Bus Error (e.g., error response on the AHB interface). This bits is valid only when bit 13 in this register is set. This field does not generate an interrupt. 1 = Error during descriptor access. 0 = Error during data buffer access." />
  10144. <BitField start="26" size="6" name="RESERVED" description="Reserved" />
  10145. </Register>
  10146. <Register start="+0x1018" size="4" name="DMA_OP_MODE" access="Read/Write" description="Operation mode register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10147. <BitField start="0" size="1" name="RESERVED" description="Reserved" />
  10148. <BitField start="1" size="1" name="SR" description="Start/stop receive When this bit is set, the Receive process is placed in the Running state. The DMA attempts to acquire the descriptor from the Receive list and processes incoming frames. Descriptor acquisition is attempted from the current position in the list, which is the address set by the DMA_REC_DES_ADDR register or the position retained when the Receive process was previously stopped. If no descriptor is owned by the DMA, reception is suspended and Receive Buffer Unavailable bit (bit 7 in DMA_STAT register) is set. The Start Receive command is effective only when reception has stopped. If the command was issued before setting the DMA_REC_DES_ADDR, DMA behavior is unpredictable." />
  10149. <BitField start="2" size="1" name="OSF" description="Operate on second frame When this bit is set, this bit instructs the DMA to process a second frame of Transmit data even before status for first frame is obtained." />
  10150. <BitField start="3" size="2" name="RTC" description="Receive threshold control These two bits control the threshold level of the MTL Receive FIFO. Transfer (request) to DMA starts when the frame size within the MTL Receive FIFO is larger than the threshold. In addition, full frames with a length less than the threshold are transferred automatically. These bits are valid only when the RSF bit is zero, and are ignored when the RSF bit is set to 1. 00 = 64 01 = 32 10 = 96 11 = 128" />
  10151. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  10152. <BitField start="6" size="1" name="FUF" description="Forward undersized good frames When set, the Rx FIFO will forward Undersized frames (frames with no Error and length less than 64 bytes) including pad-bytes and CRC). When reset, the Rx FIFO will drop all frames of less than 64 bytes, unless it is already transferred due to lower value of Receive Threshold (e.g., RTC = 01)." />
  10153. <BitField start="7" size="1" name="FEF" description="Forward error frames When this bit is reset, the Rx FIFO drops frames with error status (CRC error, collision error, , watchdog timeout, overflow). However, if the frame's start byte (write) pointer is already transferred to the read controller side (in Threshold mode), then the frames are not dropped. When FEF is set, all frames except runt error frames are forwarded to the DMA. But when RxFIFO overflows when a partial frame is written, then such frames are dropped even when FEF is set." />
  10154. <BitField start="8" size="5" name="RESERVED" description="Reserved" />
  10155. <BitField start="13" size="1" name="ST" description="Start/Stop Transmission Command When this bit is set, transmission is placed in the Running state, and the DMA checks the Transmit List at the current position for a frame to be transmitted. Descriptor acquisition is attempted either from the current position in the list, which is the Transmit List Base Address set by the DMA_TRANS_DES_ADDR register or from the position retained when transmission was stopped previously. If the current descriptor is not owned by the DMA, transmission enters the Suspended state and Transmit Buffer Unavailable (DMA_STAT register, bit 2) is set. The Start Transmission command is effective only when transmission is stopped. If the command is issued before setting the DMA_TRANS_DES_ADDR register, then the DMA behavior is unpredictable. When this bit is reset, the transmission process is placed in the Stopped state after completing the transmission of the current frame. The Next Descriptor position in the Transmit List is saved, and becomes the current position when transmission is restarted. The stop transmission command is effective only the transmission of the current frame is complete or when the transmission is in the Suspended state." />
  10156. <BitField start="14" size="3" name="TTC" description="Transmit threshold control These three bits control the threshold level of the MTL Transmit FIFO. Transmission starts when the frame size within the MTL Transmit FIFO is larger than the threshold. In addition, full frames with a length less than the threshold are also transmitted. These bits are used only when the TSF bit (Bit 21) is reset. 000 = 64 001 = 128 010 = 192 011 = 256 100 = 40 101 = 32 110 = 24 111 = 16" />
  10157. <BitField start="17" size="3" name="RESERVED" description="Reserved" />
  10158. <BitField start="20" size="1" name="FTF" description="Flush transmit FIFO This register field can be read by the application (Read), can be set to 1 by the application with a register write of 1 (Write Set), and is cleared to 0 by the Ethernet core (Self Clear). The application cannot clear this type of field, and a register write of 0 to this bit has no effect on this field. When this bit is set, the transmit FIFO controller logic is reset to its default values and thus all data in the Tx FIFO is lost/flushed. This bit is cleared internally when the flushing operation is completed fully. The Operation Mode register should not be written to until this bit is cleared. The data which is already accepted by the MAC transmitter will not be flushed. It will be scheduled for transmission and will result in underflow and runt frame transmission. The flush operation completes only after emptying the TxFIFO of its contents and all the pending Transmit Status of the transmitted frames are accepted by the host. In order to complete this flush operation, the PHY transmit clock is required to be active." />
  10159. <BitField start="21" size="1" name="RESERVED" description="Reserved" />
  10160. <BitField start="22" size="2" name="RESERVED" description="Reserved" />
  10161. <BitField start="24" size="1" name="DFF" description="Disable flushing of received frames When this bit is set, the RxDMA does not flush any frames due to the unavailability of receive descriptors/buffers as it does normally when this bit is reset. (See)." />
  10162. <BitField start="25" size="1" name="RESERVED" description="Reserved" />
  10163. <BitField start="26" size="1" name="RESERVED" description="Reserved" />
  10164. <BitField start="27" size="5" name="RESERVED" description="Reserved" />
  10165. </Register>
  10166. <Register start="+0x101C" size="4" name="DMA_INT_EN" access="Read/Write" description="Interrupt enable register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10167. <BitField start="0" size="1" name="TIE" description="Transmit interrupt enable When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register), Transmit Interrupt is enabled. When this bit is reset, Transmit Interrupt is disabled." />
  10168. <BitField start="1" size="1" name="TSE" description="Transmit stopped enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), Transmission Stopped Interrupt is enabled. When this bit is reset, Transmission Stopped Interrupt is disabled." />
  10169. <BitField start="2" size="1" name="TUE" description="Transmit buffer unavailable enable When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register), Transmit Buffer Unavailable Interrupt is enabled. When this bit is reset, Transmit Buffer Unavailable Interrupt is disabled." />
  10170. <BitField start="3" size="1" name="TJE" description="Transmit jabber timeout enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), Transmit Jabber Timeout Interrupt is enabled. When this bit is reset, Transmit Jabber Timeout Interrupt is disabled." />
  10171. <BitField start="4" size="1" name="OVE" description="Overflow interrupt enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), Receive Overflow Interrupt is enabled. When this bit is reset, Overflow Interrupt is disabled." />
  10172. <BitField start="5" size="1" name="UNE" description="Underflow interrupt enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), Transmit Underflow Interrupt is enabled. When this bit is reset, Underflow Interrupt is disabled." />
  10173. <BitField start="6" size="1" name="RIE" description="Receive interrupt enable When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register), Receive Interrupt is enabled. When this bit is reset, Receive Interrupt is disabled." />
  10174. <BitField start="7" size="1" name="RUE" description="Receive buffer unavailable enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), Receive Buffer Unavailable Interrupt is enabled. When this bit is reset, the Receive Buffer Unavailable Interrupt is disabled." />
  10175. <BitField start="8" size="1" name="RSE" description="Received stopped enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), Receive Stopped Interrupt is enabled. When this bit is reset, Receive Stopped Interrupt is disabled." />
  10176. <BitField start="9" size="1" name="RWE" description="Receive watchdog timeout enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), the Receive Watchdog Timeout Interrupt is enabled. When this bit is reset, Receive Watchdog Timeout Interrupt is disabled." />
  10177. <BitField start="10" size="1" name="ETE" description="Early transmit interrupt enable When this bit is set with an Abnormal Interrupt Summary Enable (bit 15 in this register), Early Transmit Interrupt is enabled. When this bit is reset, Early Transmit Interrupt is disabled." />
  10178. <BitField start="11" size="2" name="RESERVED" description="Reserved" />
  10179. <BitField start="13" size="1" name="FBE" description="Fatal bus error enable When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register), the Fatal Bus Error Interrupt is enabled. When this bit is reset, Fatal Bus Error Enable Interrupt is disabled." />
  10180. <BitField start="14" size="1" name="ERE" description="Early receive interrupt enable When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register), Early Receive Interrupt is enabled. When this bit is reset, Early Receive Interrupt is disabled." />
  10181. <BitField start="15" size="1" name="AIE" description="Abnormal interrupt summary enable When this bit is set, an Abnormal Interrupt is enabled. When this bit is reset, an Abnormal Interrupt is disabled. This bit enables the following bits DMA_STAT register, bit 1: Transmit process stopped DMA_STAT register, bit 3: Transmit jabber timeout DMA_STAT register, bit 4: Receive overflow DMA_STAT register, bit 5: Transmit underflow DMA_STAT register, bit 7: Receiver buffer unavailable DMA_STAT register, bit 8: Receive process stopped DMA_STAT register, bit 9: Receive watchdog timeout DMA_STAT register, bit 10: Early transmit interrupt DMA_STAT register, bit 13: Fatal bus error" />
  10182. <BitField start="16" size="1" name="NIE" description="Normal interrupt summary enable When this bit is set, a normal interrupt is enabled. When this bit is reset, a normal interrupt is disabled. This bit enables the following bits: DMA_STAT register, bit 0: Transmit interrupt DMA_STAT register, bit 2: Transmit buffer unavailable DMA_STAT register, bit 6: Receive interrupt DMA_STAT register, bit 14: Early receive interrupt" />
  10183. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  10184. </Register>
  10185. <Register start="+0x1020" size="4" name="DMA_MFRM_BUFOF" access="ReadOnly" description="Missed frame and buffer overflow register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10186. <BitField start="0" size="16" name="FMC" description="Number of frames missed This register field can be read by the application (Read), can be set to 1 by the Ethernet core on a certain internal event (Self Set), and is automatically cleared to 0 on a register read. A register write of 0 has no effect on this field. Indicates the number of frames missed by the controller due to the Host Receive Buffer being unavailable. This counter is incremented each time the DMA discards an incoming frame. The counter is cleared when this register is read with." />
  10187. <BitField start="16" size="1" name="OC" description="Overflow bit for missed frame counter This register field can be read by the application (Read), can be set to 1 by the Ethernet core on a certain internal event (Self Set), and is automatically cleared to 0 on a register read. A register write of 0 has no effect on this field." />
  10188. <BitField start="17" size="11" name="FMA" description="Number of frames missed by the application This register field can be read by the application (Read), can be set to 1 by the Ethernet core on a certain internal event (Self Set), and is automatically cleared to 0 on a register read. A register write of 0 has no effect on this field. Indicates the number of frames missed by the application. This counter is incremented each time the MTL asserts the sideband signal. The counter is cleared when this register is read with ." />
  10189. <BitField start="28" size="1" name="OF" description="Overflow bit for FIFO overflow counter This register field can be read by the application (Read), can be set to 1 by the Ethernet core on a certain internal event (Self Set), and is automatically cleared to 0 on a register read. A register write of 0 has no effect on this field." />
  10190. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  10191. </Register>
  10192. <Register start="+0x1024" size="4" name="DMA_REC_INT_WDT" access="Read/Write" description="Receive interrupt watchdog timer register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10193. <BitField start="0" size="8" name="RIWT" description="RI watchdog timeout Indicates the number of system clock cycles multiplied by 256 for which the watchdog timer is set. The watchdog timer gets triggered with the programmed value after the RxDMA completes the transfer of a frame for which the RI status bit is not set due to the setting in the corresponding descriptor RDES1[31]. When the watch-dog timer runs out, the RI bit is set and the timer is stopped. The watchdog timer is reset when RI bit is set high due to automatic setting of RI as per RDES1[31] of any received frame." />
  10194. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  10195. </Register>
  10196. <Register start="+0x1048" size="4" name="DMA_CURHOST_TRANS_DES" access="ReadOnly" description="Current host transmit descriptor register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10197. <BitField start="0" size="32" name="HTD" description="Host Transmit Descriptor Address Pointer Cleared on Reset. Pointer updated by DMA during operation." />
  10198. </Register>
  10199. <Register start="+0x104C" size="4" name="DMA_CURHOST_REC_DES" access="ReadOnly" description="Current host receive descriptor register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10200. <BitField start="0" size="32" name="HRD" description="Host Receive Descriptor Address Pointer Cleared on Reset. Pointer updated by DMA during operation." />
  10201. </Register>
  10202. <Register start="+0x1050" size="4" name="DMA_CURHOST_TRANS_BUF" access="ReadOnly" description="Current host transmit buffer address register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10203. <BitField start="0" size="32" name="HTB" description="Host Transmit Buffer Address Pointer Cleared on Reset. Pointer updated by DMA during operation." />
  10204. </Register>
  10205. <Register start="+0x1054" size="4" name="DMA_CURHOST_REC_BUF" access="ReadOnly" description="Current host receive buffer address register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  10206. <BitField start="0" size="32" name="HRB" description="Host Receive Buffer Address Pointer Cleared on Reset. Pointer updated by DMA during operation." />
  10207. </Register>
  10208. </RegisterGroup>
  10209. <RegisterGroup name="ATIMER" start="0x40040000" description="Alarm timer ">
  10210. <Register start="+0x000" size="4" name="DOWNCOUNTER" access="Read/Write" description="Downcounter register" reset_value="0x000" reset_mask="0xFFFFFFFF">
  10211. <BitField start="0" size="16" name="CVAL" description="When equal to zero an interrupt is raised. When equal to zero PRESET is loaded and counting continues." />
  10212. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  10213. </Register>
  10214. <Register start="+0x004" size="4" name="PRESET" access="Read/Write" description="Preset value register" reset_value="0x000" reset_mask="0xFFFFFFFF">
  10215. <BitField start="0" size="16" name="PRESETVAL" description="Value loaded in DOWNCOUNTER when DOWNCOUNTER equals zero" />
  10216. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  10217. </Register>
  10218. <Register start="+0xFD8" size="4" name="CLR_EN" access="WriteOnly" description="Interrupt clear enable register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10219. <BitField start="0" size="1" name="CLR_EN" description="Writing a 1 to this bit clears the interrupt enable bit in the ENABLE register." />
  10220. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10221. </Register>
  10222. <Register start="+0xFDC" size="4" name="SET_EN" access="WriteOnly" description="Interrupt set enable register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10223. <BitField start="0" size="1" name="SET_EN" description="Writing a 1 to this bit sets the interrupt enable bit in the ENABLE register." />
  10224. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10225. </Register>
  10226. <Register start="+0xFE0" size="4" name="STATUS" access="ReadOnly" description="Status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10227. <BitField start="0" size="1" name="STAT" description="A 1 in this bit shows that the STATUS interrupt has been raised." />
  10228. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10229. </Register>
  10230. <Register start="+0xFE4" size="4" name="ENABLE" access="ReadOnly" description="Enable register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10231. <BitField start="0" size="1" name="EN" description="A 1 in this bit shows that the STATUS interrupt has been enabled and that the STATUS interrupt request signal is asserted when STAT = 1 in the STATUS register." />
  10232. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10233. </Register>
  10234. <Register start="+0xFE8" size="4" name="CLR_STAT" access="WriteOnly" description="Clear register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10235. <BitField start="0" size="1" name="CSTAT" description="Writing a 1 to this bit clears the STATUS interrupt bit in the STATUS register." />
  10236. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10237. </Register>
  10238. <Register start="+0xFEC" size="4" name="SET_STAT" access="WriteOnly" description="Set register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10239. <BitField start="0" size="1" name="SSTAT" description="Writing a 1 to this bit sets the STATUS interrupt bit in the STATUS register." />
  10240. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10241. </Register>
  10242. </RegisterGroup>
  10243. <RegisterGroup name="REGFILE" start="0x40041000" description=" RTC REGFILE ">
  10244. <Register start="+0x000+0" size="4" name="REGFILE[0]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10245. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10246. </Register>
  10247. <Register start="+0x000+4" size="4" name="REGFILE[1]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10248. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10249. </Register>
  10250. <Register start="+0x000+8" size="4" name="REGFILE[2]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10251. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10252. </Register>
  10253. <Register start="+0x000+12" size="4" name="REGFILE[3]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10254. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10255. </Register>
  10256. <Register start="+0x000+16" size="4" name="REGFILE[4]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10257. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10258. </Register>
  10259. <Register start="+0x000+20" size="4" name="REGFILE[5]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10260. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10261. </Register>
  10262. <Register start="+0x000+24" size="4" name="REGFILE[6]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10263. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10264. </Register>
  10265. <Register start="+0x000+28" size="4" name="REGFILE[7]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10266. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10267. </Register>
  10268. <Register start="+0x000+32" size="4" name="REGFILE[8]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10269. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10270. </Register>
  10271. <Register start="+0x000+36" size="4" name="REGFILE[9]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10272. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10273. </Register>
  10274. <Register start="+0x000+40" size="4" name="REGFILE[10]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10275. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10276. </Register>
  10277. <Register start="+0x000+44" size="4" name="REGFILE[11]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10278. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10279. </Register>
  10280. <Register start="+0x000+48" size="4" name="REGFILE[12]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10281. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10282. </Register>
  10283. <Register start="+0x000+52" size="4" name="REGFILE[13]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10284. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10285. </Register>
  10286. <Register start="+0x000+56" size="4" name="REGFILE[14]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10287. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10288. </Register>
  10289. <Register start="+0x000+60" size="4" name="REGFILE[15]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10290. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10291. </Register>
  10292. <Register start="+0x000+64" size="4" name="REGFILE[16]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10293. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10294. </Register>
  10295. <Register start="+0x000+68" size="4" name="REGFILE[17]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10296. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10297. </Register>
  10298. <Register start="+0x000+72" size="4" name="REGFILE[18]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10299. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10300. </Register>
  10301. <Register start="+0x000+76" size="4" name="REGFILE[19]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10302. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10303. </Register>
  10304. <Register start="+0x000+80" size="4" name="REGFILE[20]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10305. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10306. </Register>
  10307. <Register start="+0x000+84" size="4" name="REGFILE[21]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10308. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10309. </Register>
  10310. <Register start="+0x000+88" size="4" name="REGFILE[22]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10311. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10312. </Register>
  10313. <Register start="+0x000+92" size="4" name="REGFILE[23]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10314. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10315. </Register>
  10316. <Register start="+0x000+96" size="4" name="REGFILE[24]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10317. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10318. </Register>
  10319. <Register start="+0x000+100" size="4" name="REGFILE[25]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10320. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10321. </Register>
  10322. <Register start="+0x000+104" size="4" name="REGFILE[26]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10323. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10324. </Register>
  10325. <Register start="+0x000+108" size="4" name="REGFILE[27]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10326. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10327. </Register>
  10328. <Register start="+0x000+112" size="4" name="REGFILE[28]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10329. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10330. </Register>
  10331. <Register start="+0x000+116" size="4" name="REGFILE[29]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10332. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10333. </Register>
  10334. <Register start="+0x000+120" size="4" name="REGFILE[30]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10335. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10336. </Register>
  10337. <Register start="+0x000+124" size="4" name="REGFILE[31]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10338. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10339. </Register>
  10340. <Register start="+0x000+128" size="4" name="REGFILE[32]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10341. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10342. </Register>
  10343. <Register start="+0x000+132" size="4" name="REGFILE[33]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10344. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10345. </Register>
  10346. <Register start="+0x000+136" size="4" name="REGFILE[34]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10347. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10348. </Register>
  10349. <Register start="+0x000+140" size="4" name="REGFILE[35]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10350. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10351. </Register>
  10352. <Register start="+0x000+144" size="4" name="REGFILE[36]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10353. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10354. </Register>
  10355. <Register start="+0x000+148" size="4" name="REGFILE[37]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10356. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10357. </Register>
  10358. <Register start="+0x000+152" size="4" name="REGFILE[38]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10359. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10360. </Register>
  10361. <Register start="+0x000+156" size="4" name="REGFILE[39]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10362. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10363. </Register>
  10364. <Register start="+0x000+160" size="4" name="REGFILE[40]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10365. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10366. </Register>
  10367. <Register start="+0x000+164" size="4" name="REGFILE[41]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10368. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10369. </Register>
  10370. <Register start="+0x000+168" size="4" name="REGFILE[42]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10371. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10372. </Register>
  10373. <Register start="+0x000+172" size="4" name="REGFILE[43]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10374. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10375. </Register>
  10376. <Register start="+0x000+176" size="4" name="REGFILE[44]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10377. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10378. </Register>
  10379. <Register start="+0x000+180" size="4" name="REGFILE[45]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10380. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10381. </Register>
  10382. <Register start="+0x000+184" size="4" name="REGFILE[46]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10383. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10384. </Register>
  10385. <Register start="+0x000+188" size="4" name="REGFILE[47]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10386. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10387. </Register>
  10388. <Register start="+0x000+192" size="4" name="REGFILE[48]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10389. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10390. </Register>
  10391. <Register start="+0x000+196" size="4" name="REGFILE[49]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10392. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10393. </Register>
  10394. <Register start="+0x000+200" size="4" name="REGFILE[50]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10395. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10396. </Register>
  10397. <Register start="+0x000+204" size="4" name="REGFILE[51]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10398. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10399. </Register>
  10400. <Register start="+0x000+208" size="4" name="REGFILE[52]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10401. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10402. </Register>
  10403. <Register start="+0x000+212" size="4" name="REGFILE[53]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10404. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10405. </Register>
  10406. <Register start="+0x000+216" size="4" name="REGFILE[54]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10407. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10408. </Register>
  10409. <Register start="+0x000+220" size="4" name="REGFILE[55]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10410. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10411. </Register>
  10412. <Register start="+0x000+224" size="4" name="REGFILE[56]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10413. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10414. </Register>
  10415. <Register start="+0x000+228" size="4" name="REGFILE[57]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10416. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10417. </Register>
  10418. <Register start="+0x000+232" size="4" name="REGFILE[58]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10419. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10420. </Register>
  10421. <Register start="+0x000+236" size="4" name="REGFILE[59]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10422. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10423. </Register>
  10424. <Register start="+0x000+240" size="4" name="REGFILE[60]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10425. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10426. </Register>
  10427. <Register start="+0x000+244" size="4" name="REGFILE[61]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10428. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10429. </Register>
  10430. <Register start="+0x000+248" size="4" name="REGFILE[62]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10431. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10432. </Register>
  10433. <Register start="+0x000+252" size="4" name="REGFILE[63]" access="Read/Write" description="General purpose storage register" reset_value="0" reset_mask="0xFFFFFFFF">
  10434. <BitField start="0" size="32" name="REGVAL" description="General purpose storage." />
  10435. </Register>
  10436. </RegisterGroup>
  10437. <RegisterGroup name="PMC" start="0x40042000" description="Power Management Controller (PMC)">
  10438. <Register start="+0x000" size="4" name="PD0_SLEEP0_HW_ENA" access="Read/Write" description="Hardware sleep event enable register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  10439. <BitField start="0" size="1" name="ENA_EVENT0" description="Writing a 1 enables the Cortex-M4 core to put the part&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;into any of the Power-down modes Deep-sleep,&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;Power-down, or Deep power-down depending on the&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;value in the PD0_SLEEP0_MODE register." />
  10440. <BitField start="1" size="1" name="ENA_EVENT1" description="Writing a 1 enables the Cortex-M0 core and the&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;Cortex-M0 subsystem core to put the part into any of&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;the Power-down modes Deep-sleep, Power-down, or&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;Deep power-down depending on the value in the&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;PD0_SLEEP0_MODE register." />
  10441. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  10442. </Register>
  10443. <Register start="+0x01C" size="4" name="PD0_SLEEP0_MODE" access="Read/Write" description="Sleep power mode register" reset_value="0x003FFF7F" reset_mask="0xFFFFFFFF">
  10444. <BitField start="0" size="32" name="PWR_STATE" description="Selects between Deep-sleep, Power-down, and Deep power-down modes.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;Only one of the following three values can be programmed in this register:&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0x0030 00AA = Deep-sleep mode&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0x0030 FCBA = Power-down mode&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0x0030 3CBA = Power-down mode with M0SUB SRAM maintained&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0x0030 FF7F = Deep power-down mode" />
  10445. </Register>
  10446. </RegisterGroup>
  10447. <RegisterGroup name="CREG" start="0x40043000" description="Configuration Registers (CREG)">
  10448. <Register start="+0x004" size="4" name="CREG0" access="Read/Write" description="Chip configuration register 32 kHz oscillator output and BOD control register." reset_value="0" reset_mask="0x00000000">
  10449. <BitField start="0" size="1" name="EN1KHZ" description="Enable 1 kHz output.">
  10450. <Enum name="1_KHZ_OUTPUT_DISABLE" start="0" description="1 kHz output disabled." />
  10451. <Enum name="1_KHZ_OUTPUT_ENABLED" start="1" description="1 kHz output enabled." />
  10452. </BitField>
  10453. <BitField start="1" size="1" name="EN32KHZ" description="Enable 32 kHz output">
  10454. <Enum name="32_KHZ_OUTPUT_DISABL" start="0" description="32 kHz output disabled." />
  10455. <Enum name="32_KHZ_OUTPUT_ENABLE" start="1" description="32 kHz output enabled." />
  10456. </BitField>
  10457. <BitField start="2" size="1" name="RESET32KHZ" description="32 kHz oscillator reset">
  10458. <Enum name="CLEAR_RESET" start="0" description="Clear reset." />
  10459. <Enum name="RESET_ACTIVE" start="1" description="Reset active." />
  10460. </BitField>
  10461. <BitField start="3" size="1" name="PD32KHZ" description="32 kHz power control.">
  10462. <Enum name="POWERED" start="0" description="Powered." />
  10463. <Enum name="POWERED_DOWN" start="1" description="Powered-down." />
  10464. </BitField>
  10465. <BitField start="4" size="1" name="RESERVED" description="Reserved" />
  10466. <BitField start="5" size="1" name="USB0PHY" description="USB0 PHY power control.">
  10467. <Enum name="ENABLE_USB0_PHY_POWE" start="0" description="Enable USB0 PHY power." />
  10468. <Enum name="DISABLE_USB0_PHY" start="1" description="Disable USB0 PHY. PHY powered down." />
  10469. </BitField>
  10470. <BitField start="6" size="2" name="ALARMCTRL" description="RTC_ALARM pin output control">
  10471. <Enum name="RTC_ALARM" start="0x0" description="RTC alarm." />
  10472. <Enum name="EVENT_ROUTER_EVENT" start="0x1" description="Event router event." />
  10473. <Enum name="RESERVED" start="0x2" description="Reserved." />
  10474. <Enum name="INACTIVE" start="0x3" description="Inactive." />
  10475. </BitField>
  10476. <BitField start="8" size="2" name="BODLVL1" description="BOD trip level to generate an interrupt. See the LPC43xx data sheets for the trip values.">
  10477. <Enum name="LEVEL_0_INTERRUPT" start="0x0" description="Level 0 interrupt" />
  10478. <Enum name="LEVEL_1_INTERRUPT" start="0x1" description="Level 1 interrupt" />
  10479. <Enum name="LEVEL_2_INTERRUPT" start="0x2" description="Level 2 interrupt" />
  10480. <Enum name="LEVEL_3_INTERRUPT" start="0x3" description="Level 3 interrupt" />
  10481. </BitField>
  10482. <BitField start="10" size="2" name="BODLVL2" description="BOD trip level to generate a reset. See the LPC43xx data sheets for the trip values.">
  10483. <Enum name="LEVEL_0_RESET" start="0x0" description="Level 0 reset" />
  10484. <Enum name="LEVEL_1_RESET" start="0x1" description="Level 1 reset" />
  10485. <Enum name="LEVEL_2_RESET" start="0x2" description="Level 2 reset" />
  10486. <Enum name="LEVEL_3_RESET" start="0x3" description="Level 3 reset" />
  10487. </BitField>
  10488. <BitField start="12" size="2" name="SAMPLECTRL" description="SAMPLE pin input/output control">
  10489. <Enum name="RESERVED" start="0x0" description="Reserved" />
  10490. <Enum name="SAMPLE_OUTPUT_FROM_T" start="0x1" description="Sample output from the event monitor/recorder." />
  10491. <Enum name="OUTPUT_FROM_THE_EVEN" start="0x2" description="Output from the event router." />
  10492. <Enum name="RESERVED" start="0x3" description="Reserved." />
  10493. </BitField>
  10494. <BitField start="14" size="2" name="WAKEUP0CTRL" description="WAKEUP0 pin input/output control">
  10495. <Enum name="INPUT_TO_THE_EVENT_R" start="0x0" description="Input to the event router." />
  10496. <Enum name="OUTPUT_FROM_THE_EVEN" start="0x1" description="Output from the event router." />
  10497. <Enum name="RESERVED" start="0x2" description="Reserved." />
  10498. <Enum name="INPUT_TO_THE_EVENT_R" start="0x3" description="Input to the event router." />
  10499. </BitField>
  10500. <BitField start="16" size="2" name="WAKEUP1CTRL" description="WAKEUP1 pin input/output control">
  10501. <Enum name="INPUT_TO_EVENT_ROUTE" start="0x0" description="Input to event router." />
  10502. <Enum name="OUTPUT_FROM_THE_EVEN" start="0x1" description="Output from the event router." />
  10503. <Enum name="RESERVED" start="0x2" description="Reserved" />
  10504. <Enum name="INPUT_TO_EVENT_ROUTE" start="0x3" description="Input to event router." />
  10505. </BitField>
  10506. <BitField start="18" size="14" name="RESERVED" description="Reserved" />
  10507. </Register>
  10508. <Register start="+0x100" size="4" name="M4MEMMAP" access="Read/Write" description="ARM Cortex-M4 memory mapping" reset_value="0x10400000" reset_mask="0xFFFFFFFF">
  10509. <BitField start="12" size="20" name="M4MAP" description="Shadow address when accessing memory at address 0x0000 0000" />
  10510. </Register>
  10511. <Register start="+0x118" size="4" name="CREG5" access="Read/Write" description="Chip configuration register 5. Controls JTAG access." reset_value="0" reset_mask="0x00000000">
  10512. <BitField start="0" size="10" name="RESERVED" description="Reserved." />
  10513. <BitField start="10" size="1" name="M0SUBTAPSEL" description="JTAG debug disable for M0SUB co-processor. If this bit is set to 1, it can be changed to 0 only through a chip reset.">
  10514. <Enum name="NO_EFFECT" start="0" description="No effect." />
  10515. <Enum name="DISABLE_JTAG_DEBUG" start="1" description="Disable JTAG debug. Once JTAG is disabled, JTAG access remains disabled until the chip is reset by any source." />
  10516. </BitField>
  10517. <BitField start="11" size="1" name="M4TAPSEL" description="JTAG debug disable for M4 main processor. If this bit is set to 1, it can be changed to 0 only through a chip reset.">
  10518. <Enum name="NO_EFFECT" start="0" description="No effect." />
  10519. <Enum name="DISABLE_JTAG_DEBUG" start="1" description="Disable JTAG debug. Once JTAG is disabled, JTAG access remains disabled until the chip is reset by any source." />
  10520. </BitField>
  10521. <BitField start="12" size="1" name="M0APPTAPSEL" description="JTAG debug disable for M0APPco-processor. If this bit is set to 1, it can be changed to 0 only through a chip reset.">
  10522. <Enum name="NO_EFFECT" start="0" description="No effect." />
  10523. <Enum name="DISABLE_JTAG_DEBUG" start="1" description="Disable JTAG debug. Once JTAG is disabled, JTAG access remains disabled until the chip is reset by any source." />
  10524. </BitField>
  10525. <BitField start="13" size="19" name="RESERVED" description="Reserved." />
  10526. </Register>
  10527. <Register start="+0x11C" size="4" name="DMAMUX" access="Read/Write" description="DMA mux control" reset_value="0" reset_mask="0x00000000">
  10528. <BitField start="0" size="2" name="DMAMUXPER0" description="Select DMA to peripheral connection for DMA peripheral 0.">
  10529. <Enum name="SPIFI" start="0x0" description="SPIFI" />
  10530. <Enum name="SCT_CTOUT_2" start="0x1" description="SCT CTOUT_2" />
  10531. <Enum name="SGPIO14" start="0x2" description="SGPIO14" />
  10532. <Enum name="TIMER3_MATCH_1" start="0x3" description="Timer3 match 1" />
  10533. </BitField>
  10534. <BitField start="2" size="2" name="DMAMUXPER1" description="Select DMA to peripheral connection for DMA peripheral 1">
  10535. <Enum name="TIMER0_MATCH_0" start="0x0" description="Timer0 match 0" />
  10536. <Enum name="USART0_TRANSMIT" start="0x1" description="USART0 transmit" />
  10537. <Enum name="RESERVED" start="0x2" description="Reserved" />
  10538. <Enum name="RESERVED" start="0x3" description="Reserved" />
  10539. </BitField>
  10540. <BitField start="4" size="2" name="DMAMUXPER2" description="Select DMA to peripheral connection for DMA peripheral 2.">
  10541. <Enum name="TIMER0_MATCH_1" start="0x0" description="Timer0 match 1" />
  10542. <Enum name="USART0_RECEIVE" start="0x1" description="USART0 receive" />
  10543. <Enum name="RESERVED" start="0x2" description="Reserved" />
  10544. <Enum name="RESERVED" start="0x3" description="Reserved" />
  10545. </BitField>
  10546. <BitField start="6" size="2" name="DMAMUXPER3" description="Select DMA to peripheral connection for DMA peripheral 3.">
  10547. <Enum name="TIMER1_MATCH_0" start="0x0" description="Timer1 match 0" />
  10548. <Enum name="UART1_TRANSMIT" start="0x1" description="UART1 transmit" />
  10549. <Enum name="I2S1_DMA_REQUEST_1" start="0x2" description="I2S1 DMA request 1" />
  10550. <Enum name="SSP1_TRANSMIT" start="0x3" description="SSP1 transmit" />
  10551. </BitField>
  10552. <BitField start="8" size="2" name="DMAMUXPER4" description="Select DMA to peripheral connection for DMA peripheral 4.">
  10553. <Enum name="TIMER1_MATCH_1" start="0x0" description="Timer1 match 1" />
  10554. <Enum name="UART1_RECEIVE" start="0x1" description="UART1 receive" />
  10555. <Enum name="I2S1_DMA_REQUEST_2" start="0x2" description="I2S1 DMA request 2" />
  10556. <Enum name="SSP1_RECEIVE" start="0x3" description="SSP1 receive" />
  10557. </BitField>
  10558. <BitField start="10" size="2" name="DMAMUXPER5" description="Select DMA to peripheral connection for DMA peripheral 5.">
  10559. <Enum name="TIMER2_MATCH_0" start="0x0" description="Timer2 match 0" />
  10560. <Enum name="USART2_TRANSMIT" start="0x1" description="USART2 transmit" />
  10561. <Enum name="SSP1_TRANSMIT" start="0x2" description="SSP1 transmit" />
  10562. <Enum name="SGPIO15" start="0x3" description="SGPIO15" />
  10563. </BitField>
  10564. <BitField start="12" size="2" name="DMAMUXPER6" description="Selects DMA to peripheral connection for DMA peripheral 6.">
  10565. <Enum name="TIMER2_MATCH_1" start="0x0" description="Timer2 match 1" />
  10566. <Enum name="USART2_RECEIVE" start="0x1" description="USART2 receive" />
  10567. <Enum name="SSP1_RECEIVE" start="0x2" description="SSP1 receive" />
  10568. <Enum name="SGPIO14" start="0x3" description="SGPIO14" />
  10569. </BitField>
  10570. <BitField start="14" size="2" name="DMAMUXPER7" description="Selects DMA to peripheral connection for DMA peripheral 7.">
  10571. <Enum name="TIMER3_MATCH_0" start="0x0" description="Timer3 match 0" />
  10572. <Enum name="USART3_TRANSMIT" start="0x1" description="USART3 transmit" />
  10573. <Enum name="SCT_DMA_REQUEST_0" start="0x2" description="SCT DMA request 0" />
  10574. <Enum name="ADCHS_WRITE" start="0x3" description="ADCHS write" />
  10575. </BitField>
  10576. <BitField start="16" size="2" name="DMAMUXPER8" description="Select DMA to peripheral connection for DMA peripheral 8.">
  10577. <Enum name="TIMER3_MATCH_1" start="0x0" description="Timer3 match 1" />
  10578. <Enum name="USART3_RECEIVE" start="0x1" description="USART3 receive" />
  10579. <Enum name="SCT_DMA_REQUEST_1" start="0x2" description="SCT DMA request 1" />
  10580. <Enum name="ADCHS_READ" start="0x3" description="ADCHS read" />
  10581. </BitField>
  10582. <BitField start="18" size="2" name="DMAMUXPER9" description="Select DMA to peripheral connection for DMA peripheral 9.">
  10583. <Enum name="SSP0_RECEIVE" start="0x0" description="SSP0 receive" />
  10584. <Enum name="I2S0_DMA_REQUEST_1" start="0x1" description="I2S0 DMA request 1" />
  10585. <Enum name="SCT_DMA_REQUEST_1" start="0x2" description="SCT DMA request 1" />
  10586. <Enum name="RESERVED" start="0x3" description="Reserved" />
  10587. </BitField>
  10588. <BitField start="20" size="2" name="DMAMUXPER10" description="Select DMA to peripheral connection for DMA peripheral 10.">
  10589. <Enum name="SSP0_TRANSMIT" start="0x0" description="SSP0 transmit" />
  10590. <Enum name="I2S0_DMA_REQUEST_2" start="0x1" description="I2S0 DMA request 2" />
  10591. <Enum name="SCT_DMA_REQUEST_0" start="0x2" description="SCT DMA request 0" />
  10592. <Enum name="RESERVED" start="0x3" description="Reserved" />
  10593. </BitField>
  10594. <BitField start="22" size="2" name="DMAMUXPER11" description="Selects DMA to peripheral connection for DMA peripheral 11.">
  10595. <Enum name="SSP1_RECEIVE" start="0x0" description="SSP1 receive" />
  10596. <Enum name="SGPIO14" start="0x1" description="SGPIO14" />
  10597. <Enum name="USART0_TRANSMIT" start="0x2" description="USART0 transmit" />
  10598. <Enum name="RESERVED" start="0x3" description="Reserved" />
  10599. </BitField>
  10600. <BitField start="24" size="2" name="DMAMUXPER12" description="Select DMA to peripheral connection for DMA peripheral 12.">
  10601. <Enum name="SSP1_TRANSMIT" start="0x0" description="SSP1 transmit" />
  10602. <Enum name="SGPIO15" start="0x1" description="SGPIO15" />
  10603. <Enum name="USART0_RECEIVE" start="0x2" description="USART0 receive" />
  10604. <Enum name="RESERVED" start="0x3" description="Reserved" />
  10605. </BitField>
  10606. <BitField start="26" size="2" name="DMAMUXPER13" description="Select DMA to peripheral connection for DMA peripheral 13.">
  10607. <Enum name="ADC0" start="0x0" description="ADC0" />
  10608. <Enum name="RESERVED" start="0x1" description="Reserved" />
  10609. <Enum name="SSP1_RECEIVE" start="0x2" description="SSP1 receive" />
  10610. <Enum name="USART3_RECEIVE" start="0x3" description="USART3 receive" />
  10611. </BitField>
  10612. <BitField start="28" size="2" name="DMAMUXPER14" description="Select DMA to peripheral connection for DMA peripheral 14.">
  10613. <Enum name="ADC1" start="0x0" description="ADC1" />
  10614. <Enum name="RESERVED" start="0x1" description="Reserved" />
  10615. <Enum name="SSP1_TRANSMIT" start="0x2" description="SSP1 transmit" />
  10616. <Enum name="USART3_TRANSMIT" start="0x3" description="USART3 transmit" />
  10617. </BitField>
  10618. <BitField start="30" size="2" name="DMAMUXPER15" description="Select DMA to peripheral connection for DMA peripheral 15.">
  10619. <Enum name="DAC" start="0x0" description="DAC" />
  10620. <Enum name="SCT_CTOUT_3" start="0x1" description="SCT CTOUT_3" />
  10621. <Enum name="SGPIO15" start="0x2" description="SGPIO15" />
  10622. <Enum name="TIMER3_MATCH_0" start="0x3" description="Timer3 match 0" />
  10623. </BitField>
  10624. </Register>
  10625. <Register start="+0x120" size="4" name="FLASHCFGA" access="Read/Write" description="Flash accelerator configuration register for flash bank A" reset_value="0x8000F03A" reset_mask="0xFFFFFFFF">
  10626. <BitField start="0" size="12" name="RESERVED" description="Reserved. Do not change these bits from the reset value." />
  10627. <BitField start="12" size="4" name="FLASHTIM" description="Flash access time. The value of this field plus 1 gives the number of BASE_M4_CLK clocks used for a flash access. Warning: Improper setting of this value may result in incorrect operation of the device. All other values are allowed but may not be optimal for the supported clock frequencies.">
  10628. <Enum name="1_BASE_M4_CLK_CLOCK" start="0x0" description="1 BASE_M4_CLK clock. Use for BASE_M4_CLK up to 21 MHz." />
  10629. <Enum name="2_BASE_M4_CLK_CLOCKS" start="0x1" description="2 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 43 MHz." />
  10630. <Enum name="3_BASE_M4_CLK_CLOCKS" start="0x2" description="3 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 64 MHz." />
  10631. <Enum name="4_BASE_M4_CLK_CLOCKS" start="0x3" description="4 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 86 MHz." />
  10632. <Enum name="5_BASE_M4_CLK_CLOCKS" start="0x4" description="5 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 107 MHz." />
  10633. <Enum name="6_BASE_M4_CLK_CLOCKS" start="0x5" description="6 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 129 MHz." />
  10634. <Enum name="7_BASE_M4_CLK_CLOCKS" start="0x6" description="7 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 150 MHz." />
  10635. <Enum name="8_BASE_M4_CLK_CLOCKS" start="0x7" description="8 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 172 MHz." />
  10636. <Enum name="9_BASE_M4_CLK_CLOCKS" start="0x8" description="9 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 193 MHz." />
  10637. <Enum name="10_BASE_M4_CLK_CLOCK" start="0x9" description="10 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 204 MHz. Safe setting for all allowed conditions." />
  10638. </BitField>
  10639. <BitField start="16" size="15" name="RESERVED" description="Reserved. Write zeros only to these bits." />
  10640. <BitField start="31" size="1" name="POW" description="Flash bank A power control">
  10641. <Enum name="POWER_DOWN" start="0" description="Power-down" />
  10642. <Enum name="ACTIVE" start="1" description="Active (Default)" />
  10643. </BitField>
  10644. </Register>
  10645. <Register start="+0x124" size="4" name="FLASHCFGB" access="Read/Write" description="Flash accelerator configuration register for flash bank B" reset_value="0x8000F03A" reset_mask="0xFFFFFFFF">
  10646. <BitField start="0" size="12" name="RESERVED" description="Reserved. Do not change these bits from the reset value." />
  10647. <BitField start="12" size="4" name="FLASHTIM" description="Flash access time. The value of this field plus 1 gives the number of BASE_M4_CLK clocks used for a flash access. Warning: Improper setting of this value may result in incorrect operation of the device. All other values are allowed but may not be optimal for the supported clock frequencies.">
  10648. <Enum name="1_BASE_M4_CLK_CLOCK" start="0x0" description="1 BASE_M4_CLK clock. Use for BASE_M4_CLK up to 21 MHz." />
  10649. <Enum name="2_BASE_M4_CLK_CLOCKS" start="0x1" description="2 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 43 MHz." />
  10650. <Enum name="3_BASE_M4_CLK_CLOCKS" start="0x2" description="3 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 64 MHz." />
  10651. <Enum name="4_BASE_M4_CLK_CLOCKS" start="0x3" description="4 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 86 MHz." />
  10652. <Enum name="5_BASE_M4_CLK_CLOCKS" start="0x4" description="5 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 107 MHz." />
  10653. <Enum name="6_BASE_M4_CLK_CLOCKS" start="0x5" description="6 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 129 MHz." />
  10654. <Enum name="7_BASE_M4_CLK_CLOCKS" start="0x6" description="7 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 150 MHz." />
  10655. <Enum name="8_BASE_M4_CLK_CLOCKS" start="0x7" description="8 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 172 MHz." />
  10656. <Enum name="9_BASE_M4_CLK_CLOCKS" start="0x8" description="9 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 193 MHz." />
  10657. <Enum name="10_BASE_M4_CLK_CLOCK" start="0x9" description="10 BASE_M4_CLK clocks. Use for BASE_M4_CLK up to 204 MHz. Safe setting for all allowed conditions." />
  10658. </BitField>
  10659. <BitField start="16" size="15" name="RESERVED" description="Reserved. Write zeros only to these bits." />
  10660. <BitField start="31" size="1" name="POW" description="Flash bank A power control">
  10661. <Enum name="POWER_DOWN" start="0" description="Power-down" />
  10662. <Enum name="ACTIVE" start="1" description="Active (Default)" />
  10663. </BitField>
  10664. </Register>
  10665. <Register start="+0x128" size="4" name="ETBCFG" access="Read/Write" description="ETB RAM configuration" reset_value="0x1" reset_mask="0xFFFFFFFF">
  10666. <BitField start="0" size="1" name="ETB" description="Select SRAM interface">
  10667. <Enum name="ETB_ACCESSES_SRAM_AT" start="0" description="ETB accesses SRAM at address 0x2000 C000." />
  10668. <Enum name="AHB_ACCESSES_SRAM_AT" start="1" description="AHB accesses SRAM at address 0x2000 C000." />
  10669. </BitField>
  10670. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10671. </Register>
  10672. <Register start="+0x12C" size="4" name="CREG6" access="Read/Write" description="Chip configuration register 6. Controls multiple functions : Ethernet interface, SCT output, I2S0/1 inputs, EMC clock." reset_value="0" reset_mask="0xFFFFFFFF">
  10673. <BitField start="0" size="3" name="ETHMODE" description="Selects the Ethernet mode. Reset the ethernet after changing the PHY interface. All other settings are reserved.">
  10674. <Enum name="MII" start="0x0" description="MII" />
  10675. <Enum name="RMII" start="0x4" description="RMII" />
  10676. </BitField>
  10677. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  10678. <BitField start="4" size="1" name="CTOUTCTRL" description="Selects the functionality of the SCT outputs.">
  10679. <Enum name="COMBINE_SCT_AND_TIME" start="0" description="Combine SCT and timer match outputs. SCT outputs are Red with timer outputs." />
  10680. <Enum name="SCT_OUTPUTS_ONLY" start="1" description="SCT outputs only. SCT outputs are used without timer match outputs." />
  10681. </BitField>
  10682. <BitField start="5" size="7" name="RESERVED" description="Reserved." />
  10683. <BitField start="12" size="1" name="I2S0_TX_SCK_IN_SEL" description="I2S0_TX_SCK input select">
  10684. <Enum name="I2S_REGISTER" start="0" description="I2S Register. I2S clock selected as defined by the I2S transmit mode register Table 960." />
  10685. <Enum name="BASE_AUDIO_CLK_FOR_I" start="1" description="BASE_AUDIO_CLK for I2S transmit clock MCLK input and MCLK output. The I2S must be configured in slave mode." />
  10686. </BitField>
  10687. <BitField start="13" size="1" name="I2S0_RX_SCK_IN_SEL" description="I2S0_RX_SCK input select">
  10688. <Enum name="I2S_REGISTER" start="0" description="I2S Register. I2S clock selected as defined by the I2S receive mode register Table 961." />
  10689. <Enum name="BASE_AUDIO_CLK_FOR_I" start="1" description="BASE_AUDIO_CLK for I2S receive clock MCLK input and MCLK output. The I2S must be configured in slave mode." />
  10690. </BitField>
  10691. <BitField start="14" size="1" name="I2S1_TX_SCK_IN_SEL" description="I2S1_TX_SCK input select">
  10692. <Enum name="I2S_REGISTER" start="0" description="I2S register. I2S clock selected as defined by the I2S transmit mode register Table 960." />
  10693. <Enum name="BASE_AUDIO_CLK_FOR_I" start="1" description="BASE_AUDIO_CLK for I2S transmit clock MCLK input and MCLK output. The I2S must be configured in slave mode." />
  10694. </BitField>
  10695. <BitField start="15" size="1" name="I2S1_RX_SCK_IN_SEL" description="I2S1_RX_SCK input select">
  10696. <Enum name="I2S_REGISTER" start="0" description="I2S register. I2S clock selected as defined by the I2S receive mode register Table 961." />
  10697. <Enum name="BASE_AUDIO_CLK_FOR_I" start="1" description="BASE_AUDIO_CLK for I2S receive clock MCLK input and MCLK output. The I2S must be configured in slave mode." />
  10698. </BitField>
  10699. <BitField start="16" size="1" name="EMC_CLK_SEL" description="EMC_CLK divided clock select (see Section 21.1).">
  10700. <Enum name="DIVIDE_BY_1" start="0" description="Divide by 1. EMC_CLK_DIV not divided." />
  10701. <Enum name="DIVIDE_BY_2" start="1" description="Divide by 2. EMC_CLK_DIV divided by 2." />
  10702. </BitField>
  10703. <BitField start="17" size="15" name="RESERVED" description="Reserved." />
  10704. </Register>
  10705. <Register start="+0x130" size="4" name="M4TXEVENT" access="Read/Write" description="Cortex-M4 TXEV event clear" reset_value="0" reset_mask="0xFFFFFFFF">
  10706. <BitField start="0" size="1" name="TXEVCLR" description="Cortex-M4 TXEV event.">
  10707. <Enum name="CLEAR_THE_TXEV_EVENT" start="0" description="Clear the TXEV event." />
  10708. <Enum name="NO_EFFECT" start="1" description="No effect." />
  10709. </BitField>
  10710. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10711. </Register>
  10712. <Register start="+0x200" size="4" name="CHIPID" access="ReadOnly" description="Part ID" reset_value="0" reset_mask="0x00000000">
  10713. <BitField start="0" size="32" name="ID" description="Boundary scan ID code 0x5906 002B or 0x6906 002B = LPC4350/30/20/10 (flashless parts) 0x4906 002B = LPC4357/53 (parts with on-chip flash)" />
  10714. </Register>
  10715. <Register start="+0x308" size="4" name="M0SUBMEMMAP" access="Read/Write" description="ARM Cortex-M0SUB memory mapping" reset_value="0x18400000" reset_mask="0xFFFFFFFF">
  10716. <BitField start="12" size="20" name="M0SUBMAP" description="Shadow address when accessing memory at address 0x0000 0000" />
  10717. </Register>
  10718. <Register start="+0x314" size="4" name="M0SUBTXEVENT" access="Read/Write" description="Cortex-M0SUB TXEV event clear" reset_value="0" reset_mask="0xFFFFFFFF">
  10719. <BitField start="0" size="1" name="TXEVCLR" description="Cortex-M0SUB TXEV event handling.">
  10720. <Enum name="CLEAR_THE_TXEV_EVENT" start="0" description="Clear the TXEV event." />
  10721. <Enum name="NO_EFFECT" start="1" description="No effect." />
  10722. </BitField>
  10723. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10724. </Register>
  10725. <Register start="+0x400" size="4" name="M0APPTXEVENT" access="Read/Write" description="Cortex-M0APP TXEV event clear" reset_value="0" reset_mask="0xFFFFFFFF">
  10726. <BitField start="0" size="1" name="TXEVCLR" description="Cortex-M0APP TXEV event handling.">
  10727. <Enum name="CLEAR_THE_TXEV_EVENT" start="0" description="Clear the TXEV event." />
  10728. <Enum name="NO_EFFECT" start="1" description="No effect." />
  10729. </BitField>
  10730. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  10731. </Register>
  10732. <Register start="+0x404" size="4" name="M0APPMEMMAP" access="Read/Write" description="ARM Cortex-M0APP memory mapping" reset_value="0x20000000" reset_mask="0xFFFFFFFF">
  10733. <BitField start="12" size="20" name="M0APPMAP" description="Shadow address when accessing memory at address 0x0000 0000" />
  10734. </Register>
  10735. <Register start="+0x500" size="4" name="USB0FLADJ" access="Read/Write" description="USB0 frame length adjust register" reset_value="0x20" reset_mask="0xFFFFFFFF">
  10736. <BitField start="0" size="6" name="FLTV" description="Frame length timing value The frame length is given in the number of high-speed bit times in decimal format. Each decimal value change to this register corresponds to 16 high-speed bit times. The SOF cycle time (number of SOF counter clock periods to generate a SOF micro-frame length) is equal to 59488 + value in this field. The default value is decimal 32 (0x20), which results in a SOF cycle time of 60000. 0x00 = 59488 (= 59488 + 0 x 16) 0x01 = 59504 (= 59488 + 1 x 16) 0x02 = 59520 (= 59488 + 2 x 16) ... 0x1F = 59984 (= 59488 + 31 x 16) 0x20 = 60000 (= 59488 + 32 x 16) ... 0x3E = 60480 (= 59488 + 62 x 16) 0x3F = 60496 (= 59488 + 63 x 16)" />
  10737. <BitField start="6" size="26" name="RESERVED" description="Reserved" />
  10738. </Register>
  10739. <Register start="+0x600" size="4" name="USB1FLADJ" access="Read/Write" description="USB1 frame length adjust register" reset_value="0x20" reset_mask="0xFFFFFFFF">
  10740. <BitField start="0" size="6" name="FLTV" description="Frame length timing value The frame length is given in the number of high-speed bit times in decimal format. Each decimal value change to this register corresponds to 16 high-speed bit times. The SOF cycle time (number of SOF counter clock periods to generate a SOF micro-frame length) is equal to 59488 + value in this field. The default value is decimal 32 (0x20), which results in a SOF cycle time of 60000. 0x00 = 59488 (= 59488 + 0 x 16) 0x01 = 59504 (= 59488 + 1 x 16) 0x02 = 59520 (= 59488 + 2 x 16) ... 0x1F = 59984 (= 59488 + 31 x 16) 0x20 = 60000 (= 59488 + 32 x 16) ... 0x3E = 60480 (= 59488 + 62 x 16) 0x3F = 60496 (= 59488 + 63 x 16)" />
  10741. <BitField start="6" size="26" name="RESERVED" description="Reserved" />
  10742. </Register>
  10743. </RegisterGroup>
  10744. <RegisterGroup name="EVENTROUTER" start="0x40044000" description="Event router">
  10745. <Register start="+0x000" size="4" name="HILO" access="Read/Write" description="Level configuration register" reset_value="0x000" reset_mask="0xFFFFFFFF">
  10746. <BitField start="0" size="1" name="WAKEUP0_L" description="Level detect mode for WAKEUP0 event.">
  10747. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level on the WAKEUP0 pin if bit 0 in the EDGE register is 0. Detect falling edge if bit 0 in the EDGE register is 1." />
  10748. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level on the WAKEUP0 pin if bit 0 in the EDGE register is 0. Detect rising edge if bit 0 in the EDGE register is 1." />
  10749. </BitField>
  10750. <BitField start="1" size="1" name="WAKEUP1_L" description="Level detect mode for WAKEUP1 event. The corresponding bit in the EDGE register must be 0.">
  10751. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level on the WAKEUP1 pin if bit 1 in the EDGE register is 0." />
  10752. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level on the WAKEUP1 pin if bit 1 in the EDGE register is 0. Detect rising edge if bit 1 in the EDGE register is 1." />
  10753. </BitField>
  10754. <BitField start="2" size="1" name="WAKEUP2_L" description="Level detect mode for WAKEUP2 event.">
  10755. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level on the WAKEUP2 pin if bit 2 in the EDGE register is 0. Detect falling edge if bit 2 in the EDGE register is 1." />
  10756. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level on the WAKEUP2 pin if bit 2 in the EDGE register is 0. Detect rising edge if bit 2 in the EDGE register is 1." />
  10757. </BitField>
  10758. <BitField start="3" size="1" name="WAKEUP3_L" description="Level detect mode for WAKEUP3 event.">
  10759. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level on the WAKEUP3 pin if bit 3 in the EDGE register is 0. Detect falling edge if bit 3 in the EDGE register is 1." />
  10760. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level on the WAKEUP3 pin if bit 3 in the EDGE register is 0. Detect rising edge if bit 3 in the EDGE register is 1." />
  10761. </BitField>
  10762. <BitField start="4" size="1" name="ATIMER_L" description="Level detect mode for alarm timer event.">
  10763. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the alarm timer interrupt if bit 4 in the EDGE register is 0. Detect falling edge if bit 4 in the EDGE register is 1." />
  10764. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the alarm timer interrupt if bit 4 in the EDGE register is 0. Detect rising edge if bit 4 in the EDGE register is 1." />
  10765. </BitField>
  10766. <BitField start="5" size="1" name="RTC_L" description="Level detect mode for RTC event.">
  10767. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the RTC interrupt if bit 5 in the EDGE register is 0. Detect falling edge if bit 5 in the EDGE register is 1." />
  10768. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the RTC interrupt if bit 5 in the EDGE register is 0. Detect rising edge if bit 5 in the EDGE register is 1." />
  10769. </BitField>
  10770. <BitField start="6" size="1" name="BOD_L" description="Level detect mode for BOD event.">
  10771. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the BOD interrupt if bit 6 in the EDGE register is 0. Detect falling edge if bit 6 in the EDGE register is 1." />
  10772. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the BOD interrupt if bit 6 in the EDGE register is 0. Detect rising edge if bit 6 in the EDGE register is 1." />
  10773. </BitField>
  10774. <BitField start="7" size="1" name="WWDT_L" description="Level detect mode for WWDT event.">
  10775. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the WWDT interrupt if bit 7 in the EDGE register is 0. Detect falling edge if bit 7 in the EDGE register is 1." />
  10776. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the WWDT interrupt if bit 7 in the EDGE register is 0. Detect rising edge if bit 7 in the EDGE register is 1." />
  10777. </BitField>
  10778. <BitField start="8" size="1" name="ETH_L" description="Level detect mode for Ethernet event">
  10779. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the Ethernet interrupt if bit 8 in the EDGE register is 0. Detect falling edge if bit 8 in the EDGE register is 1." />
  10780. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the Ethernet interrupt if bit 8 in the EDGE register is 0. Detect rising edge if bit 8 in the EDGE register is 1." />
  10781. </BitField>
  10782. <BitField start="9" size="1" name="USB0_L" description="Level detect mode for USB0 event">
  10783. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the USB0 interrupt if bit 9 in the EDGE register is 0. Detect falling edge if bit 9 in the EDGE register is 1." />
  10784. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the USB0 interrupt if bit 9 in the EDGE register is 0. Detect rising edge if bit 9 in the EDGE register is 1." />
  10785. </BitField>
  10786. <BitField start="10" size="1" name="USB1_L" description="Level detect mode for USB1 event">
  10787. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the USB1 interrupt if bit 10 in the EDGE register is 0. Detect falling edge if bit 10 in the EDGE register is 1." />
  10788. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the USB1 interrupt if bit 10 in the EDGE register is 0. Detect rising edge if bit 10 in the EDGE register is 1." />
  10789. </BitField>
  10790. <BitField start="11" size="1" name="SDMMC_L" description="Level detect mode for SD/MMC event">
  10791. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the SD/MMC interrupt if bit 11 in the EDGE register is 0. Detect falling edge if bit 11 in the EDGE register is 1." />
  10792. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the SD/MMC interrupt if bit 11 in the EDGE register is 0. Detect rising edge if bit 11 in the EDGE register is 1." />
  10793. </BitField>
  10794. <BitField start="12" size="1" name="CAN_L" description="Level detect mode for C_CAN event.">
  10795. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the combined C_CAN interrupt if bit 12 in the EDGE register is 0. Detect falling edge if bit 12 in the EDGE register is 1." />
  10796. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the combined C_CAN interrupt if bit 12 in the EDGE register is 0. Detect rising edge if bit 12 in the EDGE register is 1." />
  10797. </BitField>
  10798. <BitField start="13" size="1" name="TIM2_L" description="Level detect mode for combined timer output 2 event.">
  10799. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level GIMA output 25 if bit 13 in the EDGE register is 0. Detect falling edge if bit 13 in the EDGE register is 1." />
  10800. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level GIMA output 25 if bit 13 in the EDGE register is 0. Detect rising edge if bit 13 in the EDGE register is 1." />
  10801. </BitField>
  10802. <BitField start="14" size="1" name="TIM6_L" description="Level detect mode for combined timer output 6 event.">
  10803. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of GIMA output 26 if bit 14 in the EDGE register is 0. Detect falling edge if bit 14 in the EDGE register is 1." />
  10804. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of GIMA output 26 if bit 14 in the EDGE register is 0. Detect rising edge if bit 14 in the EDGE register is 1." />
  10805. </BitField>
  10806. <BitField start="15" size="1" name="QEI_L" description="Level detect mode for QEI event.">
  10807. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of the QEI interrupt if bit 15 in the EDGE register is 0. Detect falling edge if bit 15 in the EDGE register is 1." />
  10808. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of the QEI interrupt if bit 15 in the EDGE register is 0. Detect rising edge if bit 15 in the EDGE register is 1." />
  10809. </BitField>
  10810. <BitField start="16" size="1" name="TIM14_L" description="Level detect mode for combined timer output 14 event.">
  10811. <Enum name="DETECT_LOW_LEVEL" start="0" description="Detect LOW level of GIMA output 27 if bit 16 in the EDGE register is 0. Detect falling edge if bit 16 in the EDGE register is 1." />
  10812. <Enum name="DETECT_HIGH_LEVEL" start="1" description="Detect HIGH level of GIMA output 27 if bit 16 in the EDGE register is 0. Detect rising edge if bit 16 in the EDGE register is 1." />
  10813. </BitField>
  10814. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  10815. <BitField start="19" size="1" name="RESET_L" description="Level detect mode for Reset">
  10816. <Enum name="DETECT_LOW_LEVEL_IF" start="0" description="Detect LOW level if bit 17 in the EDGE register is 0. Detect falling edge if bit 17 in the EDGE register is 1." />
  10817. <Enum name="DETECT_HIGH_LEVEL_IF" start="1" description="Detect HIGH level if bit 17 in the EDGE register is 0. Detect rising edge if bit 17 in the EDGE register is 1." />
  10818. </BitField>
  10819. <BitField start="20" size="1" name="BODRESET_L" description="Level detect mode for BOD Reset">
  10820. <Enum name="DETECT_LOW_LEVEL_IF" start="0" description="Detect LOW level if bit 20 in the EDGE register is 0. Detect falling edge if bit 20 in the EDGE register is 1." />
  10821. <Enum name="DETECT_HIGH_LEVEL_IF" start="1" description="Detect HIGH level if bit 20 in the EDGE register is 0. Detect rising edge if bit 20 in the EDGE register is 1." />
  10822. </BitField>
  10823. <BitField start="21" size="1" name="DPDRESET_L" description="Level detect mode for Deep power-down Reset">
  10824. <Enum name="DETECT_LOW_LEVEL_IF" start="0" description="Detect LOW level if bit 21 in the EDGE register is 0. Detect falling edge if bit 21 in the EDGE register is 1." />
  10825. <Enum name="DETECT_HIGH_LEVEL_IF" start="1" description="Detect HIGH level if bit 21 in the EDGE register is 0. Detect rising edge if bit 21 in the EDGE register is 1." />
  10826. </BitField>
  10827. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  10828. </Register>
  10829. <Register start="+0x004" size="4" name="EDGE" access="Read/Write" description="Edge configuration" reset_value="0x000" reset_mask="0xFFFFFFFF">
  10830. <BitField start="0" size="1" name="WAKEUP0_E" description="Edge detect mode for WAKEUP0 event. The corresponding bit in the EDGE register must be 0.">
  10831. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10832. <Enum name="EDGE_DETECT_OF_WAKEU" start="1" description="Edge detect of WAKEUP0 pin. Detect falling edge if bit 0 in the HILO register is 0. Detect rising edge if bit 0 in the HILO register is 1." />
  10833. </BitField>
  10834. <BitField start="1" size="1" name="WAKEUP1_E" description="Edge/level detect mode for WAKEUP1 event. The corresponding bit in the EDGE register must be 0.">
  10835. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10836. <Enum name="EDGE_DETECT_OF_WAKEU" start="1" description="Edge detect of WAKEUP1 pin. Detect falling edge if bit 1 in the HILO register is 0. Detect rising edge if bit 1 in the HILO register is 1." />
  10837. </BitField>
  10838. <BitField start="2" size="1" name="WAKEUP2_E" description="Edge/level detect mode for WAKEUP2 event. The corresponding bit in the EDGE register must be 0.">
  10839. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10840. <Enum name="EDGE_DETECT_OF_WAKEU" start="1" description="Edge detect of WAKEUP2 pin. Detect falling edge if bit 2 in the HILO register is 0. Detect rising edge if bit 2 in the HILO register is 1." />
  10841. </BitField>
  10842. <BitField start="3" size="1" name="WAKEUP3_E" description="Edge/level detect mode for WAKEUP3 event. The corresponding bit in the EDGE register must be 0.">
  10843. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10844. <Enum name="EDGE_DETECT_OF_WAKEU" start="1" description="Edge detect of WAKEUP3 pin. Detect falling edge if bit 30 in the HILO register is 0. Detect rising edge if bit 3 in the HILO register is 1." />
  10845. </BitField>
  10846. <BitField start="4" size="1" name="ATIMER_E" description="Edge/level detect mode for alarm timer event. The corresponding bit in the EDGE register must be 0.">
  10847. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10848. <Enum name="EDGE_DETECT_OF_THE_A" start="1" description="Edge detect of the alarm timer interrupt. Detect falling edge if bit 4 in the HILO register is 0. Detect rising edge if bit 4 in the HILO register is 1." />
  10849. </BitField>
  10850. <BitField start="5" size="1" name="RTC_E" description="Edge/level detect mode for RTC event. The corresponding bit in the EDGE register must be 0.">
  10851. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10852. <Enum name="EDGE_DETECT_OF_THE_R" start="1" description="Edge detect of the RTC interrupt. Detect falling edge if bit 5 in the HILO register is 0. Detect rising edge if bit 5 in the HILO register is 1." />
  10853. </BitField>
  10854. <BitField start="6" size="1" name="BOD_E" description="Edge/level detect mode for BOD event. The corresponding bit in the EDGE register must be 0.">
  10855. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10856. <Enum name="EDGE_DETECT_OF_THE_B" start="1" description="Edge detect of the BOD interrupt. Detect falling edge if bit 6 in the HILO register is 0. Detect rising edge if bit 6 in the HILO register is 1." />
  10857. </BitField>
  10858. <BitField start="7" size="1" name="WWDT_E" description="Edge/level detect mode for WWDTD event. The corresponding bit in the EDGE register must be 0.">
  10859. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10860. <Enum name="EDGE_DETECT_OF_THE_W" start="1" description="Edge detect of the WWDT interrupt. Detect falling edge if bit 7 in the HILO register is 0. Detect rising edge if bit 7 in the HILO register is 1." />
  10861. </BitField>
  10862. <BitField start="8" size="1" name="ETH_E" description="Edge/level detect mode for ethernet event. The corresponding bit in the EDGE register must be 0.">
  10863. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10864. <Enum name="EDGE_DETECT_OF_THE_E" start="1" description="Edge detect of the Ethernet interrupt. Detect falling edge if bit 8 in the HILO register is 0. Detect rising edge if bit 8 in the HILO register is 1." />
  10865. </BitField>
  10866. <BitField start="9" size="1" name="USB0_E" description="Edge/level detect mode for USB0 event. The corresponding bit in the EDGE register must be 0.">
  10867. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10868. <Enum name="EDGE_DETECT_OF_THE_U" start="1" description="Edge detect of the USB0 event. Detect falling edge if bit 9 in the HILO register is 0. Detect rising edge if bit 9 in the HILO register is 1." />
  10869. </BitField>
  10870. <BitField start="10" size="1" name="USB1_E" description="Edge/level detect mode for USB1 event. The corresponding bit in the EDGE register must be 0.">
  10871. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10872. <Enum name="EDGE_DETECT_OF_THE_U" start="1" description="Edge detect of the USB1 interrupt. Detect falling edge if bit 10 in the HILO register is 0. Detect rising edge if bit 10 in the HILO register is 1." />
  10873. </BitField>
  10874. <BitField start="11" size="1" name="SDMMC_E" description="Edge/level detect mode for SD/MMC event.The corresponding bit in the EDGE register must be 0.">
  10875. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10876. <Enum name="EDGE_DETECT_OF_THE_S" start="1" description="Edge detect of the SD/MMC interrupt. Detect falling edge if bit 10 in the HILO register is 0. Detect rising edge if bit 10 in the HILO register is 1." />
  10877. </BitField>
  10878. <BitField start="12" size="1" name="CAN_E" description="Edge/level detect mode for C_CAN event. The corresponding bit in the EDGE register must be 0.">
  10879. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10880. <Enum name="EDGE_DETECT_OF_THE_C" start="1" description="Edge detect of the combined C_CAN interrupt. Detect falling edge if bit 12 in the HILO register is 0. Detect rising edge if bit 12 in the HILO register is 1." />
  10881. </BitField>
  10882. <BitField start="13" size="1" name="TIM2_E" description="Edge/level detect mode for combined timer output 2 event. The corresponding bit in the EDGE register must be 0.">
  10883. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10884. <Enum name="EDGE_DETECT_OF_GIMA" start="1" description="Edge detect of GIMA output 25. Detect falling edge if bit 13 in the HILO register is 0. Detect rising edge if bit 13 in the HILO register is 1." />
  10885. </BitField>
  10886. <BitField start="14" size="1" name="TIM6_E" description="Edge/level detect mode for combined timer output 6 event. The corresponding bit in the EDGE register must be 0.">
  10887. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10888. <Enum name="EDGE_DETECT_OF_GIMA" start="1" description="Edge detect of GIMA output 26. Detect falling edge if bit 14 in the HILO register is 0. Detect rising edge if bit 14 in the HILO register is 1." />
  10889. </BitField>
  10890. <BitField start="15" size="1" name="QEI_E" description="Edge/level detect mode for QEI interrupt signal. The corresponding bit in the EDGE register must be 0.">
  10891. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10892. <Enum name="EDGE_DETECT_OF_QEI_I" start="1" description="Edge detect of QEI interrupt. Detect falling edge if bit 15 in the HILO register is 0. Detect rising edge if bit 15 in the HILO register is 1." />
  10893. </BitField>
  10894. <BitField start="16" size="1" name="TIM14_E" description="Edge/level detect mode for combined timer output 14 event. The corresponding bit in the EDGE register must be 0.">
  10895. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10896. <Enum name="EDGE_DETECT_OF_GIMA" start="1" description="Edge detect of GIMA output 27. Detect falling edge if bit 16 in the HILO register is 0. Detect rising edge if bit 16 in the HILO register is 1." />
  10897. </BitField>
  10898. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  10899. <BitField start="19" size="1" name="RESET_E" description="Edge/level detect mode for Reset. The corresponding bit in the EDGE register must be 0.">
  10900. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10901. <Enum name="EDGE_DETECT_OF_THE_R" start="1" description="Edge detect of the reset signal. Detect falling edge if bit 19 in the HILO register is 0. Detect rising edge if bit 19 in the HILO register is 1." />
  10902. </BitField>
  10903. <BitField start="20" size="1" name="BODRESET_E" description="Edge detect of the BOD reset signal. The corresponding bit in the EDGE register must be 0.">
  10904. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10905. <Enum name="EDGE_DETECT_OF_THE_R" start="1" description="Edge detect of the reset signal. Detect falling edge if bit 20 in the HILO register is 0. Detect rising edge if bit 19 in the HILO register is 1." />
  10906. </BitField>
  10907. <BitField start="21" size="1" name="DPDRESET_E" description="Edge detect of the deep power-down reset signal. The corresponding bit in the EDGE register must be 0.">
  10908. <Enum name="LEVEL_DETECT" start="0" description="Level detect." />
  10909. <Enum name="EDGE_DETECT_OF_THE_R" start="1" description="Edge detect of the reset signal. Detect falling edge if bit 21 in the HILO register is 0. Detect rising edge if bit 21 in the HILO register is 1." />
  10910. </BitField>
  10911. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  10912. </Register>
  10913. <Register start="+0xFD8" size="4" name="CLR_EN" access="WriteOnly" description="Clear event enable register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10914. <BitField start="0" size="1" name="WAKEUP0_CLREN" description="Writing a 1 to this bit clears the event enable bit 0 in the ENABLE register." />
  10915. <BitField start="1" size="1" name="WAKEUP1_CLREN" description="Writing a 1 to this bit clears the event enable bit 1 in the ENABLE register." />
  10916. <BitField start="2" size="1" name="WAKEUP2_CLREN" description="Writing a 1 to this bit clears the event enable bit 2 in the ENABLE register." />
  10917. <BitField start="3" size="1" name="WAKEUP3_CLREN" description="Writing a 1 to this bit clears the event enable bit 3 in the ENABLE register." />
  10918. <BitField start="4" size="1" name="ATIMER_CLREN" description="Writing a 1 to this bit clears the event enable bit 4 in the ENABLE register." />
  10919. <BitField start="5" size="1" name="RTC_CLREN" description="Writing a 1 to this bit clears the event enable bit 5 in the ENABLE register." />
  10920. <BitField start="6" size="1" name="BOD_CLREN" description="Writing a 1 to this bit clears the event enable bit 6 in the ENABLE register." />
  10921. <BitField start="7" size="1" name="WWDT_CLREN" description="Writing a 1 to this bit clears the event enable bit 7 in the ENABLE register." />
  10922. <BitField start="8" size="1" name="ETH_CLREN" description="Writing a 1 to this bit clears the event enable bit 8 in the ENABLE register." />
  10923. <BitField start="9" size="1" name="USB0_CLREN" description="Writing a 1 to this bit clears the event enable bit 9 in the ENABLE register." />
  10924. <BitField start="10" size="1" name="USB1_CLREN" description="Writing a 1 to this bit clears the event enable bit 10 in the ENABLE register." />
  10925. <BitField start="11" size="1" name="SDMMC_CLREN" description="Writing a 1 to this bit clears the event enable bit 11 in the ENABLE register." />
  10926. <BitField start="12" size="1" name="CAN_CLREN" description="Writing a 1 to this bit clears the event enable bit 12 in the ENABLE register." />
  10927. <BitField start="13" size="1" name="TIM2_CLREN" description="Writing a 1 to this bit clears the event enable bit 13 in the ENABLE register." />
  10928. <BitField start="14" size="1" name="TIM6_CLREN" description="Writing a 1 to this bit clears the event enable bit 14 in the ENABLE register." />
  10929. <BitField start="15" size="1" name="QEI_CLREN" description="Writing a 1 to this bit clears the event enable bit 15 in the ENABLE register." />
  10930. <BitField start="16" size="1" name="TIM14_CLREN" description="Writing a 1 to this bit clears the event enable bit 16 in the ENABLE register." />
  10931. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  10932. <BitField start="19" size="1" name="RESET_CLREN" description="Writing a 1 to this bit clears the event enable bit 19 in the ENABLE register." />
  10933. <BitField start="20" size="1" name="BODRESET_CLREN" description="Writing a 1 to this bit clears the event enable bit 20 in the ENABLE register." />
  10934. <BitField start="21" size="1" name="DPDRESET_CLREN" description="Writing a 1 to this bit clears the event enable bit 21 in the ENABLE register." />
  10935. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  10936. </Register>
  10937. <Register start="+0xFDC" size="4" name="SET_EN" access="WriteOnly" description="Set event enable register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10938. <BitField start="0" size="1" name="WAKEUP0_SETEN" description="Writing a 1 to this bit sets the event enable bit 0 in the ENABLE register." />
  10939. <BitField start="1" size="1" name="WAKEUP1_SETEN" description="Writing a 1 to this bit sets the event enable bit 1 in the ENABLE register." />
  10940. <BitField start="2" size="1" name="WAKEUP2_SETEN" description="Writing a 1 to this bit sets the event enable bit 2 in the ENABLE register." />
  10941. <BitField start="3" size="1" name="WAKEUP3_SETEN" description="Writing a 1 to this bit sets the event enable bit 3 in the ENABLE register." />
  10942. <BitField start="4" size="1" name="ATIMER_SETEN" description="Writing a 1 to this bit sets the event enable bit 4 in the ENABLE register." />
  10943. <BitField start="5" size="1" name="RTC_SETEN" description="Writing a 1 to this bit sets the event enable bit 5 in the ENABLE register." />
  10944. <BitField start="6" size="1" name="BOD_SETEN" description="Writing a 1 to this bit sets the event enable bit 6 in the ENABLE register." />
  10945. <BitField start="7" size="1" name="WWDT_SETEN" description="Writing a 1 to this bit sets the event enable bit 7 in the ENABLE register." />
  10946. <BitField start="8" size="1" name="ETH_SETEN" description="Writing a 1 to this bit sets the event enable bit 8 in the ENABLE register." />
  10947. <BitField start="9" size="1" name="USB0_SETEN" description="Writing a 1 to this bit sets the event enable bit 9 in the ENABLE register." />
  10948. <BitField start="10" size="1" name="USB1_SETEN" description="Writing a 1 to this bit sets the event enable bit 10 in the ENABLE register." />
  10949. <BitField start="11" size="1" name="SDMMC_SETEN" description="Writing a 1 to this bit sets the event enable bit 11 in the ENABLE register." />
  10950. <BitField start="12" size="1" name="CAN_SETEN" description="Writing a 1 to this bit sets the event enable bit 12 in the ENABLE register." />
  10951. <BitField start="13" size="1" name="TIM2_SETEN" description="Writing a 1 to this bit sets the event enable bit 13 in the ENABLE register." />
  10952. <BitField start="14" size="1" name="TIM6_SETEN" description="Writing a 1 to this bit sets the event enable bit 14 in the ENABLE register." />
  10953. <BitField start="15" size="1" name="QEI_SETEN" description="Writing a 1 to this bit sets the event enable bit 15 in the ENABLE register." />
  10954. <BitField start="16" size="1" name="TIM14_SETEN" description="Writing a 1 to this bit sets the event enable bit 16 in the ENABLE register." />
  10955. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  10956. <BitField start="19" size="1" name="RESET_SETEN" description="Writing a 1 to this bit sets the event enable bit 19 in the ENABLE register." />
  10957. <BitField start="20" size="1" name="BODRESET_SETEN" description="Writing a 1 to this bit sets the event enable bit 20 in the ENABLE register." />
  10958. <BitField start="21" size="1" name="DPDRESET_SETEN" description="Writing a 1 to this bit sets the event enable bit 21 in the ENABLE register." />
  10959. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  10960. </Register>
  10961. <Register start="+0xFE0" size="4" name="STATUS" access="ReadOnly" description="Event Status register" reset_value="0x03FDFFFF" reset_mask="0xFFFFFFFF">
  10962. <BitField start="0" size="1" name="WAKEUP0_ST" description="A 1 in this bit shows that the WAKEUP0 event has been raised." />
  10963. <BitField start="1" size="1" name="WAKEUP1_ST" description="A 1 in this bit shows that the WAKEUP1 event has been raised." />
  10964. <BitField start="2" size="1" name="WAKEUP2_ST" description="A 1 in this bit shows that the WAKEUP2 event has been raised." />
  10965. <BitField start="3" size="1" name="WAKEUP3_ST" description="A 1 in this bit shows that the WAKEUP3 event has been raised." />
  10966. <BitField start="4" size="1" name="ATIMER_ST" description="A 1 in this bit shows that the ATIMER event has been raised." />
  10967. <BitField start="5" size="1" name="RTC_ST" description="A 1 in this bit shows that the RTC event has been raised." />
  10968. <BitField start="6" size="1" name="BOD_ST" description="A 1 in this bit shows that the BOD event has been raised." />
  10969. <BitField start="7" size="1" name="WWDT_ST" description="A 1 in this bit shows that the WWDT event has been raised." />
  10970. <BitField start="8" size="1" name="ETH_ST" description="A 1 in this bit shows that the ETHERNET event has been raised." />
  10971. <BitField start="9" size="1" name="USB0_ST" description="A 1 in this bit shows that the USB0 event has been raised." />
  10972. <BitField start="10" size="1" name="USB1_ST" description="A 1 in this bit shows that the USB1 event has been raised." />
  10973. <BitField start="11" size="1" name="SDMMC_ST" description="A 1 in this bit indicates that the SDMMC event has been raised." />
  10974. <BitField start="12" size="1" name="CAN_ST" description="A 1 in this bit shows that the C_CAN event has been raised." />
  10975. <BitField start="13" size="1" name="TIM2_ST" description="A 1 in this bit shows that the combined timer 2 output event has been raised." />
  10976. <BitField start="14" size="1" name="TIM6_ST" description="A 1 in this bit shows that the combined timer 6 output event has been raised." />
  10977. <BitField start="15" size="1" name="QEI_ST" description="A 1 in this bit shows that the QEI event has been raised." />
  10978. <BitField start="16" size="1" name="TIM14_ST" description="A 1 in this bit shows that the combined timer 14 output event has been raised." />
  10979. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  10980. <BitField start="19" size="1" name="RESET_ST" description="A 1 in this bit shows that the reset event has been raised." />
  10981. <BitField start="20" size="1" name="BODRESET_ST" description="A 1 in this bit indicates that the reset event has been raised." />
  10982. <BitField start="21" size="1" name="DPDRESET_ST" description="A 1 in this bit indicates that the reset event has been raised." />
  10983. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  10984. </Register>
  10985. <Register start="+0xFE4" size="4" name="ENABLE" access="ReadOnly" description="Event Enable register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  10986. <BitField start="0" size="1" name="WAKEUP0_EN" description="A 1 in this bit shows that the WAKEUP0 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10987. <BitField start="1" size="1" name="WAKEUP1_EN" description="A 1 in this bit shows that the WAKEUP1 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10988. <BitField start="2" size="1" name="WAKEUP2_EN" description="A 1 in this bit shows that the WAKEUP2 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10989. <BitField start="3" size="1" name="WAKEUP3_EN" description="A 1 in this bit shows that the WAKEUP3 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10990. <BitField start="4" size="1" name="ATIMER_EN" description="A 1 in this bit shows that the ATIMER event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10991. <BitField start="5" size="1" name="RTC_EN" description="A 1 in this bit shows that the RTC event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10992. <BitField start="6" size="1" name="BOD_EN" description="A 1 in this bit shows that the BOD event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10993. <BitField start="7" size="1" name="WWDT_EN" description="A 1 in this bit shows that the WWDT event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10994. <BitField start="8" size="1" name="ETH_EN" description="A 1 in this bit shows that the ETHERNET event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10995. <BitField start="9" size="1" name="USB0_EN" description="A 1 in this bit shows that the USB0 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10996. <BitField start="10" size="1" name="USB1_EN" description="A 1 in this bit shows that the USB1 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10997. <BitField start="11" size="1" name="SDMMC_EN" description="A 1 in this bit indicates that the SDMMC event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10998. <BitField start="12" size="1" name="CAN_EN" description="A 1 in this bit shows that the CAN event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  10999. <BitField start="13" size="1" name="TIM2_EN" description="A 1 in this bit shows that the TIM2 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11000. <BitField start="14" size="1" name="TIM6_EN" description="A 1 in this bit shows that the TIM6 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11001. <BitField start="15" size="1" name="QEI_EN" description="A 1 in this bit shows that the QEI event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11002. <BitField start="16" size="1" name="TIM14_EN" description="A 1 in this bit shows that the TIM14 event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11003. <BitField start="17" size="2" name="RESERVED" description="Reserved" />
  11004. <BitField start="19" size="1" name="RESET_EN" description="A 1 in this bit shows that the RESET event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11005. <BitField start="20" size="1" name="BODRESET_EN" description="A 1 in this bit indicates that the BOD RESET event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11006. <BitField start="21" size="1" name="DPDRESET_EN" description="A 1 in this bit indicates that the deep power-down RESET event has been enabled. This event wakes up the chip and contributes to the event router interrupt when bit 0 = 1 in the STATUS register." />
  11007. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  11008. </Register>
  11009. <Register start="+0xFE8" size="4" name="CLR_STAT" access="WriteOnly" description="Clear event status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  11010. <BitField start="0" size="1" name="WAKEUP0_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 0 in the STATUS register." />
  11011. <BitField start="1" size="1" name="WAKEUP1_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 1 in the STATUS register." />
  11012. <BitField start="2" size="1" name="WAKEUP2_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 2 in the STATUS register." />
  11013. <BitField start="3" size="1" name="WAKEUP3_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 3 in the STATUS register." />
  11014. <BitField start="4" size="1" name="ATIMER_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 4 in the STATUS register." />
  11015. <BitField start="5" size="1" name="RTC_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 5 in the STATUS register." />
  11016. <BitField start="6" size="1" name="BOD_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 6 in the STATUS register." />
  11017. <BitField start="7" size="1" name="WWDT_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 7 in the STATUS register." />
  11018. <BitField start="8" size="1" name="ETH_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 8 in the STATUS register." />
  11019. <BitField start="9" size="1" name="USB0_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 9 in the STATUS register." />
  11020. <BitField start="10" size="1" name="USB1_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 10 in the STATUS register." />
  11021. <BitField start="11" size="1" name="SDMMC_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 11 in the STATUS register." />
  11022. <BitField start="12" size="1" name="CAN_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 12 in the STATUS register." />
  11023. <BitField start="13" size="1" name="TIM2_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 13 in the STATUS register." />
  11024. <BitField start="14" size="1" name="TIM6_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 14 in the STATUS register." />
  11025. <BitField start="15" size="1" name="QEI_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 15 in the STATUS register." />
  11026. <BitField start="16" size="1" name="TIM14_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 16 in the STATUS register." />
  11027. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  11028. <BitField start="19" size="1" name="RESET_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 19 in the STATUS register." />
  11029. <BitField start="20" size="1" name="BODRESET_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 20 in the STATUS register." />
  11030. <BitField start="21" size="1" name="DPDRESET_CLRST" description="Writing a 1 to this bit clears the STATUS event bit 21 in the STATUS register." />
  11031. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  11032. </Register>
  11033. <Register start="+0xFEC" size="4" name="SET_STAT" access="WriteOnly" description="Set event status register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  11034. <BitField start="0" size="1" name="WAKEUP0_SETST" description="Writing a 1 to this bit sets the STATUS event bit 0 in the STATUS register." />
  11035. <BitField start="1" size="1" name="WAKEUP1_SETST" description="Writing a 1 to this bit sets the STATUS event bit 1 in the STATUS register." />
  11036. <BitField start="2" size="1" name="WAKEUP2_SETST" description="Writing a 1 to this bit sets the STATUS event bit 2 in the STATUS register." />
  11037. <BitField start="3" size="1" name="WAKEUP3_SETST" description="Writing a 1 to this bit sets the STATUS event bit 3 in the STATUS register." />
  11038. <BitField start="4" size="1" name="ATIMER_SETST" description="Writing a 1 to this bit sets the STATUS event bit 4 in the STATUS register." />
  11039. <BitField start="5" size="1" name="RTC_SETST" description="Writing a 1 to this bit sets the STATUS event bit 5 in the STATUS register." />
  11040. <BitField start="6" size="1" name="BOD_SETST" description="Writing a 1 to this bit sets the STATUS event bit 6 in the STATUS register." />
  11041. <BitField start="7" size="1" name="WWDT_SETST" description="Writing a 1 to this bit sets the STATUS event bit 7 in the STATUS register." />
  11042. <BitField start="8" size="1" name="ETH_SETST" description="Writing a 1 to this bit sets the STATUS event bit 8 in the STATUS register." />
  11043. <BitField start="9" size="1" name="USB0_SETST" description="Writing a 1 to this bit sets the STATUS event bit 9 in the STATUS register." />
  11044. <BitField start="10" size="1" name="USB1_SETST" description="Writing a 1 to this bit sets the STATUS event bit 10 in the STATUS register." />
  11045. <BitField start="11" size="1" name="SDMMC_SETST" description="Writing a 1 to this bit sets the STATUS event bit 11 in the STATUS register." />
  11046. <BitField start="12" size="1" name="CAN_SETST" description="Writing a 1 to this bit sets the STATUS event bit 12 in the STATUS register." />
  11047. <BitField start="13" size="1" name="TIM2_SETST" description="Writing a 1 to this bit sets the STATUS event bit 13 in the STATUS register." />
  11048. <BitField start="14" size="1" name="TIM6_SETST" description="Writing a 1 to this bit sets the STATUS event bit 14 in the STATUS register." />
  11049. <BitField start="15" size="1" name="QEI_SETST" description="Writing a 1 to this bit sets the STATUS event bit 15 in the STATUS register." />
  11050. <BitField start="16" size="1" name="TIM14_SETST" description="Writing a 1 to this bit sets the STATUS event bit 16 in the STATUS register." />
  11051. <BitField start="17" size="2" name="RESERVED" description="Reserved." />
  11052. <BitField start="19" size="1" name="RESET_SETST" description="Writing a 1 to this bit sets the STATUS event bit 19 in the STATUS register." />
  11053. <BitField start="20" size="1" name="BODRESET_SETST" description="Writing a 1 to this bit sets the STATUS event bit 20 in the STATUS register." />
  11054. <BitField start="21" size="1" name="DPDRESET_SETST" description="Writing a 1 to this bit sets the STATUS event bit 21 in the STATUS register." />
  11055. <BitField start="22" size="10" name="RESERVED" description="Reserved." />
  11056. </Register>
  11057. </RegisterGroup>
  11058. <RegisterGroup name="RTC" start="0x40046000" description="Real-Time Clock (RTC) and event recorder ">
  11059. <Register start="+0x000" size="4" name="ILR" access="WriteOnly" description="Interrupt Location Register" reset_value="0x0" reset_mask="0xFFFFFFFF">
  11060. <BitField start="0" size="1" name="RTCCIF" description="When one, the Counter Increment Interrupt block generated an interrupt. Writing a one to this bit location clears the counter increment interrupt." />
  11061. <BitField start="1" size="1" name="RTCALF" description="When one, the alarm registers generated an interrupt. Writing a one to this bit location clears the alarm interrupt." />
  11062. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11063. </Register>
  11064. <Register start="+0x008" size="4" name="CCR" access="Read/Write" description="Clock Control Register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  11065. <BitField start="0" size="1" name="CLKEN" description="Clock Enable.">
  11066. <Enum name="DISABLED" start="0" description="The time counters are disabled so that they may be initialized." />
  11067. <Enum name="ENABLED" start="1" description="The time counters are enabled." />
  11068. </BitField>
  11069. <BitField start="1" size="1" name="CTCRST" description="CTC Reset.">
  11070. <Enum name="NO_EFFECT" start="0" description="No effect." />
  11071. <Enum name="RESET" start="1" description="When one, the elements in the internal oscillator divider are reset, and remain reset until CCR[1] is changed to zero. This is the divider that generates the 1 Hz clock from the 32.768 kHz crystal. The state of the divider is not visible to software." />
  11072. </BitField>
  11073. <BitField start="2" size="2" name="RESERVED" description="Internal test mode controls. These bits must be 0 for normal RTC operation." />
  11074. <BitField start="4" size="1" name="CCALEN" description="Calibration counter enable.">
  11075. <Enum name="ENABLED" start="0" description="The calibration counter is enabled and counting, using the 1 Hz clock. When the calibration counter is equal to the value of the CALIBRATION register, the counter resets and repeats counting up to the value of the CALIBRATION register. See Section 29.6.6.2 and Section 29.7.1." />
  11076. <Enum name="DISABLED" start="1" description="The calibration counter is disabled and reset to zero." />
  11077. </BitField>
  11078. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11079. </Register>
  11080. <Register start="+0x00C" size="4" name="CIIR" access="Read/Write" description="Counter Increment Interrupt Register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  11081. <BitField start="0" size="1" name="IMSEC" description="When 1, an increment of the Second value generates an interrupt." />
  11082. <BitField start="1" size="1" name="IMMIN" description="When 1, an increment of the Minute value generates an interrupt." />
  11083. <BitField start="2" size="1" name="IMHOUR" description="When 1, an increment of the Hour value generates an interrupt." />
  11084. <BitField start="3" size="1" name="IMDOM" description="When 1, an increment of the Day of Month value generates an interrupt." />
  11085. <BitField start="4" size="1" name="IMDOW" description="When 1, an increment of the Day of Week value generates an interrupt." />
  11086. <BitField start="5" size="1" name="IMDOY" description="When 1, an increment of the Day of Year value generates an interrupt." />
  11087. <BitField start="6" size="1" name="IMMON" description="When 1, an increment of the Month value generates an interrupt." />
  11088. <BitField start="7" size="1" name="IMYEAR" description="When 1, an increment of the Year value generates an interrupt." />
  11089. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11090. </Register>
  11091. <Register start="+0x010" size="4" name="AMR" access="Read/Write" description="Alarm Mask Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11092. <BitField start="0" size="1" name="AMRSEC" description="When 1, the Second value is not compared for the alarm." />
  11093. <BitField start="1" size="1" name="AMRMIN" description="When 1, the Minutes value is not compared for the alarm." />
  11094. <BitField start="2" size="1" name="AMRHOUR" description="When 1, the Hour value is not compared for the alarm." />
  11095. <BitField start="3" size="1" name="AMRDOM" description="When 1, the Day of Month value is not compared for the alarm." />
  11096. <BitField start="4" size="1" name="AMRDOW" description="When 1, the Day of Week value is not compared for the alarm." />
  11097. <BitField start="5" size="1" name="AMRDOY" description="When 1, the Day of Year value is not compared for the alarm." />
  11098. <BitField start="6" size="1" name="AMRMON" description="When 1, the Month value is not compared for the alarm." />
  11099. <BitField start="7" size="1" name="AMRYEAR" description="When 1, the Year value is not compared for the alarm." />
  11100. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11101. </Register>
  11102. <Register start="+0x014" size="4" name="CTIME0" access="ReadOnly" description="Consolidated Time Register 0" reset_value="0" reset_mask="0xFFFFFFFF">
  11103. <BitField start="0" size="6" name="SECONDS" description="Seconds value in the range of 0 to 59" />
  11104. <BitField start="6" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11105. <BitField start="8" size="6" name="MINUTES" description="Minutes value in the range of 0 to 59" />
  11106. <BitField start="14" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11107. <BitField start="16" size="5" name="HOURS" description="Hours value in the range of 0 to 23" />
  11108. <BitField start="21" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11109. <BitField start="24" size="3" name="DOW" description="Day of week value in the range of 0 to 6" />
  11110. <BitField start="27" size="5" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11111. </Register>
  11112. <Register start="+0x018" size="4" name="CTIME1" access="ReadOnly" description="Consolidated Time Register 1" reset_value="0" reset_mask="0xFFFFFFFF">
  11113. <BitField start="0" size="5" name="DOM" description="Day of month value in the range of 1 to 28, 29, 30, or 31 (depending on the month and whether it is a leap year)." />
  11114. <BitField start="5" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11115. <BitField start="8" size="4" name="MONTH" description="Month value in the range of 1 to 12." />
  11116. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11117. <BitField start="16" size="12" name="YEAR" description="Year value in the range of 0 to 4095." />
  11118. <BitField start="28" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11119. </Register>
  11120. <Register start="+0x01C" size="4" name="CTIME2" access="ReadOnly" description="Consolidated Time Register 2" reset_value="0" reset_mask="0xFFFFFFFF">
  11121. <BitField start="0" size="12" name="DOY" description="Day of year value in the range of 1 to 365 (366 for leap years)." />
  11122. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11123. </Register>
  11124. <Register start="+0x020" size="4" name="SEC" access="Read/Write" description="Seconds Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11125. <BitField start="0" size="6" name="SECONDS" description="Seconds value in the range of 0 to 59" />
  11126. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11127. </Register>
  11128. <Register start="+0x024" size="4" name="MIN" access="Read/Write" description="Minutes Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11129. <BitField start="0" size="6" name="MINUTES" description="Minutes value in the range of 0 to 59" />
  11130. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11131. </Register>
  11132. <Register start="+0x028" size="4" name="HRS" access="Read/Write" description="Hours Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11133. <BitField start="0" size="5" name="HOURS" description="Hours value in the range of 0 to 23" />
  11134. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11135. </Register>
  11136. <Register start="+0x02C" size="4" name="DOM" access="Read/Write" description="Day of Month Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11137. <BitField start="0" size="5" name="DOM" description="Day of month value in the range of 1 to 28, 29, 30, or 31 (depending on the month and whether it is a leap year)." />
  11138. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11139. </Register>
  11140. <Register start="+0x030" size="4" name="DOW" access="Read/Write" description="Day of Week Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11141. <BitField start="0" size="3" name="DOW" description="Day of week value in the range of 0 to 6." />
  11142. <BitField start="3" size="29" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11143. </Register>
  11144. <Register start="+0x034" size="4" name="DOY" access="Read/Write" description="Day of Year Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11145. <BitField start="0" size="9" name="DOY" description="Day of year value in the range of 1 to 365 (366 for leap years)." />
  11146. <BitField start="9" size="23" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11147. </Register>
  11148. <Register start="+0x038" size="4" name="MONTH" access="Read/Write" description="Months Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11149. <BitField start="0" size="4" name="MONTH" description="Month value in the range of 1 to 12." />
  11150. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11151. </Register>
  11152. <Register start="+0x03C" size="4" name="YEAR" access="Read/Write" description="Years Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11153. <BitField start="0" size="12" name="YEAR" description="Year value in the range of 0 to 4095." />
  11154. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11155. </Register>
  11156. <Register start="+0x040" size="4" name="CALIBRATION" access="Read/Write" description="Calibration Value Register" reset_value="0" reset_mask="0xFFFFFFFF">
  11157. <BitField start="0" size="17" name="CALVAL" description="If enabled, the calibration counter counts up to this value. The maximum value is 131 072 corresponding to about 36.4 hours. Calibration is disabled if CALVAL = 0." />
  11158. <BitField start="17" size="1" name="CALDIR" description="Calibration direction">
  11159. <Enum name="FORWARD_CALIBRATION_" start="0" description="Forward calibration. When CALVAL is equal to the calibration counter, the RTC timers will jump by 2 seconds." />
  11160. <Enum name="BACKWARD_CALIBRATION" start="1" description="Backward calibration. When CALVAL is equal to the calibration counter, the RTC timers will stop incrementing for 1 second." />
  11161. </BitField>
  11162. </Register>
  11163. <Register start="+0x060" size="4" name="ASEC" access="Read/Write" description="Alarm value for Seconds" reset_value="0" reset_mask="0xFFFFFFFF">
  11164. <BitField start="0" size="6" name="SECONDS" description="Seconds value in the range of 0 to 59" />
  11165. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11166. </Register>
  11167. <Register start="+0x064" size="4" name="AMIN" access="Read/Write" description="Alarm value for Minutes" reset_value="0" reset_mask="0xFFFFFFFF">
  11168. <BitField start="0" size="6" name="MINUTES" description="Minutes value in the range of 0 to 59" />
  11169. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11170. </Register>
  11171. <Register start="+0x068" size="4" name="AHRS" access="Read/Write" description="Alarm value for Hours" reset_value="0" reset_mask="0xFFFFFFFF">
  11172. <BitField start="0" size="5" name="HOURS" description="Hours value in the range of 0 to 23" />
  11173. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11174. </Register>
  11175. <Register start="+0x6C" size="4" name="ADOM" access="Read/Write" description="Alarm value for Day of Month" reset_value="0" reset_mask="0xFFFFFFFF">
  11176. <BitField start="0" size="5" name="DOM" description="Day of month value in the range of 1 to 28, 29, 30, or 31 (depending on the month and whether it is a leap year)." />
  11177. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11178. </Register>
  11179. <Register start="+0x070" size="4" name="ADOW" access="Read/Write" description="Alarm value for Day of Week" reset_value="0" reset_mask="0xFFFFFFFF">
  11180. <BitField start="0" size="3" name="DOW" description="Day of week value in the range of 0 to 6." />
  11181. <BitField start="3" size="29" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11182. </Register>
  11183. <Register start="+0x074" size="4" name="ADOY" access="Read/Write" description="Alarm value for Day of Year" reset_value="0" reset_mask="0xFFFFFFFF">
  11184. <BitField start="0" size="9" name="DOY" description="Day of year value in the range of 1 to 365 (366 for leap years)." />
  11185. <BitField start="9" size="23" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11186. </Register>
  11187. <Register start="+0x078" size="4" name="AMON" access="Read/Write" description="Alarm value for Months" reset_value="0" reset_mask="0xFFFFFFFF">
  11188. <BitField start="0" size="4" name="MONTH" description="Month value in the range of 1 to 12." />
  11189. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11190. </Register>
  11191. <Register start="+0x07C" size="4" name="AYRS" access="Read/Write" description="Alarm value for Year" reset_value="0" reset_mask="0xFFFFFFFF">
  11192. <BitField start="0" size="12" name="YEAR" description="Year value in the range of 0 to 4095." />
  11193. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  11194. </Register>
  11195. <Register start="+0x084" size="4" name="ERCONTRO" access="Read/Write" description="Event Monitor/Recorder Control register. Contains bits that control actions for the event channels as well as for Event Monitor/Recorder setup." reset_value="0" reset_mask="0xFFFFFFFF">
  11196. <BitField start="0" size="1" name="INTWAKE_EN0" description="Interrupt and wake-up enable for channel 0.">
  11197. <Enum name="DISABLED" start="0" description="No interrupt or wake-up will be generated by event channel 0." />
  11198. <Enum name="ENABLED" start="1" description="An event in channel 0 will trigger an (RTC) interrupt and a wake-up request." />
  11199. </BitField>
  11200. <BitField start="1" size="1" name="GPCLEAR_EN0" description="Enables automatically clearing the RTC general purpose registers when an event occurs on channel 0.">
  11201. <Enum name="DISABLED" start="0" description="Channel 0 has no influence on the general purpose registers." />
  11202. <Enum name="ENABLED" start="1" description="An event in channel 0 will clear the general purpose registers asynchronously." />
  11203. </BitField>
  11204. <BitField start="2" size="1" name="POL0" description="Selects the polarity of an event on input pin WAKEUP0.">
  11205. <Enum name="NEGATIVE" start="0" description="A channel 0 event is defined as a negative edge on WAKEUP0." />
  11206. <Enum name="POSITIVE" start="1" description="A channel 0 event is defined as a positive edge on WAKEUP0." />
  11207. </BitField>
  11208. <BitField start="3" size="1" name="EV0_INPUT_EN" description="Event enable control for channel 0. Event Inputs should remain DISABLED when not being used for event detection, particularly if the associated pin is being used for some other function.">
  11209. <Enum name="DISABLED" start="0" description="Event 0 input is disabled and forced high internally." />
  11210. <Enum name="ENABLED" start="1" description="Event 0 input is enabled." />
  11211. </BitField>
  11212. <BitField start="4" size="6" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  11213. <BitField start="10" size="1" name="INTWAKE_EN1" description="Interrupt and wake-up enable for channel 1.">
  11214. <Enum name="DISABLED" start="0" description="No interrupt or wake-up will be generated by event channel 1." />
  11215. <Enum name="ENABLED" start="1" description="An event in channel 1 will trigger an (RTC) interrupt and a wake-up request." />
  11216. </BitField>
  11217. <BitField start="11" size="1" name="GPCLEAR_EN1" description="Enables automatically clearing the RTC general purpose registers when an event occurs on channel 1.">
  11218. <Enum name="DISABLED" start="0" description="Channel 1 has no influence on the general purpose registers." />
  11219. <Enum name="ENABLED" start="1" description="A n event in channel 1 will clear the general purpose registers asynchronously." />
  11220. </BitField>
  11221. <BitField start="12" size="1" name="POL1" description="Selects the polarity of an event on input pin WAKEUP1.">
  11222. <Enum name="NEGATIVE" start="0" description="A channel 1 event is defined as a negative edge on WAKEUP1." />
  11223. <Enum name="POSITIVE" start="1" description="A channel 1 event is defined as a positive edge on WAKEUP1." />
  11224. </BitField>
  11225. <BitField start="13" size="1" name="EV1_INPUT_EN" description="Event enable control for channel 1. Event Inputs should remain DISABLED when not being used for event detection, particularly if the associated pin is being used for some other function.">
  11226. <Enum name="DISABLED" start="0" description="Event 1 input is disabled and forced high internally." />
  11227. <Enum name="ENABLED" start="1" description="Event 1 input is enabled." />
  11228. </BitField>
  11229. <BitField start="14" size="6" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  11230. <BitField start="20" size="1" name="INTWAKE_EN2" description="Interrupt and wake-up enable for channel 2.">
  11231. <Enum name="DISABLED" start="0" description="No interrupt or wake-up will be generated by event channel 2." />
  11232. <Enum name="ENABLED" start="1" description="An event in channel 2 will trigger an (RTC) interrupt and a wake-up request." />
  11233. </BitField>
  11234. <BitField start="21" size="1" name="GPCLEAR_EN2" description="Enables automatically clearing the RTC general purpose registers when an event occurs on channel 2.">
  11235. <Enum name="DISABLED" start="0" description="Channel 2 has no influence on the general purpose registers." />
  11236. <Enum name="ENABLED" start="1" description="An event in channel 2 will clear the general purpose registers asynchronously." />
  11237. </BitField>
  11238. <BitField start="22" size="1" name="POL2" description="Selects the polarity of an event on input pin WAKEUP2.">
  11239. <Enum name="NEGATIVE" start="0" description="A channel 2 event is defined as a negative edge on WAKEUP2." />
  11240. <Enum name="POSITIVE" start="1" description="A channel 2 event is defined as a positive edge on WAKEUP2." />
  11241. </BitField>
  11242. <BitField start="23" size="1" name="EV2_INPUT_EN" description="Event enable control for channel 2. Event Inputs should remain DISABLED when not being used for event detection, particularly if the associated pin is being used for some other function.">
  11243. <Enum name="DISABLED" start="0" description="Event 2 input is disabled and forced high internally." />
  11244. <Enum name="ENABLED" start="1" description="Event 2 input is enabled." />
  11245. </BitField>
  11246. <BitField start="24" size="6" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  11247. <BitField start="30" size="2" name="ERMODE" description="Controls enabling the Event Monitor/Recorder and selecting its operating frequency. Event Monitor/Recorder registers can always be written to regardless of the state of these bits. Events occurring during the 1-sec interval immediately following enabling of the clocks may not be recognized.">
  11248. <Enum name="DISABLE_EVENT_MONITO" start="0x0" description="Disable Event Monitor/Recorder clocks. Operation of the Event Monitor/Recorder is disabled except for asynchronous clearing of GP registers if selected." />
  11249. <Enum name="16_HZ_SAMPLE_CLOCK" start="0x1" description="16 Hz sample clock. Enable Event Monitor/Recorder and select a 16 Hz sample clock for event input edge detection and glitch suppression. Pulses (in either direction) shorter than 62.5 ms to 125 ms will be filtered out." />
  11250. <Enum name="64_HZ_SAMPLE_CLOCK" start="0x2" description="64 Hz sample clock. Enable Event Monitor/Recorder and select a 64 Hz sample clock for event input edge detection and glitch suppression. Pulses (in either direction) shorter than 15.6 ms to 31.2 ms will be filtered out." />
  11251. <Enum name="1_KHZ_SAMPLE_CLOCK" start="0x3" description="1 kHz sample clock. Enable Event Monitor/Recorder and select a 1 kHz sample clock for event input edge detection and glitch suppression. Pulses (in either direction) shorter than 1 ms to 2 ms will be filtered out." />
  11252. </BitField>
  11253. </Register>
  11254. <Register start="+0x080" size="4" name="ERSTATUS" access="Read/Write" description="Event Monitor/Recorder Status register. Contains status flags for event channels and other Event Monitor/Recorder conditions." reset_value="0" reset_mask="0xFFFFFFFF">
  11255. <BitField start="0" size="1" name="EV0" description="Channel0 event flag (WAKEUP0 pin). Set at the end of any second if there has been an event during the preceding second. This bit is cleared by writing a 1 to it. Writing 0 has no effect.">
  11256. <Enum name="NO_CHANGE" start="0" description="No event change on channel 0." />
  11257. <Enum name="EVENT" start="1" description="At least one event has occurred on channel 0." />
  11258. </BitField>
  11259. <BitField start="1" size="1" name="EV1" description="Channel1 Event flag (WAKEUP1 pin). Set at the end of any second if there has been an event during the preceding second. This bit is cleared by writing a 1 to it. Writing 0 has no effect.">
  11260. <Enum name="NO_CHANGE" start="0" description="No event change on channel 1." />
  11261. <Enum name="EVENT" start="1" description="At least one event has occurred on channel 1." />
  11262. </BitField>
  11263. <BitField start="2" size="1" name="EV2" description="Channel2 Event flag (WAKEUP2 pin). Set at the end of any second if there has been an event during the preceding second. This bit is cleared by writing a 1 to it. Writing 0 has no effect.">
  11264. <Enum name="NO_CHANGE" start="0" description="No event change on channel 2." />
  11265. <Enum name="EVENT" start="1" description="At least one event has occurred on channel 2." />
  11266. </BitField>
  11267. <BitField start="3" size="1" name="GP_CLEARED" description="General purpose register asynchronous clear flag. This bit is cleared by writing a 1 to it. Writing 0 has no effect.">
  11268. <Enum name="NO_CHANGE" start="0" description="General purpose registers have not been asynchronous cleared." />
  11269. <Enum name="EVENT" start="1" description="General purpose registers have been asynchronous cleared." />
  11270. </BitField>
  11271. <BitField start="4" size="27" name="RESERVED" description="Reserved. Read value is undefined, only zero should be written." />
  11272. <BitField start="31" size="1" name="WAKEUP" description="Interrupt/wake-up request flag (Read-only). This bit is cleared by writing a 1 to it. Writing 0 has no effect.">
  11273. <Enum name="NOINTERRUPTWAKEUP" start="0" description="No interrupt/wake-up request is pending" />
  11274. <Enum name="INTERRUPTWAKEUP" start="1" description="An interrupt/wake-up request is pending." />
  11275. </BitField>
  11276. </Register>
  11277. <Register start="+0x088" size="4" name="ERCOUNTERS" access="ReadOnly" description="Event Monitor/Recorder Counters register. Allows reading the counters associated with the event channels." reset_value="0" reset_mask="0xFFFFFFFF">
  11278. <BitField start="0" size="3" name="COUNTER0" description="Value of the counter for Event 0. If the counter reaches full count (the value 7), it remains there if additional events occur. This counter is cleared when the corresponding EVx bit in the ERSTATUS register is cleared by software." />
  11279. <BitField start="3" size="5" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11280. <BitField start="8" size="3" name="COUNTER1" description="Value of the counter for event 1. See description for COUNTER0." />
  11281. <BitField start="11" size="5" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11282. <BitField start="16" size="3" name="COUNTER2" description="Value of the counter for event 2. See description for COUNTER0." />
  11283. <BitField start="19" size="13" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11284. </Register>
  11285. <Register start="+0x090+0" size="4" name="ERFIRSTSTAMP0" access="ReadOnly" description="Event Monitor/Recorder First Stamp register for channel 0. Retains the time stamp for the first event on channel 0." reset_value="0" reset_mask="0x00000000">
  11286. <BitField start="0" size="6" name="SEC" description="Seconds value in the range of 0 to 59." />
  11287. <BitField start="6" size="6" name="MIN" description="Minutes value in the range of 0 to 59." />
  11288. <BitField start="12" size="5" name="HOUR" description="Hours value in the range of 0 to 23." />
  11289. <BitField start="17" size="9" name="DOY" description="Day of Year value in the range of 1 to 366." />
  11290. <BitField start="26" size="6" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11291. </Register>
  11292. <Register start="+0x090+4" size="4" name="ERFIRSTSTAMP1" access="ReadOnly" description="Event Monitor/Recorder First Stamp register for channel 0. Retains the time stamp for the first event on channel 0." reset_value="0" reset_mask="0x00000000">
  11293. <BitField start="0" size="6" name="SEC" description="Seconds value in the range of 0 to 59." />
  11294. <BitField start="6" size="6" name="MIN" description="Minutes value in the range of 0 to 59." />
  11295. <BitField start="12" size="5" name="HOUR" description="Hours value in the range of 0 to 23." />
  11296. <BitField start="17" size="9" name="DOY" description="Day of Year value in the range of 1 to 366." />
  11297. <BitField start="26" size="6" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11298. </Register>
  11299. <Register start="+0x090+8" size="4" name="ERFIRSTSTAMP2" access="ReadOnly" description="Event Monitor/Recorder First Stamp register for channel 0. Retains the time stamp for the first event on channel 0." reset_value="0" reset_mask="0x00000000">
  11300. <BitField start="0" size="6" name="SEC" description="Seconds value in the range of 0 to 59." />
  11301. <BitField start="6" size="6" name="MIN" description="Minutes value in the range of 0 to 59." />
  11302. <BitField start="12" size="5" name="HOUR" description="Hours value in the range of 0 to 23." />
  11303. <BitField start="17" size="9" name="DOY" description="Day of Year value in the range of 1 to 366." />
  11304. <BitField start="26" size="6" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11305. </Register>
  11306. <Register start="+0x0A0+0" size="4" name="ERLASTSTAMP0" access="ReadOnly" description="Event Monitor/Recorder Last Stamp register for channel 0. Retains the time stamp for the last (i.e. most recent) event on channel 0." reset_value="0" reset_mask="0x00000000">
  11307. <BitField start="0" size="6" name="SEC" description="Seconds value in the range of 0 to 59." />
  11308. <BitField start="6" size="6" name="MIN" description="Minutes value in the range of 0 to 59." />
  11309. <BitField start="12" size="5" name="HOUR" description="Hours value in the range of 0 to 23." />
  11310. <BitField start="17" size="9" name="DOY" description="Day of Year value in the range of 1 to 366." />
  11311. <BitField start="26" size="6" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11312. </Register>
  11313. <Register start="+0x0A0+4" size="4" name="ERLASTSTAMP1" access="ReadOnly" description="Event Monitor/Recorder Last Stamp register for channel 0. Retains the time stamp for the last (i.e. most recent) event on channel 0." reset_value="0" reset_mask="0x00000000">
  11314. <BitField start="0" size="6" name="SEC" description="Seconds value in the range of 0 to 59." />
  11315. <BitField start="6" size="6" name="MIN" description="Minutes value in the range of 0 to 59." />
  11316. <BitField start="12" size="5" name="HOUR" description="Hours value in the range of 0 to 23." />
  11317. <BitField start="17" size="9" name="DOY" description="Day of Year value in the range of 1 to 366." />
  11318. <BitField start="26" size="6" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11319. </Register>
  11320. <Register start="+0x0A0+8" size="4" name="ERLASTSTAMP2" access="ReadOnly" description="Event Monitor/Recorder Last Stamp register for channel 0. Retains the time stamp for the last (i.e. most recent) event on channel 0." reset_value="0" reset_mask="0x00000000">
  11321. <BitField start="0" size="6" name="SEC" description="Seconds value in the range of 0 to 59." />
  11322. <BitField start="6" size="6" name="MIN" description="Minutes value in the range of 0 to 59." />
  11323. <BitField start="12" size="5" name="HOUR" description="Hours value in the range of 0 to 23." />
  11324. <BitField start="17" size="9" name="DOY" description="Day of Year value in the range of 1 to 366." />
  11325. <BitField start="26" size="6" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  11326. </Register>
  11327. </RegisterGroup>
  11328. <RegisterGroup name="CGU" start="0x40050000" description="Clock Generation Unit (CGU)">
  11329. <Register start="+0x014" size="4" name="FREQ_MON" access="Read/Write" description="Frequency monitor register" reset_value="0" reset_mask="0xFFFFFFFF">
  11330. <BitField start="0" size="9" name="RCNT" description="9-bit reference clock-counter value" />
  11331. <BitField start="9" size="14" name="FCNT" description="14-bit selected clock-counter value" />
  11332. <BitField start="23" size="1" name="MEAS" description="Measure frequency">
  11333. <Enum name="RCNT_AND_FCNT_DISABL" start="0" description="RCNT and FCNT disabled" />
  11334. <Enum name="FREQUENCY_COUNTERS_S" start="1" description="Frequency counters started" />
  11335. </BitField>
  11336. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection for the clock to be measured. All other values are reserved.">
  11337. <Enum name="32_KHZ_OSCILLATOR_D" start="0x00" description="32 kHz oscillator (default)" />
  11338. <Enum name="IRC" start="0x01" description="IRC" />
  11339. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11340. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11341. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11342. <Enum name="RESERVED" start="0x05" description="Reserved" />
  11343. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11344. <Enum name="PLL0USB" start="0x07" description="PLL0USB" />
  11345. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11346. <Enum name="PLL1" start="0x09" description="PLL1" />
  11347. <Enum name="RESERVED" start="0x0A" description="Reserved" />
  11348. <Enum name="RESERVED" start="0x0B" description="Reserved" />
  11349. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11350. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11351. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11352. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11353. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11354. </BitField>
  11355. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11356. </Register>
  11357. <Register start="+0x018" size="4" name="XTAL_OSC_CTRL" access="Read/Write" description="Crystal oscillator control register" reset_value="0x00000005" reset_mask="0xFFFFFFFF">
  11358. <BitField start="0" size="1" name="ENABLE" description="Oscillator-pad enable. Do not change the BYPASS and ENABLE bits in one write-action: this will result in unstable device operation!">
  11359. <Enum name="ENABLE" start="0" description="Enable" />
  11360. <Enum name="POWER_DOWN" start="1" description="Power-down (default)" />
  11361. </BitField>
  11362. <BitField start="1" size="1" name="BYPASS" description="Configure crystal operation or external-clock input pin XTAL1. Do not change the BYPASS and ENABLE bits in one write-action: this will result in unstable device operation!">
  11363. <Enum name="CRYSTAL" start="0" description="Crystal. Operation with crystal connected (default)." />
  11364. <Enum name="BYPASS_MODE" start="1" description="Bypass mode. Use this mode when an external clock source is used instead of a crystal." />
  11365. </BitField>
  11366. <BitField start="2" size="1" name="HF" description="Select frequency range">
  11367. <Enum name="LOW" start="0" description="Low. Oscillator low-frequency mode (crystal or external clock source 1 to 20 MHz). Between 15 MHz and 20 MHz, the state of the HF bit is don't care." />
  11368. <Enum name="HIGH" start="1" description="High. Oscillator high-frequency mode; crystal or external clock source 15 to 25 MHz. Between 15 MHz and 20 MHz, the state of the HF bit is don't care." />
  11369. </BitField>
  11370. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  11371. </Register>
  11372. <Register start="+0x01C" size="4" name="PLL0USB_STAT" access="ReadOnly" description="PLL0USB status register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11373. <BitField start="0" size="1" name="LOCK" description="PLL0 lock indicator" />
  11374. <BitField start="1" size="1" name="FR" description="PLL0 free running indicator" />
  11375. <BitField start="2" size="30" name="RESERVED" description="Reserved" />
  11376. </Register>
  11377. <Register start="+0x020" size="4" name="PLL0USB_CTRL" access="Read/Write" description="PLL0USB control register" reset_value="0x01000003" reset_mask="0xFFFFFFFF">
  11378. <BitField start="0" size="1" name="PD" description="PLL0 power down">
  11379. <Enum name="PLL0_ENABLED" start="0" description="PLL0 enabled" />
  11380. <Enum name="PLL0_POWERED_DOWN" start="1" description="PLL0 powered down" />
  11381. </BitField>
  11382. <BitField start="1" size="1" name="BYPASS" description="Input clock bypass control">
  11383. <Enum name="CCO_CLOCK_SENT_TO_PO" start="0" description="CCO clock sent to post-dividers. Use this in normal operation." />
  11384. <Enum name="PLL0_INPUT_CLOCK_SEN" start="1" description="PLL0 input clock sent to post-dividers (default)." />
  11385. </BitField>
  11386. <BitField start="2" size="1" name="DIRECTI" description="PLL0 direct input" />
  11387. <BitField start="3" size="1" name="DIRECTO" description="PLL0 direct output" />
  11388. <BitField start="4" size="1" name="CLKEN" description="PLL0 clock enable" />
  11389. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  11390. <BitField start="6" size="1" name="FRM" description="Free running mode" />
  11391. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  11392. <BitField start="8" size="1" name="RESERVED" description="Reserved. Reads as zero. Do not write one to this register." />
  11393. <BitField start="9" size="1" name="RESERVED" description="Reserved. Reads as zero. Do not write one to this register." />
  11394. <BitField start="10" size="1" name="RESERVED" description="Reserved. Reads as zero. Do not write one to this register." />
  11395. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11396. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11397. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11398. </BitField>
  11399. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11400. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11401. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11402. <Enum name="IRC" start="0x01" description="IRC (default)" />
  11403. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11404. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11405. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11406. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11407. <Enum name="PLL1" start="0x09" description="PLL1" />
  11408. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11409. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11410. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11411. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11412. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11413. </BitField>
  11414. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11415. </Register>
  11416. <Register start="+0x024" size="4" name="PLL0USB_MDIV" access="Read/Write" description="PLL0USB M-divider register" reset_value="0x05F85B6A" reset_mask="0xFFFFFFFF">
  11417. <BitField start="0" size="17" name="MDEC" description="Decoded M-divider coefficient value. Select values for the M-divider between 1 and 131071." />
  11418. <BitField start="17" size="5" name="SELP" description="Bandwidth select P value" />
  11419. <BitField start="22" size="6" name="SELI" description="Bandwidth select I value" />
  11420. <BitField start="28" size="4" name="SELR" description="Bandwidth select R value; SELR = 0." />
  11421. </Register>
  11422. <Register start="+0x028" size="4" name="PLL0USB_NP_DIV" access="Read/Write" description="PLL0USB N/P-divider register" reset_value="0x000B1002" reset_mask="0xFFFFFFFF">
  11423. <BitField start="0" size="7" name="PDEC" description="Decoded P-divider coefficient value" />
  11424. <BitField start="7" size="5" name="RESERVED" description="Reserved" />
  11425. <BitField start="12" size="10" name="NDEC" description="Decoded N-divider coefficient value" />
  11426. <BitField start="22" size="10" name="RESERVED" description="Reserved" />
  11427. </Register>
  11428. <Register start="+0x02C" size="4" name="PLL0AUDIO_STAT" access="ReadOnly" description="PLL0AUDIO status register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11429. <BitField start="0" size="1" name="LOCK" description="PLL0 lock indicator" />
  11430. <BitField start="1" size="1" name="FR" description="PLL0 free running indicator" />
  11431. <BitField start="2" size="30" name="RESERVED" description="Reserved" />
  11432. </Register>
  11433. <Register start="+0x030" size="4" name="PLL0AUDIO_CTRL" access="Read/Write" description="PLL0AUDIO control register" reset_value="0x01004003" reset_mask="0xFFFFFFFF">
  11434. <BitField start="0" size="1" name="PD" description="PLL0 power down">
  11435. <Enum name="PLL0_ENABLED" start="0" description="PLL0 enabled" />
  11436. <Enum name="PLL0_POWERED_DOWN" start="1" description="PLL0 powered down" />
  11437. </BitField>
  11438. <BitField start="1" size="1" name="BYPASS" description="Input clock bypass control">
  11439. <Enum name="CCO_CLOCK_SENT_TO_PO" start="0" description="CCO clock sent to post-dividers. Use this in normal operation." />
  11440. <Enum name="PLL0_INPUT_CLOCK_SEN" start="1" description="PLL0 input clock sent to post-dividers (default)." />
  11441. </BitField>
  11442. <BitField start="2" size="1" name="DIRECTI" description="PLL0 direct input" />
  11443. <BitField start="3" size="1" name="DIRECTO" description="PLL0 direct output" />
  11444. <BitField start="4" size="1" name="CLKEN" description="PLL0 clock enable" />
  11445. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  11446. <BitField start="6" size="1" name="FRM" description="Free running mode" />
  11447. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  11448. <BitField start="8" size="1" name="RESERVED" description="Reserved. Reads as zero. Do not write one to this register." />
  11449. <BitField start="9" size="1" name="RESERVED" description="Reserved. Reads as zero. Do not write one to this register." />
  11450. <BitField start="10" size="1" name="RESERVED" description="Reserved. Reads as zero. Do not write one to this register." />
  11451. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11452. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11453. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11454. </BitField>
  11455. <BitField start="12" size="1" name="PLLFRACT_REQ" description="Fractional PLL word write request. Set this bit to 1 if the fractional divider is enabled in the SEL_EXT bit." />
  11456. <BitField start="13" size="1" name="SEL_EXT" description="Select fractional divider.">
  11457. <Enum name="FRAC_ENABLED" start="0" description="FRAC Enabled. Enable fractional divider." />
  11458. <Enum name="MDEC_ENABLED" start="1" description="MDEC enabled. Fractional divider not used." />
  11459. </BitField>
  11460. <BitField start="14" size="1" name="MOD_PD" description="Sigma-Delta modulator power-down">
  11461. <Enum name="ENABLED" start="0" description="Enabled. Sigma-Delta modulator enabled" />
  11462. <Enum name="DISABLED" start="1" description="Disabled. Sigma-Delta modulator powered down" />
  11463. </BitField>
  11464. <BitField start="15" size="9" name="RESERVED" description="Reserved" />
  11465. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11466. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11467. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11468. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11469. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11470. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11471. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11472. <Enum name="PLL1" start="0x09" description="PLL1" />
  11473. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11474. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11475. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11476. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11477. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11478. </BitField>
  11479. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11480. </Register>
  11481. <Register start="+0x034" size="4" name="PLL0AUDIO_MDIV" access="Read/Write" description="PLL0AUDIO M-divider register" reset_value="0x05F85B6A" reset_mask="0xFFFFFFFF">
  11482. <BitField start="0" size="17" name="MDEC" description="Decoded M-divider coefficient value. Select values for the M-divider between 1 and 131071." />
  11483. <BitField start="17" size="15" name="RESERVED" description="Reserved" />
  11484. </Register>
  11485. <Register start="+0x038" size="4" name="PLL0AUDIO_NP_DIV" access="Read/Write" description="PLL0AUDIO N/P-divider register" reset_value="0x000B1002" reset_mask="0xFFFFFFFF">
  11486. <BitField start="0" size="7" name="PDEC" description="Decoded P-divider coefficient value" />
  11487. <BitField start="7" size="5" name="RESERVED" description="Reserved" />
  11488. <BitField start="12" size="10" name="NDEC" description="Decoded N-divider coefficient value" />
  11489. <BitField start="22" size="10" name="RESERVED" description="Reserved" />
  11490. </Register>
  11491. <Register start="+0x03C" size="4" name="PLL0AUDIO_FRAC" access="Read/Write" description="PLL0AUDIO fractional divider register" reset_value="0x00200000" reset_mask="0xFFFFFFFF">
  11492. <BitField start="0" size="22" name="PLLFRACT_CTRL" description="PLL fractional divider control word" />
  11493. <BitField start="22" size="10" name="RESERVED" description="Reserved" />
  11494. </Register>
  11495. <Register start="+0x040" size="4" name="PLL1_STAT" access="ReadOnly" description="PLL1 status register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11496. <BitField start="0" size="1" name="LOCK" description="PLL1 lock indicator" />
  11497. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  11498. </Register>
  11499. <Register start="+0x044" size="4" name="PLL1_CTRL" access="Read/Write" description="PLL1 control register" reset_value="0x01000003" reset_mask="0xFFFFFFFF">
  11500. <BitField start="0" size="1" name="PD" description="PLL1 power down">
  11501. <Enum name="PLL1_ENABLED" start="0" description="PLL1 enabled" />
  11502. <Enum name="PLL1_POWERED_DOWN" start="1" description="PLL1 powered down" />
  11503. </BitField>
  11504. <BitField start="1" size="1" name="BYPASS" description="Input clock bypass control">
  11505. <Enum name="NORMAL" start="0" description="Normal. CCO clock sent to post-dividers. Use for normal operation." />
  11506. <Enum name="INPUT_CLOCK" start="1" description="Input clock. PLL1 input clock sent to post-dividers (default)." />
  11507. </BitField>
  11508. <BitField start="2" size="1" name="RESERVED" description="Reserved. Do not write one to this bit." />
  11509. <BitField start="3" size="3" name="RESERVED" description="Reserved. Do not write one to these bits." />
  11510. <BitField start="6" size="1" name="FBSEL" description="PLL feedback select.">
  11511. <Enum name="CCO_OUT" start="0" description="CCO out. CCO output is used as feedback divider input clock." />
  11512. <Enum name="PLL_OUT" start="1" description="PLL out. PLL output clock (clkout) is used as feedback divider input clock. Use for normal operation." />
  11513. </BitField>
  11514. <BitField start="7" size="1" name="DIRECT" description="PLL direct CCO output">
  11515. <Enum name="DISABLED" start="0" description="Disabled" />
  11516. <Enum name="ENABLED" start="1" description="Enabled" />
  11517. </BitField>
  11518. <BitField start="8" size="2" name="PSEL" description="Post-divider division ratio P. The value applied is 2xP.">
  11519. <Enum name="1" start="0x0" description="1" />
  11520. <Enum name="PEQ2" start="0x1" description="2 (default)" />
  11521. <Enum name="PEQ4" start="0x2" description="4" />
  11522. <Enum name="8" start="0x3" description="8" />
  11523. </BitField>
  11524. <BitField start="10" size="1" name="RESERVED" description="Reserved" />
  11525. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11526. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11527. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11528. </BitField>
  11529. <BitField start="12" size="2" name="NSEL" description="Pre-divider division ratio N">
  11530. <Enum name="1" start="0x0" description="1" />
  11531. <Enum name="NEQ2" start="0x1" description="2" />
  11532. <Enum name="NEQ3" start="0x2" description="3 (default)" />
  11533. <Enum name="4" start="0x3" description="4" />
  11534. </BitField>
  11535. <BitField start="14" size="2" name="RESERVED" description="Reserved" />
  11536. <BitField start="16" size="8" name="MSEL" description="Feedback-divider division ratio (M) 00000000 = 1 00000001 = 2 ... 11111111 = 256" />
  11537. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection.">
  11538. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11539. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11540. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11541. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11542. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11543. <Enum name="RESERVED" start="0x05" description="Reserved" />
  11544. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11545. <Enum name="PLL0USB" start="0x07" description="PLL0USB" />
  11546. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11547. <Enum name="RESERVED" start="0x09" description="Reserved" />
  11548. <Enum name="RESERVED" start="0x0A" description="Reserved" />
  11549. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11550. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11551. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11552. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11553. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11554. </BitField>
  11555. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11556. </Register>
  11557. <Register start="+0x048" size="4" name="IDIVA_CTRL" access="Read/Write" description="Integer divider A control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11558. <BitField start="0" size="1" name="PD" description="Integer divider A power down">
  11559. <Enum name="ENABLED" start="0" description="Enabled. IDIVA enabled (default)" />
  11560. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11561. </BitField>
  11562. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  11563. <BitField start="2" size="2" name="IDIV" description="Integer divider A divider values (1/(IDIV + 1))">
  11564. <Enum name="DIV1" start="0x0" description="1 (default)" />
  11565. <Enum name="DIV2" start="0x1" description="2" />
  11566. <Enum name="DIV3" start="0x2" description="3" />
  11567. <Enum name="DIV4" start="0x3" description="4" />
  11568. </BitField>
  11569. <BitField start="4" size="7" name="RESERVED" description="Reserved" />
  11570. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11571. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11572. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11573. </BitField>
  11574. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11575. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11576. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11577. <Enum name="IRC" start="0x01" description="IRC (default)" />
  11578. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11579. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11580. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11581. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11582. <Enum name="PLL0USB" start="0x07" description="PLL0USB" />
  11583. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11584. <Enum name="PLL1" start="0x09" description="PLL1" />
  11585. </BitField>
  11586. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11587. </Register>
  11588. <Register start="+0x04C" size="4" name="IDIVB_CTRL" access="Read/Write" description="Integer divider B control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11589. <BitField start="0" size="1" name="PD" description="Integer divider power down">
  11590. <Enum name="ENABLED" start="0" description="Enabled. IDIV enabled (default)" />
  11591. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11592. </BitField>
  11593. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  11594. <BitField start="2" size="4" name="IDIV" description="Integer divider B, C, D divider values (1/(IDIV + 1)) 0000 = 1 (default) 0001 = 2 ... 1111 = 16" />
  11595. <BitField start="6" size="5" name="RESERVED" description="Reserved" />
  11596. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11597. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11598. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11599. </BitField>
  11600. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11601. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection. All other values are reserved.">
  11602. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11603. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11604. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11605. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11606. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11607. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11608. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11609. <Enum name="PLL1" start="0x09" description="PLL1" />
  11610. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11611. </BitField>
  11612. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11613. </Register>
  11614. <Register start="+0x050" size="4" name="IDIVC_CTRL" access="Read/Write" description="Integer divider C control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11615. <BitField start="0" size="1" name="PD" description="Integer divider power down">
  11616. <Enum name="ENABLED" start="0" description="Enabled. IDIV enabled (default)" />
  11617. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11618. </BitField>
  11619. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  11620. <BitField start="2" size="4" name="IDIV" description="Integer divider B, C, D divider values (1/(IDIV + 1)) 0000 = 1 (default) 0001 = 2 ... 1111 = 16" />
  11621. <BitField start="6" size="5" name="RESERVED" description="Reserved" />
  11622. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11623. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11624. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11625. </BitField>
  11626. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11627. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection. All other values are reserved.">
  11628. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11629. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11630. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11631. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11632. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11633. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11634. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11635. <Enum name="PLL1" start="0x09" description="PLL1" />
  11636. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11637. </BitField>
  11638. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11639. </Register>
  11640. <Register start="+0x054" size="4" name="IDIVD_CTRL" access="Read/Write" description="Integer divider D control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11641. <BitField start="0" size="1" name="PD" description="Integer divider power down">
  11642. <Enum name="ENABLED" start="0" description="Enabled. IDIV enabled (default)" />
  11643. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11644. </BitField>
  11645. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  11646. <BitField start="2" size="4" name="IDIV" description="Integer divider B, C, D divider values (1/(IDIV + 1)) 0000 = 1 (default) 0001 = 2 ... 1111 = 16" />
  11647. <BitField start="6" size="5" name="RESERVED" description="Reserved" />
  11648. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11649. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11650. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11651. </BitField>
  11652. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11653. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection. All other values are reserved.">
  11654. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11655. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11656. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11657. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11658. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11659. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11660. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11661. <Enum name="PLL1" start="0x09" description="PLL1" />
  11662. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11663. </BitField>
  11664. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11665. </Register>
  11666. <Register start="+0x058" size="4" name="IDIVE_CTRL" access="Read/Write" description="Integer divider E control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11667. <BitField start="0" size="1" name="PD" description="Integer divider power down">
  11668. <Enum name="ENABLED" start="0" description="Enabled. IDIV enabled (default)" />
  11669. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11670. </BitField>
  11671. <BitField start="1" size="1" name="RESERVED" description="Reserved" />
  11672. <BitField start="2" size="8" name="IDIV" description="Integer divider E divider values (1/(IDIV + 1)) 00000000 = 1 (default) 00000001 = 2 ... 111111111 = 256" />
  11673. <BitField start="10" size="1" name="RESERVED" description="Reserved" />
  11674. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11675. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11676. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11677. </BitField>
  11678. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11679. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection. All other values are reserved.">
  11680. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11681. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11682. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11683. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11684. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11685. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11686. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11687. <Enum name="PLL1" start="0x09" description="PLL1" />
  11688. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11689. </BitField>
  11690. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11691. </Register>
  11692. <Register start="+0x05C" size="4" name="BASE_SAFE_CLK" access="ReadOnly" description="Output stage 0 control register for base clock BASE_SAFE_CLK" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11693. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11694. <Enum name="ENABLED" start="0" description="Enabled. Output stage enabled (default)" />
  11695. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11696. </BitField>
  11697. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11698. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11699. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11700. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11701. </BitField>
  11702. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11703. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11704. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11705. </BitField>
  11706. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11707. </Register>
  11708. <Register start="+0x060" size="4" name="BASE_USB0_CLK" access="Read/Write" description="Output stage 1 control register for base clock BASE_USB0_CLK" reset_value="0x07000000" reset_mask="0xFFFFFFFF">
  11709. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11710. <Enum name="ENABLED" start="0" description="Enabled. Output stage enabled (default)" />
  11711. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11712. </BitField>
  11713. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11714. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11715. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11716. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11717. </BitField>
  11718. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11719. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection.">
  11720. <Enum name="PLL0USB" start="0x07" description="PLL0USB (default)" />
  11721. </BitField>
  11722. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11723. </Register>
  11724. <Register start="+0x064" size="4" name="BASE_PERIPH_CLK" access="Read/Write" description="Output stage 2 control register for base clock BASE_PERIPH_CLK" reset_value="0x07000000" reset_mask="0xFFFFFFFF">
  11725. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11726. <Enum name="ENABLED" start="0" description="Enabled. Output stage enabled (default)" />
  11727. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11728. </BitField>
  11729. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11730. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11731. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11732. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11733. </BitField>
  11734. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11735. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11736. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11737. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11738. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11739. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11740. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11741. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11742. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11743. <Enum name="PLL1" start="0x09" description="PLL1" />
  11744. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11745. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11746. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11747. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11748. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11749. </BitField>
  11750. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11751. </Register>
  11752. <Register start="+0x068" size="4" name="BASE_USB1_CLK" access="Read/Write" description="Output stage 3 control register for base clock BASE_USB1_CLK" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11753. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11754. <Enum name="ENABLED" start="0" description="Enabled. Output stage enabled (default)" />
  11755. <Enum name="POWER_DOWN" start="1" description="Power-down" />
  11756. </BitField>
  11757. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11758. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11759. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11760. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11761. </BitField>
  11762. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11763. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11764. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11765. <Enum name="IRC" start="0x01" description="IRC (default)" />
  11766. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11767. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11768. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11769. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11770. <Enum name="PLL0USB" start="0x07" description="PLL0USB" />
  11771. <Enum name="PLL0AUDIO" start="0x08" description="PLL0AUDIO" />
  11772. <Enum name="PLL1" start="0x09" description="PLL1" />
  11773. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11774. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11775. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11776. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11777. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11778. </BitField>
  11779. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11780. </Register>
  11781. <Register start="+0x06C" size="4" name="BASE_M4_CLK" access="Read/Write" description="Output stage BASE_M4_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11782. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11783. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11784. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11785. </BitField>
  11786. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11787. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11788. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11789. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11790. </BitField>
  11791. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11792. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11793. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11794. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11795. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11796. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11797. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11798. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11799. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11800. <Enum name="PLL1" start="0x09" description="PLL1" />
  11801. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11802. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11803. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11804. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11805. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11806. </BitField>
  11807. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11808. </Register>
  11809. <Register start="+0x070" size="4" name="BASE_SPIFI_CLK" access="Read/Write" description="Output stage BASE_SPIFI_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11810. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11811. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11812. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11813. </BitField>
  11814. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11815. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11816. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11817. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11818. </BitField>
  11819. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11820. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11821. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11822. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11823. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11824. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11825. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11826. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11827. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11828. <Enum name="PLL1" start="0x09" description="PLL1" />
  11829. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11830. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11831. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11832. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11833. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11834. </BitField>
  11835. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11836. </Register>
  11837. <Register start="+0x074" size="4" name="BASE_SPI_CLK" access="Read/Write" description="Output stage BASE_SPI_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11838. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11839. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11840. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11841. </BitField>
  11842. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11843. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11844. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11845. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11846. </BitField>
  11847. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11848. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11849. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11850. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11851. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11852. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11853. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11854. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11855. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11856. <Enum name="PLL1" start="0x09" description="PLL1" />
  11857. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11858. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11859. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11860. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11861. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11862. </BitField>
  11863. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11864. </Register>
  11865. <Register start="+0x078" size="4" name="BASE_PHY_RX_CLK" access="Read/Write" description="Output stage BASE_PHY_RX_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11866. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11867. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11868. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11869. </BitField>
  11870. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11871. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11872. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11873. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11874. </BitField>
  11875. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11876. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11877. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11878. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11879. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11880. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11881. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11882. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11883. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11884. <Enum name="PLL1" start="0x09" description="PLL1" />
  11885. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11886. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11887. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11888. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11889. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11890. </BitField>
  11891. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11892. </Register>
  11893. <Register start="+0x07C" size="4" name="BASE_PHY_TX_CLK" access="Read/Write" description="Output stage BASE_PHY_TX_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11894. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11895. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11896. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11897. </BitField>
  11898. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11899. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11900. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11901. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11902. </BitField>
  11903. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11904. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11905. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11906. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11907. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11908. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11909. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11910. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11911. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11912. <Enum name="PLL1" start="0x09" description="PLL1" />
  11913. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11914. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11915. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11916. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11917. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11918. </BitField>
  11919. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11920. </Register>
  11921. <Register start="+0x080" size="4" name="BASE_APB1_CLK" access="Read/Write" description="Output stage BASE_APB1_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11922. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11923. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11924. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11925. </BitField>
  11926. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11927. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11928. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11929. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11930. </BitField>
  11931. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11932. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11933. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11934. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11935. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11936. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11937. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11938. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11939. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11940. <Enum name="PLL1" start="0x09" description="PLL1" />
  11941. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11942. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11943. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11944. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11945. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11946. </BitField>
  11947. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11948. </Register>
  11949. <Register start="+0x084" size="4" name="BASE_APB3_CLK" access="Read/Write" description="Output stage BASE_APB3_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11950. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11951. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11952. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11953. </BitField>
  11954. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11955. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11956. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11957. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11958. </BitField>
  11959. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11960. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11961. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11962. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11963. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11964. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11965. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11966. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11967. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11968. <Enum name="PLL1" start="0x09" description="PLL1" />
  11969. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11970. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11971. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  11972. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  11973. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  11974. </BitField>
  11975. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  11976. </Register>
  11977. <Register start="+0x088" size="4" name="BASE_LCD_CLK" access="Read/Write" description="Output stage BASE_LCD_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  11978. <BitField start="0" size="1" name="PD" description="Output stage power down">
  11979. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  11980. <Enum name="POWER_DOWN" start="1" description="power-down" />
  11981. </BitField>
  11982. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  11983. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  11984. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  11985. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  11986. </BitField>
  11987. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  11988. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  11989. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  11990. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  11991. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  11992. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  11993. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  11994. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  11995. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  11996. <Enum name="PLL1" start="0x09" description="PLL1" />
  11997. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  11998. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  11999. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12000. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12001. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12002. </BitField>
  12003. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12004. </Register>
  12005. <Register start="+0x090" size="4" name="BASE_SDIO_CLK" access="Read/Write" description="Output stage BASE_SDIO_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12006. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12007. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12008. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12009. </BitField>
  12010. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12011. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12012. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12013. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12014. </BitField>
  12015. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12016. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12017. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12018. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12019. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12020. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12021. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12022. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12023. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12024. <Enum name="PLL1" start="0x09" description="PLL1" />
  12025. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12026. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12027. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12028. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12029. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12030. </BitField>
  12031. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12032. </Register>
  12033. <Register start="+0x094" size="4" name="BASE_SSP0_CLK" access="Read/Write" description="Output stage BASE_SSP0_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12034. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12035. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12036. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12037. </BitField>
  12038. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12039. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12040. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12041. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12042. </BitField>
  12043. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12044. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12045. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12046. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12047. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12048. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12049. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12050. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12051. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12052. <Enum name="PLL1" start="0x09" description="PLL1" />
  12053. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12054. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12055. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12056. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12057. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12058. </BitField>
  12059. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12060. </Register>
  12061. <Register start="+0x098" size="4" name="BASE_SSP1_CLK" access="Read/Write" description="Output stage BASE_SSP1_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12062. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12063. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12064. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12065. </BitField>
  12066. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12067. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12068. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12069. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12070. </BitField>
  12071. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12072. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12073. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12074. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12075. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12076. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12077. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12078. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12079. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12080. <Enum name="PLL1" start="0x09" description="PLL1" />
  12081. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12082. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12083. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12084. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12085. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12086. </BitField>
  12087. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12088. </Register>
  12089. <Register start="+0x09C" size="4" name="BASE_UART0_CLK" access="Read/Write" description="Output stage BASE_UART0_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12090. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12091. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12092. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12093. </BitField>
  12094. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12095. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12096. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12097. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12098. </BitField>
  12099. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12100. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12101. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12102. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12103. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12104. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12105. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12106. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12107. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12108. <Enum name="PLL1" start="0x09" description="PLL1" />
  12109. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12110. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12111. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12112. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12113. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12114. </BitField>
  12115. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12116. </Register>
  12117. <Register start="+0x0A0" size="4" name="BASE_UART1_CLK" access="Read/Write" description="Output stage BASE_UART1_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12118. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12119. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12120. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12121. </BitField>
  12122. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12123. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12124. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12125. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12126. </BitField>
  12127. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12128. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12129. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12130. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12131. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12132. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12133. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12134. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12135. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12136. <Enum name="PLL1" start="0x09" description="PLL1" />
  12137. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12138. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12139. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12140. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12141. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12142. </BitField>
  12143. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12144. </Register>
  12145. <Register start="+0x0A4" size="4" name="BASE_UART2_CLK" access="Read/Write" description="Output stage BASE_UART2_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12146. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12147. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12148. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12149. </BitField>
  12150. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12151. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12152. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12153. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12154. </BitField>
  12155. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12156. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12157. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12158. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12159. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12160. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12161. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12162. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12163. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12164. <Enum name="PLL1" start="0x09" description="PLL1" />
  12165. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12166. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12167. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12168. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12169. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12170. </BitField>
  12171. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12172. </Register>
  12173. <Register start="+0x0A8" size="4" name="BASE_UART3_CLK" access="Read/Write" description="Output stage BASE_UART3_CLK control register" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12174. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12175. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12176. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12177. </BitField>
  12178. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12179. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12180. <Enum name="DISABLED" start="0" description="Disabled. Autoblocking disabled" />
  12181. <Enum name="ENABLED" start="1" description="Enabled. Autoblocking enabled" />
  12182. </BitField>
  12183. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12184. <BitField start="24" size="5" name="CLK_SEL" description="Clock source selection. All other values are reserved.">
  12185. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12186. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12187. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12188. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12189. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12190. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12191. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12192. <Enum name="PLL1" start="0x09" description="PLL1" />
  12193. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12194. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12195. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12196. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12197. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12198. </BitField>
  12199. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12200. </Register>
  12201. <Register start="+0x0AC" size="4" name="BASE_OUT_CLK" access="Read/Write" description="Output stage 20 control register for base clock BASE_OUT_CLK" reset_value="0x01000000" reset_mask="0xFFFFFFFF">
  12202. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12203. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12204. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12205. </BitField>
  12206. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12207. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12208. <Enum name="AUTOBLOCKING_DISABLE" start="0" description="Autoblocking disabled" />
  12209. <Enum name="AUTOBLOCKING_ENABLED" start="1" description="Autoblocking enabled" />
  12210. </BitField>
  12211. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12212. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection.">
  12213. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12214. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12215. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12216. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12217. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12218. <Enum name="RESERVED" start="0x05" description="Reserved" />
  12219. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12220. <Enum name="PLL0_FOR_USB" start="0x07" description="PLL0 (for USB)" />
  12221. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12222. <Enum name="PLL1" start="0x09" description="PLL1" />
  12223. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12224. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12225. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12226. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12227. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12228. </BitField>
  12229. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12230. </Register>
  12231. <Register start="+0x0C0" size="4" name="BASE_AUDIO_CLK" access="Read/Write" description="Output stage 25 control register for base clock BASE_AUDIO_CLK" reset_value="0" reset_mask="0x00000000">
  12232. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12233. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12234. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12235. </BitField>
  12236. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12237. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12238. <Enum name="AUTOBLOCKING_DISABLE" start="0" description="Autoblocking disabled" />
  12239. <Enum name="AUTOBLOCKING_ENABLED" start="1" description="Autoblocking enabled" />
  12240. </BitField>
  12241. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12242. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection.">
  12243. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12244. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12245. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12246. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12247. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12248. <Enum name="RESERVED" start="0x05" description="Reserved" />
  12249. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12250. <Enum name="RESERVED" start="0x07" description="Reserved" />
  12251. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12252. <Enum name="PLL1" start="0x09" description="PLL1" />
  12253. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12254. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12255. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12256. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12257. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12258. </BitField>
  12259. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12260. </Register>
  12261. <Register start="+0x0C4" size="4" name="BASE_CGU_OUT0_CLK" access="Read/Write" description="Output stage 25 control register for base clock BASE_CGU_OUT0_CLK" reset_value="0" reset_mask="0x00000000">
  12262. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12263. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12264. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12265. </BitField>
  12266. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12267. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12268. <Enum name="AUTOBLOCKING_DISABLE" start="0" description="Autoblocking disabled" />
  12269. <Enum name="AUTOBLOCKING_ENABLED" start="1" description="Autoblocking enabled" />
  12270. </BitField>
  12271. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12272. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection.">
  12273. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12274. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12275. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12276. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12277. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12278. <Enum name="RESERVED" start="0x05" description="Reserved" />
  12279. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12280. <Enum name="RESERVED" start="0x07" description="Reserved" />
  12281. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12282. <Enum name="PLL1" start="0x09" description="PLL1" />
  12283. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12284. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12285. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12286. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12287. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12288. </BitField>
  12289. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12290. </Register>
  12291. <Register start="+0x0C8" size="4" name="BASE_CGU_OUT1_CLK" access="Read/Write" description="Output stage 25 control register for base clock BASE_CGU_OUT1_CLK" reset_value="0" reset_mask="0x00000000">
  12292. <BitField start="0" size="1" name="PD" description="Output stage power down">
  12293. <Enum name="OUTPUT_STAGE_ENABLED" start="0" description="Output stage enabled (default)" />
  12294. <Enum name="POWER_DOWN" start="1" description="power-down" />
  12295. </BitField>
  12296. <BitField start="1" size="10" name="RESERVED" description="Reserved" />
  12297. <BitField start="11" size="1" name="AUTOBLOCK" description="Block clock automatically during frequency change">
  12298. <Enum name="AUTOBLOCKING_DISABLE" start="0" description="Autoblocking disabled" />
  12299. <Enum name="AUTOBLOCKING_ENABLED" start="1" description="Autoblocking enabled" />
  12300. </BitField>
  12301. <BitField start="12" size="12" name="RESERVED" description="Reserved" />
  12302. <BitField start="24" size="5" name="CLK_SEL" description="Clock-source selection.">
  12303. <Enum name="32_KHZ_OSCILLATOR" start="0x00" description="32 kHz oscillator" />
  12304. <Enum name="IRC_DEFAULT" start="0x01" description="IRC (default)" />
  12305. <Enum name="ENET_RX_CLK" start="0x02" description="ENET_RX_CLK" />
  12306. <Enum name="ENET_TX_CLK" start="0x03" description="ENET_TX_CLK" />
  12307. <Enum name="GP_CLKIN" start="0x04" description="GP_CLKIN" />
  12308. <Enum name="RESERVED" start="0x05" description="Reserved" />
  12309. <Enum name="CRYSTAL_OSCILLATOR" start="0x06" description="Crystal oscillator" />
  12310. <Enum name="RESERVED" start="0x07" description="Reserved" />
  12311. <Enum name="PLL0_FOR_AUDIO" start="0x08" description="PLL0 (for audio)" />
  12312. <Enum name="PLL1" start="0x09" description="PLL1" />
  12313. <Enum name="IDIVA" start="0x0C" description="IDIVA" />
  12314. <Enum name="IDIVB" start="0x0D" description="IDIVB" />
  12315. <Enum name="IDIVC" start="0x0E" description="IDIVC" />
  12316. <Enum name="IDIVD" start="0x0F" description="IDIVD" />
  12317. <Enum name="IDIVE" start="0x10" description="IDIVE" />
  12318. </BitField>
  12319. <BitField start="29" size="3" name="RESERVED" description="Reserved" />
  12320. </Register>
  12321. </RegisterGroup>
  12322. <RegisterGroup name="CCU1" start="0x40051000" description="Clock Control Unit (CCU)">
  12323. <Register start="+0x000" size="4" name="PM" access="Read/Write" description="CCU1 power mode register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  12324. <BitField start="0" size="1" name="PD" description="Initiate power-down mode">
  12325. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  12326. <Enum name="CLOCKS_WITH_WAKE_UP_" start="1" description="Clocks with wake-up mode enabled (W = 1) are disabled." />
  12327. </BitField>
  12328. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  12329. </Register>
  12330. <Register start="+0x004" size="4" name="BASE_STAT" access="ReadOnly" description="CCU1 base clocks status register" reset_value="0x00000FFF" reset_mask="0xFFFFFFFF">
  12331. <BitField start="0" size="1" name="BASE_APB3_CLK_IND" description="Base clock indicator for BASE_APB3_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  12332. <BitField start="1" size="1" name="BASE_APB1_CLK_IND" description="Base clock indicator for BASE_APB1_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  12333. <BitField start="2" size="1" name="BASE_SPIFI_CLK_IND" description="Base clock indicator for BASE_SPIFI_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  12334. <BitField start="3" size="1" name="BASE_M3_CLK_IND" description="Base clock indicator for BASE_M3_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  12335. <BitField start="4" size="3" name="RESERVED" description="Reserved" />
  12336. <BitField start="7" size="1" name="BASE_USB0_CLK_IND" description="Base clock indicator for BASE_USB0_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  12337. <BitField start="8" size="1" name="BASE_USB1_CLK_IND" description="Base clock indicator for BASE_USB1_CLK 0 = All branch clocks switched off. 1 = at least one branch clock running." />
  12338. <BitField start="9" size="23" name="RESERVED" description="Reserved" />
  12339. </Register>
  12340. <Register start="+0x100" size="4" name="CLK_APB3_BUS_CFG" access="Read/Write" description="CLK_APB3_BUS clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12341. <BitField start="0" size="1" name="RUN" description="Run enable">
  12342. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12343. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12344. </BitField>
  12345. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12346. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12347. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12348. </BitField>
  12349. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12350. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12351. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12352. </BitField>
  12353. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12354. </Register>
  12355. <Register start="+0x0108" size="4" name="CLK_APB3_I2C1_CFG" access="Read/Write" description="CLK_APB3_I2C1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12356. <BitField start="0" size="1" name="RUN" description="Run enable">
  12357. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12358. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12359. </BitField>
  12360. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12361. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12362. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12363. </BitField>
  12364. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12365. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12366. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12367. </BitField>
  12368. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12369. </Register>
  12370. <Register start="+0x0110" size="4" name="CLK_APB3_DAC_CFG" access="Read/Write" description="CLK_APB3_DAC clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12371. <BitField start="0" size="1" name="RUN" description="Run enable">
  12372. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12373. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12374. </BitField>
  12375. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12376. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12377. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12378. </BitField>
  12379. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12380. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12381. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12382. </BitField>
  12383. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12384. </Register>
  12385. <Register start="+0x0118" size="4" name="CLK_APB3_ADC0_CFG" access="Read/Write" description="CLK_APB3_ADC0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12386. <BitField start="0" size="1" name="RUN" description="Run enable">
  12387. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12388. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12389. </BitField>
  12390. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12391. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12392. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12393. </BitField>
  12394. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12395. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12396. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12397. </BitField>
  12398. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12399. </Register>
  12400. <Register start="+0x0120" size="4" name="CLK_APB3_ADC1_CFG" access="Read/Write" description="CLK_APB3_ADC1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12401. <BitField start="0" size="1" name="RUN" description="Run enable">
  12402. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12403. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12404. </BitField>
  12405. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12406. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12407. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12408. </BitField>
  12409. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12410. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12411. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12412. </BitField>
  12413. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12414. </Register>
  12415. <Register start="+0x0128" size="4" name="CLK_APB3_CAN0_CFG" access="Read/Write" description="CLK_APB3_CAN0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12416. <BitField start="0" size="1" name="RUN" description="Run enable">
  12417. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12418. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12419. </BitField>
  12420. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12421. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12422. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12423. </BitField>
  12424. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12425. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12426. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12427. </BitField>
  12428. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12429. </Register>
  12430. <Register start="+0x200" size="4" name="CLK_APB1_BUS_CFG" access="Read/Write" description="CLK_APB1_BUS clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12431. <BitField start="0" size="1" name="RUN" description="Run enable">
  12432. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12433. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12434. </BitField>
  12435. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12436. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12437. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12438. </BitField>
  12439. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12440. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12441. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12442. </BitField>
  12443. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12444. </Register>
  12445. <Register start="+0x0208" size="4" name="CLK_APB1_MOTOCONPWM_CFG" access="Read/Write" description="CLK_APB1_MOTOCONPWM clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12446. <BitField start="0" size="1" name="RUN" description="Run enable">
  12447. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12448. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12449. </BitField>
  12450. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12451. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12452. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12453. </BitField>
  12454. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12455. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12456. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12457. </BitField>
  12458. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12459. </Register>
  12460. <Register start="+0x0210" size="4" name="CLK_APB1_I2C0_CFG" access="Read/Write" description="CLK_ABP1_I2C0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12461. <BitField start="0" size="1" name="RUN" description="Run enable">
  12462. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12463. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12464. </BitField>
  12465. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12466. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12467. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12468. </BitField>
  12469. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12470. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12471. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12472. </BitField>
  12473. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12474. </Register>
  12475. <Register start="+0x0218" size="4" name="CLK_APB1_I2S_CFG" access="Read/Write" description="CLK_APB1_I2S clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12476. <BitField start="0" size="1" name="RUN" description="Run enable">
  12477. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12478. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12479. </BitField>
  12480. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12481. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12482. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12483. </BitField>
  12484. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12485. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12486. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12487. </BitField>
  12488. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12489. </Register>
  12490. <Register start="+0x0220" size="4" name="CLK_APB1_CAN1_CFG" access="Read/Write" description="CLK_APB1_CAN1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12491. <BitField start="0" size="1" name="RUN" description="Run enable">
  12492. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12493. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12494. </BitField>
  12495. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12496. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12497. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12498. </BitField>
  12499. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12500. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12501. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12502. </BitField>
  12503. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12504. </Register>
  12505. <Register start="+0x300" size="4" name="CLK_SPIFI_CFG" access="Read/Write" description="CLK_SPIFI clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12506. <BitField start="0" size="1" name="RUN" description="Run enable">
  12507. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12508. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12509. </BitField>
  12510. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12511. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12512. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12513. </BitField>
  12514. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12515. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12516. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12517. </BitField>
  12518. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12519. </Register>
  12520. <Register start="+0x400" size="4" name="CLK_M4_BUS_CFG" access="Read/Write" description="CLK_M4_BUS clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12521. <BitField start="0" size="1" name="RUN" description="Run enable">
  12522. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12523. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12524. </BitField>
  12525. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12526. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12527. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12528. </BitField>
  12529. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12530. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12531. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12532. </BitField>
  12533. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12534. </Register>
  12535. <Register start="+0x0408" size="4" name="CLK_M4_SPIFI_CFG" access="Read/Write" description="CLK_M4_SPIFI clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12536. <BitField start="0" size="1" name="RUN" description="Run enable">
  12537. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12538. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12539. </BitField>
  12540. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12541. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12542. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12543. </BitField>
  12544. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12545. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12546. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12547. </BitField>
  12548. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12549. </Register>
  12550. <Register start="+0x0410" size="4" name="CLK_M4_GPIO_CFG" access="Read/Write" description="CLK_M4_GPIO clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12551. <BitField start="0" size="1" name="RUN" description="Run enable">
  12552. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12553. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12554. </BitField>
  12555. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12556. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12557. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12558. </BitField>
  12559. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12560. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12561. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12562. </BitField>
  12563. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12564. </Register>
  12565. <Register start="+0x0418" size="4" name="CLK_M4_LCD_CFG" access="Read/Write" description="CLK_M4_LCD clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12566. <BitField start="0" size="1" name="RUN" description="Run enable">
  12567. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12568. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12569. </BitField>
  12570. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12571. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12572. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12573. </BitField>
  12574. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12575. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12576. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12577. </BitField>
  12578. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12579. </Register>
  12580. <Register start="+0x0420" size="4" name="CLK_M4_ETHERNET_CFG" access="Read/Write" description="CLK_M4_ETHERNET clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12581. <BitField start="0" size="1" name="RUN" description="Run enable">
  12582. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12583. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12584. </BitField>
  12585. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12586. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12587. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12588. </BitField>
  12589. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12590. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12591. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12592. </BitField>
  12593. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12594. </Register>
  12595. <Register start="+0x0428" size="4" name="CLK_M4_USB0_CFG" access="Read/Write" description="CLK_M4_USB0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12596. <BitField start="0" size="1" name="RUN" description="Run enable">
  12597. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12598. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12599. </BitField>
  12600. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12601. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12602. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12603. </BitField>
  12604. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12605. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12606. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12607. </BitField>
  12608. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12609. </Register>
  12610. <Register start="+0x0430" size="4" name="CLK_M4_EMC_CFG" access="Read/Write" description="CLK_M4_EMC clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12611. <BitField start="0" size="1" name="RUN" description="Run enable">
  12612. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12613. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12614. </BitField>
  12615. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12616. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12617. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12618. </BitField>
  12619. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12620. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12621. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12622. </BitField>
  12623. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12624. </Register>
  12625. <Register start="+0x0438" size="4" name="CLK_M4_SDIO_CFG" access="Read/Write" description="CLK_M4_SDIO clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12626. <BitField start="0" size="1" name="RUN" description="Run enable">
  12627. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12628. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12629. </BitField>
  12630. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12631. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12632. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12633. </BitField>
  12634. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12635. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12636. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12637. </BitField>
  12638. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12639. </Register>
  12640. <Register start="+0x0440" size="4" name="CLK_M4_DMA_CFG" access="Read/Write" description="CLK_M4_DMA clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12641. <BitField start="0" size="1" name="RUN" description="Run enable">
  12642. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12643. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12644. </BitField>
  12645. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12646. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12647. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12648. </BitField>
  12649. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12650. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12651. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12652. </BitField>
  12653. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12654. </Register>
  12655. <Register start="+0x0448" size="4" name="CLK_M4_M4CORE_CFG" access="Read/Write" description="CLK_M4_M4CORE clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12656. <BitField start="0" size="1" name="RUN" description="Run enable">
  12657. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12658. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12659. </BitField>
  12660. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12661. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12662. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12663. </BitField>
  12664. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12665. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12666. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12667. </BitField>
  12668. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12669. </Register>
  12670. <Register start="+0x0468" size="4" name="CLK_M4_SCT_CFG" access="Read/Write" description="CLK_M4_SCT clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12671. <BitField start="0" size="1" name="RUN" description="Run enable">
  12672. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12673. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12674. </BitField>
  12675. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12676. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12677. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12678. </BitField>
  12679. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12680. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12681. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12682. </BitField>
  12683. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12684. </Register>
  12685. <Register start="+0x0470" size="4" name="CLK_M4_USB1_CFG" access="Read/Write" description="CLK_M4_USB1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12686. <BitField start="0" size="1" name="RUN" description="Run enable">
  12687. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12688. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12689. </BitField>
  12690. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12691. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12692. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12693. </BitField>
  12694. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12695. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12696. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12697. </BitField>
  12698. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12699. </Register>
  12700. <Register start="+0x0478" size="4" name="CLK_M4_EMCDIV_CFG" access="Read/Write" description="CLK_M4_EMCDIV clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12701. <BitField start="0" size="1" name="RUN" description="Run enable">
  12702. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12703. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12704. </BitField>
  12705. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12706. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12707. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12708. </BitField>
  12709. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12710. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12711. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12712. </BitField>
  12713. <BitField start="3" size="2" name="RESERVED" description="Reserved" />
  12714. <BitField start="5" size="3" name="DIV" description="Clock divider value">
  12715. <Enum name="DIVIDEBY1" start="0x0" description="No division. Divide by 1." />
  12716. <Enum name="DIVIDEBY2" start="0x1" description="Divide by 2." />
  12717. </BitField>
  12718. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  12719. </Register>
  12720. <Register start="+0x0480" size="4" name="CLK_M4_FLASHA_CFG" access="Read/Write" description="CLK_M4_FLASHA clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12721. <BitField start="0" size="1" name="RUN" description="Run enable">
  12722. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12723. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12724. </BitField>
  12725. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12726. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12727. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12728. </BitField>
  12729. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12730. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12731. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12732. </BitField>
  12733. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12734. </Register>
  12735. <Register start="+0x0488" size="4" name="CLK_M4_FLASHB_CFG" access="Read/Write" description="CLK_M4_FLASHB clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12736. <BitField start="0" size="1" name="RUN" description="Run enable">
  12737. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12738. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12739. </BitField>
  12740. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12741. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12742. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12743. </BitField>
  12744. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12745. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12746. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12747. </BitField>
  12748. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12749. </Register>
  12750. <Register start="+0x0490" size="4" name="CLK_M4_M0APP_CFG" access="Read/Write" description="CLK_M0APP_CFG clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12751. <BitField start="0" size="1" name="RUN" description="Run enable">
  12752. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12753. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12754. </BitField>
  12755. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12756. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12757. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12758. </BitField>
  12759. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12760. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12761. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12762. </BitField>
  12763. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12764. </Register>
  12765. <Register start="+0x0498" size="4" name="CLK_M4_ADCHS_CFG" access="Read/Write" description="CLK_ADCHS_CFG clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12766. <BitField start="0" size="1" name="RUN" description="Run enable">
  12767. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12768. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12769. </BitField>
  12770. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12771. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12772. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12773. </BitField>
  12774. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12775. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12776. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12777. </BitField>
  12778. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12779. </Register>
  12780. <Register start="+0x04A0" size="4" name="CLK_M4_EEPROM_CFG" access="Read/Write" description="CLK_EEPROM_CFG clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12781. <BitField start="0" size="1" name="RUN" description="Run enable">
  12782. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12783. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12784. </BitField>
  12785. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12786. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12787. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12788. </BitField>
  12789. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12790. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12791. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12792. </BitField>
  12793. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12794. </Register>
  12795. <Register start="+0x500" size="4" name="CLK_M4_WWDT_CFG" access="Read/Write" description="CLK_M4_WWDT clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12796. <BitField start="0" size="1" name="RUN" description="Run enable">
  12797. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12798. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12799. </BitField>
  12800. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12801. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12802. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12803. </BitField>
  12804. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12805. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12806. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12807. </BitField>
  12808. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12809. </Register>
  12810. <Register start="+0x0508" size="4" name="CLK_M4_USART0_CFG" access="Read/Write" description="CLK_M4_USART0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12811. <BitField start="0" size="1" name="RUN" description="Run enable">
  12812. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12813. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12814. </BitField>
  12815. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12816. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12817. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12818. </BitField>
  12819. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12820. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12821. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12822. </BitField>
  12823. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12824. </Register>
  12825. <Register start="+0x0510" size="4" name="CLK_M4_UART1_CFG" access="Read/Write" description="CLK_M4_UART1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12826. <BitField start="0" size="1" name="RUN" description="Run enable">
  12827. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12828. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12829. </BitField>
  12830. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12831. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12832. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12833. </BitField>
  12834. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12835. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12836. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12837. </BitField>
  12838. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12839. </Register>
  12840. <Register start="+0x0518" size="4" name="CLK_M4_SSP0_CFG" access="Read/Write" description="CLK_M4_SSP0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12841. <BitField start="0" size="1" name="RUN" description="Run enable">
  12842. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12843. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12844. </BitField>
  12845. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12846. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12847. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12848. </BitField>
  12849. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12850. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12851. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12852. </BitField>
  12853. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12854. </Register>
  12855. <Register start="+0x0520" size="4" name="CLK_M4_TIMER0_CFG" access="Read/Write" description="CLK_M4_TIMER0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12856. <BitField start="0" size="1" name="RUN" description="Run enable">
  12857. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12858. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12859. </BitField>
  12860. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12861. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12862. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12863. </BitField>
  12864. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12865. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12866. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12867. </BitField>
  12868. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12869. </Register>
  12870. <Register start="+0x0528" size="4" name="CLK_M4_TIMER1_CFG" access="Read/Write" description="CLK_M4_TIMER1clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12871. <BitField start="0" size="1" name="RUN" description="Run enable">
  12872. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12873. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12874. </BitField>
  12875. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12876. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12877. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12878. </BitField>
  12879. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12880. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12881. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12882. </BitField>
  12883. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12884. </Register>
  12885. <Register start="+0x0530" size="4" name="CLK_M4_SCU_CFG" access="Read/Write" description="CLK_M4_SCU clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12886. <BitField start="0" size="1" name="RUN" description="Run enable">
  12887. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12888. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12889. </BitField>
  12890. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12891. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12892. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12893. </BitField>
  12894. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12895. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12896. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12897. </BitField>
  12898. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12899. </Register>
  12900. <Register start="+0x0538" size="4" name="CLK_M4_CREG_CFG" access="Read/Write" description="CLK_M4_CREGclock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12901. <BitField start="0" size="1" name="RUN" description="Run enable">
  12902. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12903. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12904. </BitField>
  12905. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12906. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12907. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12908. </BitField>
  12909. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12910. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12911. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12912. </BitField>
  12913. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12914. </Register>
  12915. <Register start="+0x600" size="4" name="CLK_M4_RITIMER_CFG" access="Read/Write" description="CLK_M4_RITIMER clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12916. <BitField start="0" size="1" name="RUN" description="Run enable">
  12917. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12918. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12919. </BitField>
  12920. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12921. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12922. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12923. </BitField>
  12924. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12925. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12926. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12927. </BitField>
  12928. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12929. </Register>
  12930. <Register start="+0x0608" size="4" name="CLK_M4_USART2_CFG" access="Read/Write" description="CLK_M4_USART2 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12931. <BitField start="0" size="1" name="RUN" description="Run enable">
  12932. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12933. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12934. </BitField>
  12935. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12936. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12937. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12938. </BitField>
  12939. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12940. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12941. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12942. </BitField>
  12943. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12944. </Register>
  12945. <Register start="+0x0610" size="4" name="CLK_M4_USART3_CFG" access="Read/Write" description="CLK_M4_USART3 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12946. <BitField start="0" size="1" name="RUN" description="Run enable">
  12947. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12948. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12949. </BitField>
  12950. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12951. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12952. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12953. </BitField>
  12954. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12955. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12956. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12957. </BitField>
  12958. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12959. </Register>
  12960. <Register start="+0x0618" size="4" name="CLK_M4_TIMER2_CFG" access="Read/Write" description="CLK_M4_TIMER2 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12961. <BitField start="0" size="1" name="RUN" description="Run enable">
  12962. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12963. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12964. </BitField>
  12965. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12966. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12967. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12968. </BitField>
  12969. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12970. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12971. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12972. </BitField>
  12973. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12974. </Register>
  12975. <Register start="+0x0620" size="4" name="CLK_M4_TIMER3_CFG" access="Read/Write" description="CLK_M4_TIMER3 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12976. <BitField start="0" size="1" name="RUN" description="Run enable">
  12977. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12978. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12979. </BitField>
  12980. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12981. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12982. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12983. </BitField>
  12984. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  12985. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  12986. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  12987. </BitField>
  12988. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  12989. </Register>
  12990. <Register start="+0x0628" size="4" name="CLK_M4_SSP1_CFG" access="Read/Write" description="CLK_M4_SSP1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  12991. <BitField start="0" size="1" name="RUN" description="Run enable">
  12992. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  12993. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  12994. </BitField>
  12995. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  12996. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  12997. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  12998. </BitField>
  12999. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13000. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13001. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13002. </BitField>
  13003. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13004. </Register>
  13005. <Register start="+0x0630" size="4" name="CLK_M4_QEI_CFG" access="Read/Write" description="CLK_M4_QEIclock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13006. <BitField start="0" size="1" name="RUN" description="Run enable">
  13007. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13008. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13009. </BitField>
  13010. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13011. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13012. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13013. </BitField>
  13014. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13015. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13016. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13017. </BitField>
  13018. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13019. </Register>
  13020. <Register start="+0x0700" size="4" name="CLK_PERIPH_BUS_CFG" access="Read/Write" description="CLK_PERIPH_BUS_CFG clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13021. <BitField start="0" size="1" name="RUN" description="Run enable">
  13022. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13023. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13024. </BitField>
  13025. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13026. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13027. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13028. </BitField>
  13029. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13030. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13031. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13032. </BitField>
  13033. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13034. </Register>
  13035. <Register start="+0x0710" size="4" name="CLK_PERIPH_CORE_CFG" access="Read/Write" description="CLK_PERIPH_CORE_CFG clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13036. <BitField start="0" size="1" name="RUN" description="Run enable">
  13037. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13038. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13039. </BitField>
  13040. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13041. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13042. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13043. </BitField>
  13044. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13045. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13046. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13047. </BitField>
  13048. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13049. </Register>
  13050. <Register start="+0x0718" size="4" name="CLK_PERIPH_SGPIO_CFG" access="Read/Write" description="CLK_PERIPH_SGPIO_CFG clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13051. <BitField start="0" size="1" name="RUN" description="Run enable">
  13052. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13053. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13054. </BitField>
  13055. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13056. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13057. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13058. </BitField>
  13059. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13060. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13061. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13062. </BitField>
  13063. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13064. </Register>
  13065. <Register start="+0x800" size="4" name="CLK_USB0_CFG" access="Read/Write" description="CLK_M4_USB0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13066. <BitField start="0" size="1" name="RUN" description="Run enable">
  13067. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13068. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13069. </BitField>
  13070. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13071. <Enum name="AUTO_IS_DISABLED_" start="0" description="Auto is disabled." />
  13072. <Enum name="AUTO_IS_ENABLED_" start="1" description="Auto is enabled." />
  13073. </BitField>
  13074. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13075. <Enum name="WAKE_UP_IS_DISABLED_" start="0" description="Wake-up is disabled." />
  13076. <Enum name="WAKE_UP_IS_ENABLED_" start="1" description="Wake-up is enabled." />
  13077. </BitField>
  13078. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13079. </Register>
  13080. <Register start="+0x900" size="4" name="CLK_USB1_CFG" access="Read/Write" description="CLK_USB1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13081. <BitField start="0" size="1" name="RUN" description="Run enable">
  13082. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13083. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13084. </BitField>
  13085. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13086. <Enum name="AUTO_IS_DISABLED_" start="0" description="Auto is disabled." />
  13087. <Enum name="AUTO_IS_ENABLED_" start="1" description="Auto is enabled." />
  13088. </BitField>
  13089. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13090. <Enum name="WAKE_UP_IS_DISABLED_" start="0" description="Wake-up is disabled." />
  13091. <Enum name="WAKE_UP_IS_ENABLED_" start="1" description="Wake-up is enabled." />
  13092. </BitField>
  13093. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13094. </Register>
  13095. <Register start="+0xA00" size="4" name="CLK_SPI_CFG" access="Read/Write" description="CLK_SPI clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13096. <BitField start="0" size="1" name="RUN" description="Run enable">
  13097. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13098. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13099. </BitField>
  13100. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13101. <Enum name="AUTO_IS_DISABLED_" start="0" description="Auto is disabled." />
  13102. <Enum name="AUTO_IS_ENABLED_" start="1" description="Auto is enabled." />
  13103. </BitField>
  13104. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13105. <Enum name="WAKE_UP_IS_DISABLED_" start="0" description="Wake-up is disabled." />
  13106. <Enum name="WAKE_UP_IS_ENABLED_" start="1" description="Wake-up is enabled." />
  13107. </BitField>
  13108. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13109. </Register>
  13110. <Register start="+0xB00" size="4" name="CLK_ADCHS_CFG" access="Read/Write" description="CLK_ADCHS clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13111. <BitField start="0" size="1" name="RUN" description="Run enable">
  13112. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13113. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13114. </BitField>
  13115. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13116. <Enum name="AUTO_IS_DISABLED_" start="0" description="Auto is disabled." />
  13117. <Enum name="AUTO_IS_ENABLED_" start="1" description="Auto is enabled." />
  13118. </BitField>
  13119. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13120. <Enum name="WAKE_UP_IS_DISABLED_" start="0" description="Wake-up is disabled." />
  13121. <Enum name="WAKE_UP_IS_ENABLED_" start="1" description="Wake-up is enabled." />
  13122. </BitField>
  13123. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13124. </Register>
  13125. <Register start="+0x104" size="4" name="CLK_APB3_BUS_STAT" access="ReadOnly" description="CLK_APB3_BUS clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13126. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13127. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13128. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13129. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13130. </Register>
  13131. <Register start="+0x010C" size="4" name="CLK_APB3_I2C1_STAT" access="ReadOnly" description="CLK_APB3_I2C1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13132. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13133. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13134. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13135. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13136. </Register>
  13137. <Register start="+0x0114" size="4" name="CLK_APB3_DAC_STAT" access="ReadOnly" description="CLK_APB3_DAC clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13138. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13139. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13140. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13141. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13142. </Register>
  13143. <Register start="+0x011C" size="4" name="CLK_APB3_ADC0_STAT" access="ReadOnly" description="CLK_APB3_ADC0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13144. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13145. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13146. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13147. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13148. </Register>
  13149. <Register start="+0x0124" size="4" name="CLK_APB3_ADC1_STAT" access="ReadOnly" description="CLK_APB3_ADC1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13150. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13151. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13152. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13153. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13154. </Register>
  13155. <Register start="+0x012C" size="4" name="CLK_APB3_CAN0_STAT" access="ReadOnly" description="CLK_APB3_CAN0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13156. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13157. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13158. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13159. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13160. </Register>
  13161. <Register start="+0x204" size="4" name="CLK_APB1_BUS_STAT" access="ReadOnly" description="CLK_APB1_BUS clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13162. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13163. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13164. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13165. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13166. </Register>
  13167. <Register start="+0x020C" size="4" name="CLK_APB1_MOTOCONPWM_STAT" access="ReadOnly" description="CLK_APB1_MOTOCONPWM clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13168. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13169. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13170. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13171. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13172. </Register>
  13173. <Register start="+0x0214" size="4" name="CLK_APB1_I2C0_STAT" access="ReadOnly" description="CLK_APB1_I2C0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13174. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13175. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13176. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13177. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13178. </Register>
  13179. <Register start="+0x021C" size="4" name="CLK_APB1_I2S_STAT" access="ReadOnly" description="CLK_APB1_I2S clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13180. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13181. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13182. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13183. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13184. </Register>
  13185. <Register start="+0x0224" size="4" name="CLK_APB1_CAN1_STAT" access="ReadOnly" description="CLK_APB1_CAN1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13186. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13187. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13188. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13189. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13190. </Register>
  13191. <Register start="+0x304" size="4" name="CLK_SPIFI_STAT" access="ReadOnly" description="CLK_APB1_SPIFI clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13192. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13193. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13194. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13195. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13196. </Register>
  13197. <Register start="+0x404" size="4" name="CLK_M4_BUS_STAT" access="ReadOnly" description="CLK_M4_BUSclock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13198. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13199. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13200. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13201. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13202. </Register>
  13203. <Register start="+0x040C" size="4" name="CLK_M4_SPIFI_STAT" access="ReadOnly" description="CLK_M4_SPIFI clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13204. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13205. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13206. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13207. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13208. </Register>
  13209. <Register start="+0x0414" size="4" name="CLK_M4_GPIO_STAT" access="ReadOnly" description="CLK_M4_GPIO clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13210. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13211. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13212. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13213. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13214. </Register>
  13215. <Register start="+0x041C" size="4" name="CLK_M4_LCD_STAT" access="ReadOnly" description="CLK_M4_LCD clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13216. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13217. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13218. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13219. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13220. </Register>
  13221. <Register start="+0x0424" size="4" name="CLK_M4_ETHERNET_STAT" access="ReadOnly" description="CLK_M4_ETHERNET clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13222. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13223. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13224. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13225. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13226. </Register>
  13227. <Register start="+0x042C" size="4" name="CLK_M4_USB0_STAT" access="ReadOnly" description="CLK_M4_USB0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13228. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13229. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13230. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13231. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13232. </Register>
  13233. <Register start="+0x0434" size="4" name="CLK_M4_EMC_STAT" access="ReadOnly" description="CLK_M4_EMC clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13234. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13235. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13236. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13237. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13238. </Register>
  13239. <Register start="+0x043C" size="4" name="CLK_M4_SDIO_STAT" access="ReadOnly" description="CLK_M4_SDIO clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13240. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13241. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13242. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13243. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13244. </Register>
  13245. <Register start="+0x0444" size="4" name="CLK_M4_DMA_STAT" access="ReadOnly" description="CLK_M4_DMA clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13246. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13247. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13248. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13249. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13250. </Register>
  13251. <Register start="+0x044C" size="4" name="CLK_M4_M4CORE_STAT" access="ReadOnly" description="CLK_M4_M3CORE clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13252. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13253. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13254. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13255. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13256. </Register>
  13257. <Register start="+0x046C" size="4" name="CLK_M4_SCT_STAT" access="ReadOnly" description="CLK_M4_SCT clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13258. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13259. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13260. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13261. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13262. </Register>
  13263. <Register start="+0x0474" size="4" name="CLK_M4_USB1_STAT" access="ReadOnly" description="CLK_M4_USB1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13264. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13265. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13266. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13267. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13268. </Register>
  13269. <Register start="+0x047C" size="4" name="CLK_M4_EMCDIV_STAT" access="ReadOnly" description="CLK_M4_EMCDIV clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13270. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13271. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13272. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13273. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13274. </Register>
  13275. <Register start="+0x0484" size="4" name="CLK_M4_FLASHA_STAT" access="ReadOnly" description="CLK_M4_FLASHA clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13276. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13277. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13278. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13279. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13280. </Register>
  13281. <Register start="+0x048C" size="4" name="CLK_M4_FLASHB_STAT" access="ReadOnly" description="CLK_M4_FLASHB clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13282. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13283. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13284. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13285. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13286. </Register>
  13287. <Register start="+0x0494" size="4" name="CLK_M4_M0APP_STAT" access="ReadOnly" description="CLK_M4_MOAPP clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13288. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13289. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13290. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13291. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13292. </Register>
  13293. <Register start="+0x049C" size="4" name="CLK_M4_ADCHS_STAT" access="ReadOnly" description="CLK_M4_ADCHS clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13294. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13295. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13296. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13297. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13298. </Register>
  13299. <Register start="+0x04A4" size="4" name="CLK_M4_EEPROM_STAT" access="ReadOnly" description="CLK_M4_EEPROM clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13300. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13301. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13302. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13303. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13304. </Register>
  13305. <Register start="+0x504" size="4" name="CLK_M4_WWDT_STAT" access="ReadOnly" description="CLK_M4_WWDT clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13306. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13307. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13308. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13309. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13310. </Register>
  13311. <Register start="+0x050C" size="4" name="CLK_M4_USART0_STAT" access="ReadOnly" description="CLK_M4_USART0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13312. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13313. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13314. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13315. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13316. </Register>
  13317. <Register start="+0x0514" size="4" name="CLK_M4_UART1_STAT" access="ReadOnly" description="CLK_M4_UART1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13318. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13319. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13320. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13321. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13322. </Register>
  13323. <Register start="+0x051C" size="4" name="CLK_M4_SSP0_STAT" access="ReadOnly" description="CLK_M4_SSP0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13324. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13325. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13326. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13327. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13328. </Register>
  13329. <Register start="+0x0524" size="4" name="CLK_M4_TIMER0_STAT" access="ReadOnly" description="CLK_M4_TIMER0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13330. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13331. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13332. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13333. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13334. </Register>
  13335. <Register start="+0x052C" size="4" name="CLK_M4_TIMER1_STAT" access="ReadOnly" description="CLK_M4_TIMER1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13336. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13337. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13338. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13339. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13340. </Register>
  13341. <Register start="+0x0534" size="4" name="CLK_M4_SCU_STAT" access="ReadOnly" description="CLK_SCU_XXX clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13342. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13343. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13344. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13345. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13346. </Register>
  13347. <Register start="+0x053C" size="4" name="CLK_M4_CREG_STAT" access="ReadOnly" description="CLK_M4_CREG clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13348. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13349. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13350. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13351. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13352. </Register>
  13353. <Register start="+0x604" size="4" name="CLK_M4_RITIMER_STAT" access="ReadOnly" description="CLK_M4_RITIMER clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13354. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13355. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13356. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13357. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13358. </Register>
  13359. <Register start="+0x060C" size="4" name="CLK_M4_USART2_STAT" access="ReadOnly" description="CLK_M4_USART2 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13360. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13361. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13362. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13363. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13364. </Register>
  13365. <Register start="+0x0614" size="4" name="CLK_M4_USART3_STAT" access="ReadOnly" description="CLK_M4_USART3 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13366. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13367. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13368. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13369. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13370. </Register>
  13371. <Register start="+0x061C" size="4" name="CLK_M4_TIMER2_STAT" access="ReadOnly" description="CLK_M4_TIMER2 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13372. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13373. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13374. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13375. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13376. </Register>
  13377. <Register start="+0x0624" size="4" name="CLK_M4_TIMER3_STAT" access="ReadOnly" description="CLK_M4_TIMER3 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13378. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13379. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13380. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13381. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13382. </Register>
  13383. <Register start="+0x062C" size="4" name="CLK_M4_SSP1_STAT" access="ReadOnly" description="CLK_M4_SSP1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13384. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13385. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13386. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13387. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13388. </Register>
  13389. <Register start="+0x0634" size="4" name="CLK_M4_QEI_STAT" access="ReadOnly" description="CLK_M4_QEI clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13390. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13391. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13392. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13393. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13394. </Register>
  13395. <Register start="+0x0704" size="4" name="CLK_PERIPH_BUS_STAT" access="ReadOnly" description="CLK_PERIPH_BUS_STAT clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13396. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13397. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13398. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13399. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13400. </Register>
  13401. <Register start="+0x0714" size="4" name="CLK_PERIPH_CORE_STAT" access="ReadOnly" description="CLK_CORE_BUS_STAT clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13402. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13403. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13404. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13405. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13406. </Register>
  13407. <Register start="+0x071C" size="4" name="CLK_PERIPH_SGPIO_STAT" access="ReadOnly" description="CLK_CORE_SGPIO_STAT clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13408. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13409. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13410. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13411. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13412. </Register>
  13413. <Register start="+0x804" size="4" name="CLK_USB0_STAT" access="ReadOnly" description="CLK_USB0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13414. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13415. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13416. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13417. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13418. </Register>
  13419. <Register start="+0x904" size="4" name="CLK_USB1_STAT" access="ReadOnly" description="CLK_USB1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13420. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13421. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13422. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13423. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13424. </Register>
  13425. <Register start="+0xA04" size="4" name="CLK_SPI_STAT" access="ReadOnly" description="CLK_SPI clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13426. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13427. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13428. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13429. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13430. </Register>
  13431. <Register start="+0xB04" size="4" name="CLK_ADCHS_STAT" access="ReadOnly" description="CLK_ADCHS clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13432. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13433. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13434. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13435. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13436. </Register>
  13437. </RegisterGroup>
  13438. <RegisterGroup name="CCU2" start="0x40052000" description="Clock Control Unit (CCU2)">
  13439. <Register start="+0x000" size="4" name="PM" access="Read/Write" description="Power mode register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  13440. <BitField start="0" size="1" name="PD" description="Initiate power-down mode">
  13441. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  13442. <Enum name="CLOCKS_WITH_WAKE_UP_" start="1" description="Clocks with wake-up mode enabled (W = 1) are disabled." />
  13443. </BitField>
  13444. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  13445. </Register>
  13446. <Register start="+0x004" size="4" name="BASE_STAT" access="ReadOnly" description="CCU base clocks status register" reset_value="0x00000FFF" reset_mask="0xFFFFFFFF">
  13447. <BitField start="0" size="1" name="RESERVED" description="Reserved." />
  13448. <BitField start="1" size="1" name="BASE_UART3_CLK" description="Base clock indicator for BASE_UART3_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  13449. <BitField start="2" size="1" name="BASE_UART2_CLK" description="Base clock indicator for BASE_UART2_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  13450. <BitField start="3" size="1" name="BASE_UART1_CLK" description="Base clock indicator for BASE_UART1_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  13451. <BitField start="4" size="1" name="BASE_UART0_CLK" description="Base clock indicator for BASE_UART0_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  13452. <BitField start="5" size="1" name="BASE_SSP1_CLK" description="Base clock indicator for BASE_SSP1_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  13453. <BitField start="6" size="1" name="BASE_SSP0_CLK" description="Base clock indicator for BASE_SSP0_CLK 0 = All branch clocks switched off. 1 = At least one branch clock running." />
  13454. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  13455. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  13456. </Register>
  13457. <Register start="+0x100" size="4" name="CLK_AUDIO_CFG" access="Read/Write" description="CLK_AUDIO clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13458. <BitField start="0" size="1" name="RUN" description="Run enable">
  13459. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13460. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13461. </BitField>
  13462. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13463. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13464. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13465. </BitField>
  13466. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13467. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13468. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13469. </BitField>
  13470. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13471. </Register>
  13472. <Register start="+0x200" size="4" name="CLK_APB2_USART3_CFG" access="Read/Write" description="CLK_APB2_USART3 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13473. <BitField start="0" size="1" name="RUN" description="Run enable">
  13474. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13475. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13476. </BitField>
  13477. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13478. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13479. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13480. </BitField>
  13481. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13482. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13483. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13484. </BitField>
  13485. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13486. </Register>
  13487. <Register start="+0x300" size="4" name="CLK_APB2_USART2_CFG" access="Read/Write" description="CLK_APB2_USART2 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13488. <BitField start="0" size="1" name="RUN" description="Run enable">
  13489. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13490. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13491. </BitField>
  13492. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13493. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13494. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13495. </BitField>
  13496. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13497. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13498. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13499. </BitField>
  13500. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13501. </Register>
  13502. <Register start="+0x400" size="4" name="CLK_APB0_UART1_BUS_CFG" access="Read/Write" description="CLK_APB2_UART1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13503. <BitField start="0" size="1" name="RUN" description="Run enable">
  13504. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13505. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13506. </BitField>
  13507. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13508. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13509. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13510. </BitField>
  13511. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13512. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13513. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13514. </BitField>
  13515. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13516. </Register>
  13517. <Register start="+0x500" size="4" name="CLK_APB0_USART0_CFG" access="Read/Write" description="CLK_APB2_USART0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13518. <BitField start="0" size="1" name="RUN" description="Run enable">
  13519. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13520. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13521. </BitField>
  13522. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13523. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13524. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13525. </BitField>
  13526. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13527. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13528. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13529. </BitField>
  13530. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13531. </Register>
  13532. <Register start="+0x700" size="4" name="CLK_APB0_SSP0_CFG" access="Read/Write" description="CLK_APB0_SSP0 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13533. <BitField start="0" size="1" name="RUN" description="Run enable">
  13534. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13535. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13536. </BitField>
  13537. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13538. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13539. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13540. </BitField>
  13541. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13542. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13543. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13544. </BitField>
  13545. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13546. </Register>
  13547. <Register start="+0x600" size="4" name="CLK_APB2_SSP1_CFG" access="Read/Write" description="CLK_APB2_SSP1 clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13548. <BitField start="0" size="1" name="RUN" description="Run enable">
  13549. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13550. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13551. </BitField>
  13552. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13553. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13554. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13555. </BitField>
  13556. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13557. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13558. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13559. </BitField>
  13560. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13561. </Register>
  13562. <Register start="+0x800" size="4" name="CLK_SDIO_CFG" access="Read/Write" description="CLK_SDIO clock configuration register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13563. <BitField start="0" size="1" name="RUN" description="Run enable">
  13564. <Enum name="DISABLED" start="0" description="Clock is disabled." />
  13565. <Enum name="ENABLED" start="1" description="Clock is enabled." />
  13566. </BitField>
  13567. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable">
  13568. <Enum name="DISABLED_" start="0" description="Auto is disabled." />
  13569. <Enum name="ENABLED" start="1" description="Auto is enabled." />
  13570. </BitField>
  13571. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable">
  13572. <Enum name="DISABLED" start="0" description="Wake-up is disabled." />
  13573. <Enum name="ENABLED" start="1" description="Wake-up is enabled." />
  13574. </BitField>
  13575. <BitField start="3" size="29" name="RESERVED" description="Reserved." />
  13576. </Register>
  13577. <Register start="+0x104" size="4" name="CLK_AUDIO_STAT" access="ReadOnly" description="CLK_AUDIO clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13578. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13579. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13580. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13581. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13582. </Register>
  13583. <Register start="+0x204" size="4" name="CLK_APB2_USART3_STAT" access="ReadOnly" description="CLK_APB2_USART3 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13584. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13585. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13586. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13587. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13588. </Register>
  13589. <Register start="+0x0304" size="4" name="CLK_APB2_USART2_STAT" access="ReadOnly" description="CLK_APB2_USART clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13590. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13591. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13592. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13593. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13594. </Register>
  13595. <Register start="+0x0404" size="4" name="CLK_APB0_UART1_STAT" access="ReadOnly" description="CLK_APB0_UART1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13596. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13597. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13598. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13599. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13600. </Register>
  13601. <Register start="+0x0504" size="4" name="CLK_APB0_USART0_STAT" access="ReadOnly" description="CLK_APB0_USART0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13602. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13603. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13604. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13605. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13606. </Register>
  13607. <Register start="+0x0604" size="4" name="CLK_APB2_SSP1_STAT" access="ReadOnly" description="CLK_APB2_SSP1 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13608. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13609. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13610. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13611. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13612. </Register>
  13613. <Register start="+0x0704" size="4" name="CLK_APB0_SSP0_STAT" access="ReadOnly" description="CLK_APB0_SSP0 clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13614. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13615. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13616. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13617. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13618. </Register>
  13619. <Register start="+0x0804" size="4" name="CLK_SDIO_STAT" access="ReadOnly" description="CLK_SDIO clock status register" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  13620. <BitField start="0" size="1" name="RUN" description="Run enable status 0 = clock is disabled. 1 = clock is enabled." />
  13621. <BitField start="1" size="1" name="AUTO" description="Auto (AHB disable mechanism) enable status 0 = Auto is disabled. 1 = Auto is enabled." />
  13622. <BitField start="2" size="1" name="WAKEUP" description="Wake-up mechanism enable status 0 = Wake-up is disabled. 1 = Wake-up is enabled." />
  13623. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  13624. </Register>
  13625. </RegisterGroup>
  13626. <RegisterGroup name="RGU" start="0x40053000" description="Reset Generation Unit (RGU)">
  13627. <Register start="+0x100" size="4" name="RESET_CTRL0" access="WriteOnly" description="Reset control register 0" reset_value="0" reset_mask="0x00000000">
  13628. <BitField start="0" size="1" name="CORE_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13629. <BitField start="1" size="1" name="PERIPH_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after three clock cycles." />
  13630. <BitField start="2" size="1" name="MASTER_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after three clock cycles." />
  13631. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  13632. <BitField start="4" size="1" name="WWDT_RST" description="Writing a one to this bit has no effect." />
  13633. <BitField start="5" size="1" name="CREG_RST" description="Writing a one to this bit has no effect." />
  13634. <BitField start="6" size="1" name="RESERVED" description="Reserved" />
  13635. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  13636. <BitField start="8" size="1" name="BUS_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle. Do not use during normal operation" />
  13637. <BitField start="9" size="1" name="SCU_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13638. <BitField start="10" size="1" name="RESERVED" description="Reserved" />
  13639. <BitField start="11" size="1" name="RESERVED" description="Reserved" />
  13640. <BitField start="12" size="1" name="M0_SUB_RST" description="Writing a one activates the reset. Writing a 0 clears the reset. This bit must be cleared by software." />
  13641. <BitField start="13" size="1" name="M4_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13642. <BitField start="14" size="1" name="RESERVED" description="Reserved" />
  13643. <BitField start="15" size="1" name="RESERVED" description="Reserved" />
  13644. <BitField start="16" size="1" name="LCD_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13645. <BitField start="17" size="1" name="USB0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13646. <BitField start="18" size="1" name="USB1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13647. <BitField start="19" size="1" name="DMA_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13648. <BitField start="20" size="1" name="SDIO_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13649. <BitField start="21" size="1" name="EMC_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13650. <BitField start="22" size="1" name="ETHERNET_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13651. <BitField start="23" size="1" name="RESERVED" description="Reserved" />
  13652. <BitField start="24" size="1" name="RESERVED" description="Reserved" />
  13653. <BitField start="25" size="1" name="FLASHA_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13654. <BitField start="26" size="1" name="RESERVED" description="Reserved" />
  13655. <BitField start="27" size="1" name="EEPROM_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13656. <BitField start="28" size="1" name="GPIO_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13657. <BitField start="29" size="1" name="FLASHB_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13658. <BitField start="30" size="1" name="RESERVED" description="Reserved" />
  13659. <BitField start="31" size="1" name="RESERVED" description="Reserved" />
  13660. </Register>
  13661. <Register start="+0x104" size="4" name="RESET_CTRL1" access="WriteOnly" description="Reset control register 1" reset_value="0" reset_mask="0x00000000">
  13662. <BitField start="0" size="1" name="TIMER0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13663. <BitField start="1" size="1" name="TIMER1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13664. <BitField start="2" size="1" name="TIMER2_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13665. <BitField start="3" size="1" name="TIMER3_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13666. <BitField start="4" size="1" name="RITIMER_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13667. <BitField start="5" size="1" name="SCT_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13668. <BitField start="6" size="1" name="MOTOCONPWM_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13669. <BitField start="7" size="1" name="QEI_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13670. <BitField start="8" size="1" name="ADC0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13671. <BitField start="9" size="1" name="ADC1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13672. <BitField start="10" size="1" name="DAC_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13673. <BitField start="11" size="1" name="RESERVED" description="Reserved" />
  13674. <BitField start="12" size="1" name="UART0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13675. <BitField start="13" size="1" name="UART1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13676. <BitField start="14" size="1" name="UART2_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13677. <BitField start="15" size="1" name="UART3_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13678. <BitField start="16" size="1" name="I2C0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13679. <BitField start="17" size="1" name="I2C1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13680. <BitField start="18" size="1" name="SSP0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13681. <BitField start="19" size="1" name="SSP1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13682. <BitField start="20" size="1" name="I2S_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13683. <BitField start="21" size="1" name="SPIFI_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13684. <BitField start="22" size="1" name="CAN1_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13685. <BitField start="23" size="1" name="CAN0_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13686. <BitField start="24" size="1" name="M0APP_RST" description="Writing a one activates the reset. Writing a 0 clears the reset. This bit must be cleared by software." />
  13687. <BitField start="25" size="1" name="SGPIO_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13688. <BitField start="26" size="1" name="SPI_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13689. <BitField start="27" size="1" name="RESERVED" description="Reserved" />
  13690. <BitField start="28" size="1" name="ADCHS_RST" description="Writing a one activates the reset. This bit is automatically cleared to 0 after one clock cycle." />
  13691. <BitField start="29" size="1" name="RESERVED" description="Reserved" />
  13692. <BitField start="30" size="1" name="RESERVED" description="Reserved" />
  13693. <BitField start="31" size="1" name="RESERVED" description="Reserved" />
  13694. </Register>
  13695. <Register start="+0x110" size="4" name="RESET_STATUS0" access="Read/Write" description="Reset status register 0" reset_value="0x55550050" reset_mask="0xFFFFFFFF">
  13696. <BitField start="0" size="2" name="RESERVED" description="Reserved" />
  13697. <BitField start="2" size="2" name="PERIPH_RST" description="Status of the PERIPH_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator - this reset is self-clearing 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13698. <BitField start="4" size="2" name="MASTER_RST" description="Status of the MASTER_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator - this reset is self-clearing 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13699. <BitField start="6" size="2" name="RESERVED" description="Reserved" />
  13700. <BitField start="8" size="2" name="WWDT_RST" description="Status of the WWDT_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reserved" />
  13701. <BitField start="10" size="2" name="CREG_RST" description="Status of the CREG_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reserved" />
  13702. <BitField start="12" size="2" name="RESERVED" description="Reserved" />
  13703. <BitField start="14" size="2" name="RESERVED" description="Reserved" />
  13704. <BitField start="16" size="2" name="BUS_RST" description="Status of the BUS_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13705. <BitField start="18" size="2" name="SCU_RST" description="Status of the SCU_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13706. <BitField start="20" size="2" name="RESERVED" description="Reserved" />
  13707. <BitField start="22" size="2" name="RESERVED" description="Reserved" />
  13708. <BitField start="24" size="2" name="M0SUB_RST" description="Status of the M0SUB_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13709. <BitField start="26" size="2" name="M4_RST" description="Status of the M4_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13710. <BitField start="28" size="2" name="RESERVED" description="Reserved" />
  13711. <BitField start="30" size="2" name="RESERVED" description="Reserved" />
  13712. </Register>
  13713. <Register start="+0x114" size="4" name="RESET_STATUS1" access="Read/Write" description="Reset status register 1" reset_value="0x55555555" reset_mask="0xFFFFFFFF">
  13714. <BitField start="0" size="2" name="LCD_RST" description="Status of the LCD_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13715. <BitField start="2" size="2" name="USB0_RST" description="Status of the USB0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13716. <BitField start="4" size="2" name="USB1_RST" description="Status of the USB1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13717. <BitField start="6" size="2" name="DMA_RST" description="Status of the DMA_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13718. <BitField start="8" size="2" name="SDIO_RST" description="Status of the SDIO_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13719. <BitField start="10" size="2" name="EMC_RST" description="Status of the EMC_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13720. <BitField start="12" size="2" name="ETHERNET_RST" description="Status of the ETHERNET_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13721. <BitField start="14" size="2" name="RESERVED" description="Reserved" />
  13722. <BitField start="16" size="2" name="RESERVED" description="Reserved" />
  13723. <BitField start="18" size="2" name="FLASHA_RST" description="Status of the FLASHA_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13724. <BitField start="20" size="2" name="RESERVED" description="Reserved" />
  13725. <BitField start="22" size="2" name="EEPROM_RST" description="Status of the EEPROM_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13726. <BitField start="24" size="2" name="GPIO_RST" description="Status of the GPIO_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13727. <BitField start="26" size="2" name="FLASHB_RST" description="Status of the FLASHB_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13728. <BitField start="28" size="2" name="RESERVED" description="Reserved" />
  13729. <BitField start="30" size="2" name="RESERVED" description="Reserved" />
  13730. </Register>
  13731. <Register start="+0x118" size="4" name="RESET_STATUS2" access="Read/Write" description="Reset status register 2" reset_value="0x55555555" reset_mask="0xFFFFFFFF">
  13732. <BitField start="0" size="2" name="TIMER0_RST" description="Status of the TIMER0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13733. <BitField start="2" size="2" name="TIMER1_RST" description="Status of the TIMER1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13734. <BitField start="4" size="2" name="TIMER2_RST" description="Status of the TIMER2_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13735. <BitField start="6" size="2" name="TIMER3_RST" description="Status of the TIMER3_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13736. <BitField start="8" size="2" name="RITIMER_RST" description="Status of the RITIMER_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13737. <BitField start="10" size="2" name="SCT_RST" description="Status of the SCT_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13738. <BitField start="12" size="2" name="MOTOCONPWM_RST" description="Status of the MOTOCONPWM_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13739. <BitField start="14" size="2" name="QEI_RST" description="Status of the QEI_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13740. <BitField start="16" size="2" name="ADC0_RST" description="Status of the ADC0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13741. <BitField start="18" size="2" name="ADC1_RST" description="Status of the ADC1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13742. <BitField start="20" size="2" name="DAC_RST" description="Status of the DAC_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13743. <BitField start="22" size="2" name="RESERVED" description="Reserved" />
  13744. <BitField start="24" size="2" name="UART0_RST" description="Status of the UART0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13745. <BitField start="26" size="2" name="UART1_RST" description="Status of the UART1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13746. <BitField start="28" size="2" name="UART2_RST" description="Status of the UART2_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13747. <BitField start="30" size="2" name="UART3_RST" description="Status of the UART3_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13748. </Register>
  13749. <Register start="+0x11C" size="4" name="RESET_STATUS3" access="Read/Write" description="Reset status register 3" reset_value="0x55555555" reset_mask="0xFFFFFFFF">
  13750. <BitField start="0" size="2" name="I2C0_RST" description="Status of the I2C0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13751. <BitField start="2" size="2" name="I2C1_RST" description="Status of the I2C1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13752. <BitField start="4" size="2" name="SSP0_RST" description="Status of the SSP0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13753. <BitField start="6" size="2" name="SSP1_RST" description="Status of the SSP1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13754. <BitField start="8" size="2" name="I2S_RST" description="Status of the I2S_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13755. <BitField start="10" size="2" name="SPIFI_RST" description="Status of the SPIFI_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13756. <BitField start="12" size="2" name="CAN1_RST" description="Status of the CAN1_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13757. <BitField start="14" size="2" name="CAN0_RST" description="Status of the CAN0_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13758. <BitField start="16" size="2" name="M0APP_RST" description="Status of the M0APP_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13759. <BitField start="18" size="2" name="SGPIO_RST" description="Status of the SGPIO_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13760. <BitField start="20" size="2" name="SPI_RST" description="Status of the SPI_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13761. <BitField start="22" size="2" name="RESERVED" description="Reserved" />
  13762. <BitField start="24" size="2" name="ADCHS_RST" description="Status of the ADCHS_RST reset generator output 00 = No reset activated 01 = Reset output activated by input to the reset generator 10 = Reserved 11 = Reset output activated by software write to RESET_CTRL register" />
  13763. <BitField start="26" size="2" name="RESERVED" description="Reserved" />
  13764. <BitField start="28" size="2" name="RESERVED" description="Reserved" />
  13765. <BitField start="30" size="2" name="RESERVED" description="Reserved" />
  13766. </Register>
  13767. <Register start="+0x150" size="4" name="RESET_ACTIVE_STATUS0" access="ReadOnly" description="Reset active status register 0" reset_value="0xFFFFEFFF" reset_mask="0xFFFFFFFF">
  13768. <BitField start="0" size="1" name="CORE_RST" description="Current status of the CORE_RST 0 = Reset asserted 1 = No reset" />
  13769. <BitField start="1" size="1" name="PERIPH_RST" description="Current status of the PERIPH_RST 0 = Reset asserted 1 = No reset" />
  13770. <BitField start="2" size="1" name="MASTER_RST" description="Current status of the MASTER_RST 0 = Reset asserted 1 = No reset" />
  13771. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  13772. <BitField start="4" size="1" name="WWDT_RST" description="Current status of the WWDT_RS 0 = Reset asserted 1 = No reset" />
  13773. <BitField start="5" size="1" name="CREG_RST" description="Current status of the CREG_RST 0 = Reset asserted 1 = No reset" />
  13774. <BitField start="6" size="1" name="RESERVED" description="Reserved" />
  13775. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  13776. <BitField start="8" size="1" name="BUS_RST" description="Current status of the BUS_RST 0 = Reset asserted 1 = No reset" />
  13777. <BitField start="9" size="1" name="SCU_RST" description="Current status of the SCU_RST 0 = Reset asserted 1 = No reset" />
  13778. <BitField start="10" size="1" name="RESERVED" description="Reserved" />
  13779. <BitField start="11" size="1" name="RESERVED" description="Reserved" />
  13780. <BitField start="12" size="1" name="M0SUB_RST" description="Current status of the M0SUB_RST 0 = Reset asserted 1 = No reset" />
  13781. <BitField start="13" size="1" name="M4_RST" description="Current status of the M4_RST 0 = Reset asserted 1 = No reset" />
  13782. <BitField start="14" size="1" name="RESERVED" description="Reserved" />
  13783. <BitField start="15" size="1" name="RESERVED" description="Reserved" />
  13784. <BitField start="16" size="1" name="LCD_RST" description="Current status of the LCD_RST 0 = Reset asserted 1 = No reset" />
  13785. <BitField start="17" size="1" name="USB0_RST" description="Current status of the USB0_RST 0 = Reset asserted 1 = No reset" />
  13786. <BitField start="18" size="1" name="USB1_RST" description="Current status of the USB1_RST 0 = Reset asserted 1 = No reset" />
  13787. <BitField start="19" size="1" name="DMA_RST" description="Current status of the DMA_RST 0 = Reset asserted 1 = No reset" />
  13788. <BitField start="20" size="1" name="SDIO_RST" description="Current status of the SDIO_RST 0 = Reset asserted 1 = No reset" />
  13789. <BitField start="21" size="1" name="EMC_RST" description="Current status of the EMC_RST 0 = Reset asserted 1 = No reset" />
  13790. <BitField start="22" size="1" name="ETHERNET_RST" description="Current status of the ETHERNET_RST 0 = Reset asserted 1 = No reset" />
  13791. <BitField start="23" size="1" name="RESERVED" description="Reserved" />
  13792. <BitField start="24" size="1" name="RESERVED" description="Reserved" />
  13793. <BitField start="25" size="1" name="FLASHA_RST" description="Current status of the FLASHA_RST 0 = Reset asserted 1 = No reset" />
  13794. <BitField start="26" size="1" name="RESERVED" description="Reserved" />
  13795. <BitField start="27" size="1" name="EEPROM_RST" description="Current status of the EEPROM_RST 0 = Reset asserted 1 = No reset" />
  13796. <BitField start="28" size="1" name="GPIO_RST" description="Current status of the GPIO_RST 0 = Reset asserted 1 = No reset" />
  13797. <BitField start="29" size="1" name="FLASHB_RST" description="Current status of the FLASHB_RST 0 = Reset asserted 1 = No reset" />
  13798. <BitField start="30" size="1" name="RESERVED" description="Reserved" />
  13799. <BitField start="31" size="1" name="RESERVED" description="Reserved" />
  13800. </Register>
  13801. <Register start="+0x154" size="4" name="RESET_ACTIVE_STATUS1" access="ReadOnly" description="Reset active status register 1" reset_value="0xFEFFFFFF" reset_mask="0xFFFFFFFF">
  13802. <BitField start="0" size="1" name="TIMER0_RST" description="Current status of the TIMER0_RST 0 = Reset asserted 1 = No reset" />
  13803. <BitField start="1" size="1" name="TIMER1_RST" description="Current status of the TIMER1_RST 0 = Reset asserted 1 = No reset" />
  13804. <BitField start="2" size="1" name="TIMER2_RST" description="Current status of the TIMER2_RST 0 = Reset asserted 1 = No reset" />
  13805. <BitField start="3" size="1" name="TIMER3_RST" description="Current status of the TIMER3_RST 0 = Reset asserted 1 = No reset" />
  13806. <BitField start="4" size="1" name="RITIMER_RST" description="Current status of the RITIMER_RST 0 = Reset asserted 1 = No reset" />
  13807. <BitField start="5" size="1" name="SCT_RST" description="Current status of the SCT_RST 0 = Reset asserted 1 = No reset" />
  13808. <BitField start="6" size="1" name="MOTOCONPWM_RST" description="Current status of the MOTOCONPWM_RST 0 = Reset asserted 1 = No reset" />
  13809. <BitField start="7" size="1" name="QEI_RST" description="Current status of the QEI_RST 0 = Reset asserted 1 = No reset" />
  13810. <BitField start="8" size="1" name="ADC0_RST" description="Current status of the ADC0_RST 0 = Reset asserted 1 = No reset" />
  13811. <BitField start="9" size="1" name="ADC1_RST" description="Current status of the ADC1_RST 0 = Reset asserted 1 = No reset" />
  13812. <BitField start="10" size="1" name="DAC_RST" description="Current status of the DAC_RST 0 = Reset asserted 1 = No reset" />
  13813. <BitField start="11" size="1" name="RESERVED" description="Reserved." />
  13814. <BitField start="12" size="1" name="UART0_RST" description="Current status of the UART0_RST 0 = Reset asserted 1 = No reset" />
  13815. <BitField start="13" size="1" name="UART1_RST" description="Current status of the UART1_RST 0 = Reset asserted 1 = No reset" />
  13816. <BitField start="14" size="1" name="UART2_RST" description="Current status of the UART2_RST 0 = Reset asserted 1 = No reset" />
  13817. <BitField start="15" size="1" name="UART3_RST" description="Current status of the UART3_RST 0 = Reset asserted 1 = No reset" />
  13818. <BitField start="16" size="1" name="I2C0_RST" description="Current status of the I2C0_RST 0 = Reset asserted 1 = No reset" />
  13819. <BitField start="17" size="1" name="I2C1_RST" description="Current status of the I2C1_RST 0 = Reset asserted 1 = No reset" />
  13820. <BitField start="18" size="1" name="SSP0_RST" description="Current status of the SSP0_RST 0 = Reset asserted 1 = No reset" />
  13821. <BitField start="19" size="1" name="SSP1_RST" description="Current status of the SSP1_RST 0 = Reset asserted 1 = No reset" />
  13822. <BitField start="20" size="1" name="I2S_RST" description="Current status of the I2S_RST 0 = Reset asserted 1 = No reset" />
  13823. <BitField start="21" size="1" name="SPIFI_RST" description="Current status of the SPIFI_RST 0 = Reset asserted 1 = No reset" />
  13824. <BitField start="22" size="1" name="CAN1_RST" description="Current status of the CAN1_RST 0 = Reset asserted 1 = No reset" />
  13825. <BitField start="23" size="1" name="CAN0_RST" description="Current status of the CAN0_RST 0 = Reset asserted 1 = No reset" />
  13826. <BitField start="24" size="1" name="M0APP_RST" description="Current status of the M0APP_RST 0 = Reset asserted 1 = No reset" />
  13827. <BitField start="25" size="1" name="SGPIO_RST" description="Current status of the SGPIO_RST 0 = Reset asserted 1 = No reset" />
  13828. <BitField start="26" size="1" name="SPI_RST" description="Current status of the SPI_RST 0 = Reset asserted 1 = No reset" />
  13829. <BitField start="27" size="1" name="RESERVED" description="Reserved." />
  13830. <BitField start="28" size="1" name="ADCHS_RST" description="Current status of the ADCHS_RST 0 = Reset asserted 1 = No reset" />
  13831. <BitField start="29" size="1" name="RESERVED" description="Reserved." />
  13832. <BitField start="30" size="1" name="RESERVED" description="Reserved." />
  13833. <BitField start="31" size="1" name="RESERVED" description="Reserved." />
  13834. </Register>
  13835. <Register start="+0x404" size="4" name="RESET_EXT_STAT1" access="Read/Write" description="Reset external status register 1 for PERIPH_RST" reset_value="0x0" reset_mask="0xFFFFFFFF">
  13836. <BitField start="0" size="1" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13837. <BitField start="1" size="1" name="CORE_RESET" description="Reset activated by CORE_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13838. <BitField start="2" size="30" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13839. </Register>
  13840. <Register start="+0x408" size="4" name="RESET_EXT_STAT2" access="Read/Write" description="Reset external status register 2 for MASTER_RST" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13841. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13842. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13843. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13844. </Register>
  13845. <Register start="+0x414" size="4" name="RESET_EXT_STAT5" access="Read/Write" description="Reset external status register 5 for CREG_RST" reset_value="0x0" reset_mask="0xFFFFFFFF">
  13846. <BitField start="0" size="1" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13847. <BitField start="1" size="1" name="CORE_RESET" description="Reset activated by CORE_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13848. <BitField start="2" size="30" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13849. </Register>
  13850. <Register start="+0x420" size="4" name="RESET_EXT_STAT8" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13851. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13852. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13853. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13854. </Register>
  13855. <Register start="+0x0424" size="4" name="RESET_EXT_STAT9" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13856. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13857. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13858. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13859. </Register>
  13860. <Register start="+0x430" size="4" name="RESET_EXT_STAT12" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13861. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13862. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13863. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13864. </Register>
  13865. <Register start="+0x434" size="4" name="RESET_EXT_STAT13" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13866. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13867. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13868. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13869. </Register>
  13870. <Register start="+0x440" size="4" name="RESET_EXT_STAT16" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13871. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13872. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13873. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13874. </Register>
  13875. <Register start="+0x0444" size="4" name="RESET_EXT_STAT17" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13876. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13877. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13878. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13879. </Register>
  13880. <Register start="+0x0448" size="4" name="RESET_EXT_STAT18" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13881. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13882. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13883. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13884. </Register>
  13885. <Register start="+0x044C" size="4" name="RESET_EXT_STAT19" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13886. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13887. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13888. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13889. </Register>
  13890. <Register start="+0x0450" size="4" name="RESET_EXT_STAT20" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13891. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13892. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13893. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13894. </Register>
  13895. <Register start="+0x0454" size="4" name="RESET_EXT_STAT21" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13896. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13897. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13898. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13899. </Register>
  13900. <Register start="+0x0458" size="4" name="RESET_EXT_STAT22" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  13901. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13902. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13903. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13904. </Register>
  13905. <Register start="+0x0464" size="4" name="RESET_EXT_STAT25" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13906. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13907. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13908. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13909. </Register>
  13910. <Register start="+0x046C" size="4" name="RESET_EXT_STAT27" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13911. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13912. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13913. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13914. </Register>
  13915. <Register start="+0x470" size="4" name="RESET_EXT_STAT28" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13916. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13917. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13918. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13919. </Register>
  13920. <Register start="+0x0474" size="4" name="RESET_EXT_STAT29" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13921. <BitField start="0" size="3" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13922. <BitField start="3" size="1" name="MASTER_RESET" description="Reset activated by MASTER_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13923. <BitField start="4" size="28" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13924. </Register>
  13925. <Register start="+0x480" size="4" name="RESET_EXT_STAT32" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13926. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13927. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13928. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13929. </Register>
  13930. <Register start="+0x0484" size="4" name="RESET_EXT_STAT33" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13931. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13932. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13933. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13934. </Register>
  13935. <Register start="+0x0488" size="4" name="RESET_EXT_STAT34" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13936. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13937. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13938. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13939. </Register>
  13940. <Register start="+0x048C" size="4" name="RESET_EXT_STAT35" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13941. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13942. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13943. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13944. </Register>
  13945. <Register start="+0x0490" size="4" name="RESET_EXT_STAT36" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13946. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13947. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13948. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13949. </Register>
  13950. <Register start="+0x0494" size="4" name="RESET_EXT_STAT37" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13951. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13952. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13953. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13954. </Register>
  13955. <Register start="+0x0498" size="4" name="RESET_EXT_STAT38" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13956. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13957. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13958. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13959. </Register>
  13960. <Register start="+0x049C" size="4" name="RESET_EXT_STAT39" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13961. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13962. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13963. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13964. </Register>
  13965. <Register start="+0x04A0" size="4" name="RESET_EXT_STAT40" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13966. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13967. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13968. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13969. </Register>
  13970. <Register start="+0x04A4" size="4" name="RESET_EXT_STAT41" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13971. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13972. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13973. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13974. </Register>
  13975. <Register start="+0x04A8" size="4" name="RESET_EXT_STAT42" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13976. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13977. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13978. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13979. </Register>
  13980. <Register start="+0x04B0" size="4" name="RESET_EXT_STAT44" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13981. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13982. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13983. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13984. </Register>
  13985. <Register start="+0x04B4" size="4" name="RESET_EXT_STAT45" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13986. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13987. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13988. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13989. </Register>
  13990. <Register start="+0x04B8" size="4" name="RESET_EXT_STAT46" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13991. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13992. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13993. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13994. </Register>
  13995. <Register start="+0x04BC" size="4" name="RESET_EXT_STAT47" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  13996. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13997. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  13998. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  13999. </Register>
  14000. <Register start="+0x04C0" size="4" name="RESET_EXT_STAT48" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14001. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14002. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14003. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14004. </Register>
  14005. <Register start="+0x04C4" size="4" name="RESET_EXT_STAT49" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14006. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14007. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14008. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14009. </Register>
  14010. <Register start="+0x04C8" size="4" name="RESET_EXT_STAT50" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14011. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14012. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14013. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14014. </Register>
  14015. <Register start="+0x04CC" size="4" name="RESET_EXT_STAT51" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14016. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14017. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14018. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14019. </Register>
  14020. <Register start="+0x04D0" size="4" name="RESET_EXT_STAT52" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14021. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14022. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14023. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14024. </Register>
  14025. <Register start="+0x04D4" size="4" name="RESET_EXT_STAT53" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14026. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14027. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14028. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14029. </Register>
  14030. <Register start="+0x04D8" size="4" name="RESET_EXT_STAT54" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14031. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14032. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14033. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14034. </Register>
  14035. <Register start="+0x04DC" size="4" name="RESET_EXT_STAT55" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14036. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14037. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14038. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14039. </Register>
  14040. <Register start="+0x04E0" size="4" name="RESET_EXT_STAT56" access="Read/Write" description="Reset external status register" reset_value="0x8" reset_mask="0xFFFFFFFF">
  14041. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14042. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14043. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14044. </Register>
  14045. <Register start="+0x04E4" size="4" name="RESET_EXT_STAT57" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14046. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14047. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14048. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14049. </Register>
  14050. <Register start="+0x04E8" size="4" name="RESET_EXT_STAT58" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14051. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14052. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14053. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14054. </Register>
  14055. <Register start="+0x04F0" size="4" name="RESET_EXT_STAT60" access="Read/Write" description="Reset external status register" reset_value="0x4" reset_mask="0xFFFFFFFF">
  14056. <BitField start="0" size="2" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14057. <BitField start="2" size="1" name="PERIPHERAL_RESET" description="Reset activated by PERIPHERAL_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated" />
  14058. <BitField start="3" size="29" name="RESERVED" description="Reserved. Do not modify; read as logic 0." />
  14059. </Register>
  14060. </RegisterGroup>
  14061. <RegisterGroup name="WWDT" start="0x40080000" description="Windowed Watchdog timer (WWDT) ">
  14062. <Register start="+0x000" size="4" name="MOD" access="Read/Write" description="Watchdog mode register. This register contains the basic mode and status of the Watchdog Timer." reset_value="0" reset_mask="0xFFFFFFFF">
  14063. <BitField start="0" size="1" name="WDEN" description="Watchdog enable bit. This bit is Set Only.">
  14064. <Enum name="WWDTSTOPPED" start="0" description="The watchdog timer is stopped." />
  14065. <Enum name="WWDTRUN" start="1" description="The watchdog timer is running." />
  14066. </BitField>
  14067. <BitField start="1" size="1" name="WDRESET" description="Watchdog reset enable bit. This bit is Set Only.">
  14068. <Enum name="WWDTINT" start="0" description="A watchdog time-out will not cause a chip reset." />
  14069. <Enum name="WWDTRESET" start="1" description="A watchdog time-out will cause a chip reset." />
  14070. </BitField>
  14071. <BitField start="2" size="1" name="WDTOF" description="Watchdog time-out flag. Set when the watchdog timer times out, by a feed error, or by events associated with WDPROTECT, cleared by software. Causes a chip reset if WDRESET = 1. This flag is cleared by software writing a 0 to this bit." />
  14072. <BitField start="3" size="1" name="WDINT" description="Watchdog interrupt flag. Set when the timer reaches the value in the WARNINT register. Cleared by software by writing a 1 to this bit." />
  14073. <BitField start="4" size="1" name="WDPROTECT" description="Watchdog update mode. This bit is Set Only.">
  14074. <Enum name="NO_LOCK" start="0" description="The watchdog time-out value (WDTC) can be changed at any time." />
  14075. <Enum name="LOCK" start="1" description="The watchdog time-out value (WDTC) can be changed only after the counter is below the value of WDWARNINT and WDWINDOW." />
  14076. </BitField>
  14077. <BitField start="5" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14078. </Register>
  14079. <Register start="+0x004" size="4" name="TC" access="Read/Write" description="Watchdog timer constant register. This register determines the time-out value." reset_value="0xFF" reset_mask="0xFFFFFFFF">
  14080. <BitField start="0" size="24" name="WDTC" description="Watchdog time-out value." />
  14081. <BitField start="24" size="8" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14082. </Register>
  14083. <Register start="+0x008" size="4" name="FEED" access="WriteOnly" description="Watchdog feed sequence register. Writing 0xAA followed by 0x55 to this register reloads the Watchdog timer with the value contained in WDTC." reset_value="0" reset_mask="0x00000000">
  14084. <BitField start="0" size="8" name="Feed" description="Feed value should be 0xAA followed by 0x55." />
  14085. </Register>
  14086. <Register start="+0x00C" size="4" name="TV" access="ReadOnly" description="Watchdog timer value register. This register reads out the current value of the Watchdog timer." reset_value="0xFF" reset_mask="0xFFFFFFFF">
  14087. <BitField start="0" size="24" name="Count" description="Counter timer value." />
  14088. <BitField start="24" size="8" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14089. </Register>
  14090. <Register start="+0x014" size="4" name="WARNINT" access="Read/Write" description="Watchdog warning interrupt register. This register contains the Watchdog warning interrupt compare value." reset_value="0" reset_mask="0xFFFFFFFF">
  14091. <BitField start="0" size="10" name="WDWARNINT" description="Watchdog warning interrupt compare value." />
  14092. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14093. </Register>
  14094. <Register start="+0x018" size="4" name="WINDOW" access="Read/Write" description="Watchdog timer window register. This register contains the Watchdog window value." reset_value="0x00FFFFFF" reset_mask="0xFFFFFFFF">
  14095. <BitField start="0" size="24" name="WDWINDOW" description="Watchdog window value." />
  14096. <BitField start="24" size="8" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14097. </Register>
  14098. </RegisterGroup>
  14099. <RegisterGroup name="USART0" start="0x40081000" description="USART0_2_3">
  14100. <Register start="+0x000" size="4" name="RBR" access="None" description="Receiver Buffer Register. Contains the next received character to be read (DLAB = 0)." reset_value="0" reset_mask="0x00000000">
  14101. <BitField start="0" size="8" name="RBR" description="Receiver buffer. The USART Receiver Buffer Register contains the oldest received byte in the USART RX FIFO." />
  14102. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14103. </Register>
  14104. <Register start="+0x000" size="4" name="THR" access="None" description="Transmit Holding Register. The next character to be transmitted is written here (DLAB = 0)." reset_value="0" reset_mask="0x00000000">
  14105. <BitField start="0" size="8" name="THR" description="Transmit Holding Register. Writing to the USART Transmit Holding Register causes the data to be stored in the USART transmit FIFO. The byte will be sent when it reaches the bottom of the FIFO and the transmitter is available." />
  14106. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14107. </Register>
  14108. <Register start="+0x000" size="4" name="DLL" access="Read/Write" description="Divisor Latch LSB. Least significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider (DLAB = 1)." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14109. <BitField start="0" size="8" name="DLLSB" description="Divisor latch LSB. The USART Divisor Latch LSB Register, along with the DLM register, determines the baud rate of the USART." />
  14110. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14111. </Register>
  14112. <Register start="+0x004" size="4" name="DLM" access="Read/Write" description="Divisor Latch MSB. Most significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider (DLAB = 1)." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14113. <BitField start="0" size="8" name="DLMSB" description="Divisor latch MSB. The USART Divisor Latch MSB Register, along with the DLL register, determines the baud rate of the USART." />
  14114. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14115. </Register>
  14116. <Register start="+0x004" size="4" name="IER" access="Read/Write" description="Interrupt Enable Register. Contains individual interrupt enable bits for the 7 potential USART interrupts (DLAB = 0)." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14117. <BitField start="0" size="1" name="RBRIE" description="RBR Interrupt Enable. Enables the Receive Data Available interrupt for USART. It also controls the Character Receive Time-out interrupt.">
  14118. <Enum name="DISABLE" start="0" description="Disable. Disable the RDA interrupt." />
  14119. <Enum name="ENABLE" start="1" description="Enable. Enable the RDA interrupt." />
  14120. </BitField>
  14121. <BitField start="1" size="1" name="THREIE" description="THRE Interrupt Enable. Enables the THRE interrupt for USART. The status of this interrupt can be read from LSR[5].">
  14122. <Enum name="DISABLE" start="0" description="Disable. Disable the THRE interrupt." />
  14123. <Enum name="ENABLE" start="1" description="Enable. Enable the THRE interrupt." />
  14124. </BitField>
  14125. <BitField start="2" size="1" name="RXIE" description="RX Line Interrupt Enable. Enables the USART RX line status interrupts. The status of this interrupt can be read from LSR[4:1].">
  14126. <Enum name="DISABLE" start="0" description="Disable. Disable the RX line status interrupts." />
  14127. <Enum name="ENABLE" start="1" description="Enable. Enable the RX line status interrupts." />
  14128. </BitField>
  14129. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  14130. <BitField start="4" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14131. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  14132. <BitField start="8" size="1" name="ABEOINTEN" description="Enables the end of auto-baud interrupt.">
  14133. <Enum name="DISABLE" start="0" description="Disable. Disable end of auto-baud Interrupt." />
  14134. <Enum name="ENABLE" start="1" description="Enable. Enable end of auto-baud Interrupt." />
  14135. </BitField>
  14136. <BitField start="9" size="1" name="ABTOINTEN" description="Enables the auto-baud time-out interrupt.">
  14137. <Enum name="DISABLE" start="0" description="Disable. Disable auto-baud time-out Interrupt." />
  14138. <Enum name="ENABLE" start="1" description="Enable. Enable auto-baud time-out Interrupt." />
  14139. </BitField>
  14140. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14141. </Register>
  14142. <Register start="+0x008" size="4" name="IIR" access="ReadOnly" description="Interrupt ID Register. Identifies which interrupt(s) are pending." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14143. <BitField start="0" size="1" name="INTSTATUS" description="Interrupt status. Note that IIR[0] is active low. The pending interrupt can be determined by evaluating IIR[3:1].">
  14144. <Enum name="INTERRUPT_PENDING" start="0" description="Interrupt pending. At least one interrupt is pending." />
  14145. <Enum name="NOT_PENDING" start="1" description="Not pending. No interrupt is pending." />
  14146. </BitField>
  14147. <BitField start="1" size="3" name="INTID" description="Interrupt identification. IER[3:1] identifies an interrupt corresponding to the USART Rx FIFO. All other combinations of IER[3:1] not listed below are reserved (100,101,111).">
  14148. <Enum name="RLS" start="0x3" description="RLS. Priority 1 (highest). (Highest) Receive Line Status (RLS)." />
  14149. <Enum name="RDA" start="0x2" description="RDA. Priority 2 - Receive Data Available (RDA)." />
  14150. <Enum name="CTI" start="0x6" description="CTI. Priority 2 - Character Time-out Indicator (CTI)." />
  14151. <Enum name="THRE" start="0x1" description="THRE. Priority 3 - THRE Interrupt." />
  14152. <Enum name="RESERVED" start="0x0" description="Reserved. Priority 4 (lowest) - Reserved." />
  14153. </BitField>
  14154. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14155. <BitField start="6" size="2" name="FIFOENABLE" description="Copies of FCR[0]." />
  14156. <BitField start="8" size="1" name="ABEOINT" description="End of auto-baud interrupt. True if auto-baud has finished successfully and interrupt is enabled." />
  14157. <BitField start="9" size="1" name="ABTOINT" description="Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is enabled." />
  14158. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14159. </Register>
  14160. <Register start="+0x008" size="4" name="FCR" access="WriteOnly" description="FIFO Control Register. Controls USART FIFO usage and modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14161. <BitField start="0" size="1" name="FIFOEN" description="FIFO Enable.">
  14162. <Enum name="DISABLED" start="0" description="Disabled. USART FIFOs are disabled. Must not be used in the application." />
  14163. <Enum name="ENABLED" start="1" description="Enabled. Active high enable for both USART Rx and TX FIFOs and FCR[7:1] access. This bit must be set for proper USART operation. Any transition on this bit will automatically clear the USART FIFOs." />
  14164. </BitField>
  14165. <BitField start="1" size="1" name="RXFIFORES" description="RX FIFO Reset.">
  14166. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of USART FIFOs." />
  14167. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[1] will clear all bytes in USART Rx FIFO, reset the pointer logic. This bit is self-clearing." />
  14168. </BitField>
  14169. <BitField start="2" size="1" name="TXFIFORES" description="TX FIFO Reset.">
  14170. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of USART FIFOs." />
  14171. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[2] will clear all bytes in USART TX FIFO, reset the pointer logic. This bit is self-clearing." />
  14172. </BitField>
  14173. <BitField start="3" size="1" name="DMAMODE" description="DMA Mode Select. When the FIFO enable bit (bit 0 of this register) is set, this bit selects the DMA mode." />
  14174. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14175. <BitField start="6" size="2" name="RXTRIGLVL" description="RX Trigger Level. These two bits determine how many receiver USART FIFO characters must be written before an interrupt is activated.">
  14176. <Enum name="LEVEL_0" start="0x0" description="Level 0. Trigger level 0 (1 character or 0x01)." />
  14177. <Enum name="LEVEL_1" start="0x1" description="Level 1. Trigger level 1 (4 characters or 0x04)." />
  14178. <Enum name="LEVEL_2" start="0x2" description="Level 2. Trigger level 2 (8 characters or 0x08)." />
  14179. <Enum name="LEVEL_3" start="0x3" description="Level 3. Trigger level 3 (14 characters or 0x0E)." />
  14180. </BitField>
  14181. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14182. </Register>
  14183. <Register start="+0x00C" size="4" name="LCR" access="Read/Write" description="Line Control Register. Contains controls for frame formatting and break generation." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14184. <BitField start="0" size="2" name="WLS" description="Word Length Select.">
  14185. <Enum name="5_BIT_CHARACTER_LENG" start="0x0" description="5-bit character length." />
  14186. <Enum name="6_BIT_CHARACTER_LENG" start="0x1" description="6-bit character length." />
  14187. <Enum name="7_BIT_CHARACTER_LENG" start="0x2" description="7-bit character length." />
  14188. <Enum name="8_BIT_CHARACTER_LENG" start="0x3" description="8-bit character length." />
  14189. </BitField>
  14190. <BitField start="2" size="1" name="SBS" description="Stop Bit Select.">
  14191. <Enum name="1_STOP_BIT" start="0" description="1 stop bit." />
  14192. <Enum name="2_STOP_BITS_1" start="1" description="2 stop bits (1.5 if LCR[1:0]=00)." />
  14193. </BitField>
  14194. <BitField start="3" size="1" name="PE" description="Parity Enable">
  14195. <Enum name="DISABLE_PARITY_GENER" start="0" description="Disable parity generation and checking." />
  14196. <Enum name="ENABLE_PARITY_GENERA" start="1" description="Enable parity generation and checking." />
  14197. </BitField>
  14198. <BitField start="4" size="2" name="PS" description="Parity Select.">
  14199. <Enum name="ODD_PARITY" start="0x0" description="Odd parity. Number of 1s in the transmitted character and the attached parity bit will be odd." />
  14200. <Enum name="EVEN_PARITY" start="0x1" description="Even Parity. Number of 1s in the transmitted character and the attached parity bit will be even." />
  14201. <Enum name="FORCE_HIGH" start="0x2" description="Force HIGH. Forced 1 stick parity." />
  14202. <Enum name="FORCE_LOW" start="0x3" description="Force LOW. Forced 0 stick parity." />
  14203. </BitField>
  14204. <BitField start="6" size="1" name="BC" description="Break Control.">
  14205. <Enum name="DISABLED" start="0" description="Disabled. Disable break transmission." />
  14206. <Enum name="ENABLED" start="1" description="Enabled. Enable break transmission. Output pin USART TXD is forced to logic 0 when LCR[6] is active high." />
  14207. </BitField>
  14208. <BitField start="7" size="1" name="DLAB" description="Divisor Latch Access Bit.">
  14209. <Enum name="DISABLED" start="0" description="Disabled. Disable access to Divisor Latches." />
  14210. <Enum name="ENABLED" start="1" description="Enabled. Enable access to Divisor Latches." />
  14211. </BitField>
  14212. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14213. </Register>
  14214. <Register start="+0x014" size="4" name="LSR" access="None" description="Line Status Register. Contains flags for transmit and receive status, including line errors." reset_value="0x60" reset_mask="0xFFFFFFFF">
  14215. <BitField start="0" size="1" name="RDR" description="Receiver Data Ready. LSR[0] is set when the RBR holds an unread character and is cleared when the USART RBR FIFO is empty.">
  14216. <Enum name="EMPTY" start="0" description="Empty. RBR is empty." />
  14217. <Enum name="DATA" start="1" description="Data. RBR contains valid data." />
  14218. </BitField>
  14219. <BitField start="1" size="1" name="OE" description="Overrun Error. The overrun error condition is set as soon as it occurs. A LSR read clears LSR[1]. LSR[1] is set when USART RSR has a new character assembled and the USART RBR FIFO is full. In this case, the USART RBR FIFO will not be overwritten and the character in the USART RSR will be lost.">
  14220. <Enum name="INACTIVE" start="0" description="Inactive. Overrun error status is inactive." />
  14221. <Enum name="ACTIVE" start="1" description="Active. Overrun error status is active." />
  14222. </BitField>
  14223. <BitField start="2" size="1" name="PE" description="Parity Error. When the parity bit of a received character is in the wrong state, a parity error occurs. A LSR read clears LSR[2]. Time of parity error detection is dependent on FCR[0]. Note: A parity error is associated with the character at the top of the USART RBR FIFO.">
  14224. <Enum name="INACTIVE" start="0" description="Inactive. Parity error status is inactive." />
  14225. <Enum name="ACTIVE" start="1" description="Active. Parity error status is active." />
  14226. </BitField>
  14227. <BitField start="3" size="1" name="FE" description="Framing Error. When the stop bit of a received character is a logic 0, a framing error occurs. A LSR read clears LSR[3]. The time of the framing error detection is dependent on FCR0. Upon detection of a framing error, the RX will attempt to re-synchronize to the data and assume that the bad stop bit is actually an early start bit. However, it cannot be assumed that the next received byte will be correct even if there is no Framing Error. Note: A framing error is associated with the character at the top of the USART RBR FIFO.">
  14228. <Enum name="INACTIVE" start="0" description="Inactive. Framing error status is inactive." />
  14229. <Enum name="ACTIVE" start="1" description="Active. Framing error status is active." />
  14230. </BitField>
  14231. <BitField start="4" size="1" name="BI" description="Break Interrupt. When RXD1 is held in the spacing state (all zeros) for one full character transmission (start, data, parity, stop), a break interrupt occurs. Once the break condition has been detected, the receiver goes idle until RXD1 goes to marking state (all ones). A LSR read clears this status bit. The time of break detection is dependent on FCR[0]. Note: The break interrupt is associated with the character at the top of the USART RBR FIFO.">
  14232. <Enum name="INACTIVE" start="0" description="Inactive. Break interrupt status is inactive." />
  14233. <Enum name="ACTIVE" start="1" description="Active. Break interrupt status is active." />
  14234. </BitField>
  14235. <BitField start="5" size="1" name="THRE" description="Transmitter Holding Register Empty. THRE is set immediately upon detection of an empty USART THR and is cleared on a THR write.">
  14236. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR contains valid data." />
  14237. <Enum name="EMPTY" start="1" description="Empty. THR is empty." />
  14238. </BitField>
  14239. <BitField start="6" size="1" name="TEMT" description="Transmitter Empty. TEMT is set when both THR and TSR are empty; TEMT is cleared when either the TSR or the THR contain valid data.">
  14240. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR and/or the TSR contains valid data." />
  14241. <Enum name="EMPTY" start="1" description="Empty. THR and the TSR are empty." />
  14242. </BitField>
  14243. <BitField start="7" size="1" name="RXFE" description="Error in RX FIFO. LSR[7] is set when a character with a RX error such as framing error, parity error or break interrupt, is loaded into the RBR. This bit is cleared when the LSR register is read and there are no subsequent errors in the USART FIFO.">
  14244. <Enum name="NO_ERROR" start="0" description="No error. RBR contains no USART RX errors or FCR[0]=0." />
  14245. <Enum name="ERROR" start="1" description="Error. USART RBR contains at least one USART RX error." />
  14246. </BitField>
  14247. <BitField start="8" size="1" name="TXERR" description="Error in transmitted character. A NACK response is given by the receiver in Smart card T=0 mode. This bit is cleared when the LSR register is read.">
  14248. <Enum name="NO_ERROR" start="0" description="No error. No error (normal default condition)." />
  14249. <Enum name="NACK" start="1" description="NACK. A NACK response is received during Smart card T=0 operation." />
  14250. </BitField>
  14251. <BitField start="9" size="23" name="RESERVED" description="Reserved" />
  14252. </Register>
  14253. <Register start="+0x01C" size="4" name="SCR" access="Read/Write" description="Scratch Pad Register. Eight-bit temporary storage for software." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14254. <BitField start="0" size="8" name="PAD" description="Scratch pad. A readable, writable byte." />
  14255. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14256. </Register>
  14257. <Register start="+0x020" size="4" name="ACR" access="Read/Write" description="Auto-baud Control Register. Contains controls for the auto-baud feature." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14258. <BitField start="0" size="1" name="START" description="Start bit. This bit is automatically cleared after auto-baud completion.">
  14259. <Enum name="STOP" start="0" description="Stop. Auto-baud stop (auto-baud is not running)." />
  14260. <Enum name="START" start="1" description="Start. Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is automatically cleared after auto-baud completion." />
  14261. </BitField>
  14262. <BitField start="1" size="1" name="MODE" description="Auto-baud mode select bit.">
  14263. <Enum name="MODE_0" start="0" description="Mode 0." />
  14264. <Enum name="MODE_1" start="1" description="Mode 1." />
  14265. </BitField>
  14266. <BitField start="2" size="1" name="AUTORESTART" description="Restart bit.">
  14267. <Enum name="NO_RESTART" start="0" description="No restart." />
  14268. <Enum name="RESTART" start="1" description="Restart. Restart in case of time-out (counter restarts at next USART Rx falling edge)" />
  14269. </BitField>
  14270. <BitField start="3" size="5" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14271. <BitField start="8" size="1" name="ABEOINTCLR" description="End of auto-baud interrupt clear bit (write-only).">
  14272. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  14273. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  14274. </BitField>
  14275. <BitField start="9" size="1" name="ABTOINTCLR" description="Auto-baud time-out interrupt clear bit (write-only).">
  14276. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  14277. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  14278. </BitField>
  14279. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14280. </Register>
  14281. <Register start="+0x024" size="4" name="ICR" access="Read/Write" description="IrDA control register (USART3 only)" reset_value="0x00" reset_mask="0xFFFFFFFF">
  14282. <BitField start="0" size="1" name="IRDAEN" description="IrDA mode enable.">
  14283. <Enum name="DISABLED" start="0" description="Disabled. IrDA mode on USART3 is disabled, USART3 acts as a standard USART." />
  14284. <Enum name="ENABLED" start="1" description="Enabled. IrDA mode on USART3 is enabled." />
  14285. </BitField>
  14286. <BitField start="1" size="1" name="IRDAINV" description="Serial input direction.">
  14287. <Enum name="NOT_INVERTED" start="0" description="Not inverted. The serial input is not inverted." />
  14288. <Enum name="INVERTED" start="1" description="Inverted. The serial input is inverted. This has no effect on the serial output." />
  14289. </BitField>
  14290. <BitField start="2" size="1" name="FIXPULSEEN" description="IrDA fixed pulse width mode.">
  14291. <Enum name="DISABLED" start="0" description="Disabled. IrDA fixed pulse width mode disabled." />
  14292. <Enum name="ENABLED" start="1" description="Enabled. IrDA fixed pulse width mode enabled." />
  14293. </BitField>
  14294. <BitField start="3" size="3" name="PULSEDIV" description="Configures the pulse when FixPulseEn = 1. See Table 885 for details." />
  14295. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14296. </Register>
  14297. <Register start="+0x028" size="4" name="FDR" access="Read/Write" description="Fractional Divider Register. Generates a clock input for the baud rate divider." reset_value="0x10" reset_mask="0xFFFFFFFF">
  14298. <BitField start="0" size="4" name="DIVADDVAL" description="Baud rate generation pre-scaler divisor value. If this field is 0, fractional baud rate generator will not impact the USART baud rate." />
  14299. <BitField start="4" size="4" name="MULVAL" description="Baud rate pre-scaler multiplier value. This field must be greater or equal 1 for USART to operate properly, regardless of whether the fractional baud rate generator is used or not." />
  14300. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14301. </Register>
  14302. <Register start="+0x02C" size="4" name="OSR" access="Read/Write" description="Oversampling Register. Controls the degree of oversampling during each bit time." reset_value="0xF0" reset_mask="0xFFFFFFFF">
  14303. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14304. <BitField start="1" size="3" name="OSFRAC" description="Fractional part of the oversampling ratio, in units of 1/8th of an input clock period. (001 = 0.125, ..., 111 = 0.875)" />
  14305. <BitField start="4" size="4" name="OSINT" description="Integer part of the oversampling ratio, minus 1. The reset values equate to the normal operating mode of 16 input clocks per bit time." />
  14306. <BitField start="8" size="7" name="FDINT" description="In Smart Card mode, these bits act as a more-significant extension of the OSint field, allowing an oversampling ratio up to 2048 as required by ISO7816-3. In Smart Card mode, bits 14:4 should initially be set to 371, yielding an oversampling ratio of 372." />
  14307. <BitField start="15" size="17" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14308. </Register>
  14309. <Register start="+0x040" size="4" name="HDEN" access="Read/Write" description="Half-duplex enable Register" reset_value="0" reset_mask="0x00000000">
  14310. <BitField start="0" size="1" name="HDEN" description="Half-duplex mode enable">
  14311. <Enum name="DISABLED" start="0" description="Disabled. Disable half-duplex mode." />
  14312. <Enum name="ENABLED" start="1" description="Enabled. Enable half-duplex mode." />
  14313. </BitField>
  14314. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14315. </Register>
  14316. <Register start="+0x048" size="4" name="SCICTRL" access="Read/Write" description="Smart card interface control register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  14317. <BitField start="0" size="1" name="SCIEN" description="Smart Card Interface Enable.">
  14318. <Enum name="DISABLED" start="0" description="Disabled. Smart card interface disabled." />
  14319. <Enum name="ENABLED" start="1" description="Enabled. synchronous half duplex smart card interface is enabled." />
  14320. </BitField>
  14321. <BitField start="1" size="1" name="NACKDIS" description="NACK response disable. Only applicable in T=0.">
  14322. <Enum name="ENABLED" start="0" description="Enabled. A NACK response is enabled." />
  14323. <Enum name="DISABLED" start="1" description="Disabled. A NACK response is inhibited." />
  14324. </BitField>
  14325. <BitField start="2" size="1" name="PROTSEL" description="Protocol selection as defined in the ISO7816-3 standard.">
  14326. <Enum name="T_EQ_0" start="0" description="T = 0" />
  14327. <Enum name="T_EQ_1" start="1" description="T = 1" />
  14328. </BitField>
  14329. <BitField start="3" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14330. <BitField start="5" size="3" name="TXRETRY" description="Maximum number of retransmissions in case of a negative acknowledge (protocol T=0). When the retry counter is exceeded, the USART will be locked until the FIFO is cleared. A TX error interrupt is generated when enabled." />
  14331. <BitField start="8" size="8" name="GUARDTIME" description="Extra guard time. No extra guard time (0x0) results in a standard guard time as defined in ISO 7816-3, depending on the protocol type. A guard time of 0xFF indicates a minimal guard time as defined for the selected protocol." />
  14332. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14333. </Register>
  14334. <Register start="+0x04C" size="4" name="RS485CTRL" access="Read/Write" description="RS-485/EIA-485 Control. Contains controls to configure various aspects of RS-485/EIA-485 modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14335. <BitField start="0" size="1" name="NMMEN" description="NMM enable.">
  14336. <Enum name="DISABLED" start="0" description="Disabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is disabled." />
  14337. <Enum name="ENABLED" start="1" description="Enabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is enabled. In this mode, an address is detected when a received byte causes the USART to set the parity error and generate an interrupt." />
  14338. </BitField>
  14339. <BitField start="1" size="1" name="RXDIS" description="Receiver enable.">
  14340. <Enum name="ENABLED" start="0" description="Enabled. The receiver is enabled." />
  14341. <Enum name="DISABLED" start="1" description="Disabled.The receiver is disabled." />
  14342. </BitField>
  14343. <BitField start="2" size="1" name="AADEN" description="AAD enable">
  14344. <Enum name="DISABLED" start="0" description="Disabled. Auto Address Detect (AAD) is disabled." />
  14345. <Enum name="ENABLED" start="1" description="Enabled. Auto Address Detect (AAD) is enabled." />
  14346. </BitField>
  14347. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  14348. <BitField start="4" size="1" name="DCTRL" description="Direction control for DIR pin.">
  14349. <Enum name="DISABLED" start="0" description="Disabled. Disable Auto Direction Control." />
  14350. <Enum name="ENABLED" start="1" description="Enabled. Enable Auto Direction Control." />
  14351. </BitField>
  14352. <BitField start="5" size="1" name="OINV" description="Direction control pin polarity. This bit reverses the polarity of the direction control signal on the DIR pin.">
  14353. <Enum name="LOW" start="0" description="Low. The direction control pin will be driven to logic 0 when the transmitter has data to be sent. It will be driven to logic 1 after the last bit of data has been transmitted." />
  14354. <Enum name="HIGH" start="1" description="High. The direction control pin will be driven to logic 1 when the transmitter has data to be sent. It will be driven to logic 0 after the last bit of data has been transmitted." />
  14355. </BitField>
  14356. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14357. </Register>
  14358. <Register start="+0x050" size="4" name="RS485ADRMATCH" access="Read/Write" description="RS-485/EIA-485 address match. Contains the address match value for RS-485/EIA-485 mode." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14359. <BitField start="0" size="8" name="ADRMATCH" description="Contains the address match value." />
  14360. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14361. </Register>
  14362. <Register start="+0x054" size="4" name="RS485DLY" access="Read/Write" description="RS-485/EIA-485 direction control delay." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14363. <BitField start="0" size="8" name="DLY" description="Contains the direction control delay value. This register works in conjunction with an 8-bit counter." />
  14364. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14365. </Register>
  14366. <Register start="+0x058" size="4" name="SYNCCTRL" access="Read/Write" description="Synchronous mode control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14367. <BitField start="0" size="1" name="SYNC" description="Enables synchronous mode.">
  14368. <Enum name="DISABLED" start="0" description="Disabled." />
  14369. <Enum name="ENABLED" start="1" description="Enabled." />
  14370. </BitField>
  14371. <BitField start="1" size="1" name="CSRC" description="Clock source select.">
  14372. <Enum name="SLAVE_MODE" start="0" description="Slave mode. Synchronous slave mode (SCLK in)" />
  14373. <Enum name="MASTER_MODE" start="1" description="Master mode. Synchronous master mode (SCLK out)" />
  14374. </BitField>
  14375. <BitField start="2" size="1" name="FES" description="Edge sampling.">
  14376. <Enum name="RISING" start="0" description="Rising. RxD is sampled on the rising edge of SCLK." />
  14377. <Enum name="FALLING" start="1" description="Falling. RxD is sampled on the falling edge of SCLK." />
  14378. </BitField>
  14379. <BitField start="3" size="1" name="TSBYPASS" description="Transmit synchronization bypass in synchronous slave mode.">
  14380. <Enum name="SYNCHRONIZED" start="0" description="Synchronized. The input clock is synchronized prior to being used in clock edge detection logic." />
  14381. <Enum name="NOT_SYNCHRONIZED" start="1" description="Not synchronized. The input clock is not synchronized prior to being used in clock edge detection logic. This allows for a high er input clock rate at the expense of potential metastability." />
  14382. </BitField>
  14383. <BitField start="4" size="1" name="CSCEN" description="Continuous master clock enable (used only when CSRC is 1)">
  14384. <Enum name="ON_CHARACTER" start="0" description="On character. SCLK cycles only when characters are being sent on TxD." />
  14385. <Enum name="CONTINUOUSLY" start="1" description="Continuously. SCLK runs continuously (characters can be received on RxD independently from transmission on TxD)." />
  14386. </BitField>
  14387. <BitField start="5" size="1" name="SSSDIS" description="Start/stop bits">
  14388. <Enum name="SEND" start="0" description="Send. Send start and stop bits as in other modes." />
  14389. <Enum name="DO_NOT_SEND" start="1" description="Do not send. Do not send start/stop bits." />
  14390. </BitField>
  14391. <BitField start="6" size="1" name="CCCLR" description="Continuous clock clear">
  14392. <Enum name="SOFTWARE" start="0" description="Software. CSCEN is under software control." />
  14393. <Enum name="HARDWARE" start="1" description="Hardware. Hardware clears CSCEN after each character is received." />
  14394. </BitField>
  14395. <BitField start="7" size="25" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  14396. </Register>
  14397. <Register start="+0x05C" size="4" name="TER" access="Read/Write" description="Transmit Enable Register. Turns off USART transmitter for use with software flow control." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14398. <BitField start="0" size="1" name="TXEN" description="Transmit enable. After reset transmission is enabled. When the TXEN bit is de-asserted, no data will be transmitted although data may be pending in the TSR or THR." />
  14399. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14400. </Register>
  14401. </RegisterGroup>
  14402. <RegisterGroup name="USART2" start="0x400C1000" description="USART0_2_3">
  14403. <Register start="+0x000" size="4" name="RBR" access="None" description="Receiver Buffer Register. Contains the next received character to be read (DLAB = 0)." reset_value="0" reset_mask="0x00000000">
  14404. <BitField start="0" size="8" name="RBR" description="Receiver buffer. The USART Receiver Buffer Register contains the oldest received byte in the USART RX FIFO." />
  14405. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14406. </Register>
  14407. <Register start="+0x000" size="4" name="THR" access="None" description="Transmit Holding Register. The next character to be transmitted is written here (DLAB = 0)." reset_value="0" reset_mask="0x00000000">
  14408. <BitField start="0" size="8" name="THR" description="Transmit Holding Register. Writing to the USART Transmit Holding Register causes the data to be stored in the USART transmit FIFO. The byte will be sent when it reaches the bottom of the FIFO and the transmitter is available." />
  14409. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14410. </Register>
  14411. <Register start="+0x000" size="4" name="DLL" access="Read/Write" description="Divisor Latch LSB. Least significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider (DLAB = 1)." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14412. <BitField start="0" size="8" name="DLLSB" description="Divisor latch LSB. The USART Divisor Latch LSB Register, along with the DLM register, determines the baud rate of the USART." />
  14413. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14414. </Register>
  14415. <Register start="+0x004" size="4" name="DLM" access="Read/Write" description="Divisor Latch MSB. Most significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider (DLAB = 1)." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14416. <BitField start="0" size="8" name="DLMSB" description="Divisor latch MSB. The USART Divisor Latch MSB Register, along with the DLL register, determines the baud rate of the USART." />
  14417. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14418. </Register>
  14419. <Register start="+0x004" size="4" name="IER" access="Read/Write" description="Interrupt Enable Register. Contains individual interrupt enable bits for the 7 potential USART interrupts (DLAB = 0)." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14420. <BitField start="0" size="1" name="RBRIE" description="RBR Interrupt Enable. Enables the Receive Data Available interrupt for USART. It also controls the Character Receive Time-out interrupt.">
  14421. <Enum name="DISABLE" start="0" description="Disable. Disable the RDA interrupt." />
  14422. <Enum name="ENABLE" start="1" description="Enable. Enable the RDA interrupt." />
  14423. </BitField>
  14424. <BitField start="1" size="1" name="THREIE" description="THRE Interrupt Enable. Enables the THRE interrupt for USART. The status of this interrupt can be read from LSR[5].">
  14425. <Enum name="DISABLE" start="0" description="Disable. Disable the THRE interrupt." />
  14426. <Enum name="ENABLE" start="1" description="Enable. Enable the THRE interrupt." />
  14427. </BitField>
  14428. <BitField start="2" size="1" name="RXIE" description="RX Line Interrupt Enable. Enables the USART RX line status interrupts. The status of this interrupt can be read from LSR[4:1].">
  14429. <Enum name="DISABLE" start="0" description="Disable. Disable the RX line status interrupts." />
  14430. <Enum name="ENABLE" start="1" description="Enable. Enable the RX line status interrupts." />
  14431. </BitField>
  14432. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  14433. <BitField start="4" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14434. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  14435. <BitField start="8" size="1" name="ABEOINTEN" description="Enables the end of auto-baud interrupt.">
  14436. <Enum name="DISABLE" start="0" description="Disable. Disable end of auto-baud Interrupt." />
  14437. <Enum name="ENABLE" start="1" description="Enable. Enable end of auto-baud Interrupt." />
  14438. </BitField>
  14439. <BitField start="9" size="1" name="ABTOINTEN" description="Enables the auto-baud time-out interrupt.">
  14440. <Enum name="DISABLE" start="0" description="Disable. Disable auto-baud time-out Interrupt." />
  14441. <Enum name="ENABLE" start="1" description="Enable. Enable auto-baud time-out Interrupt." />
  14442. </BitField>
  14443. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14444. </Register>
  14445. <Register start="+0x008" size="4" name="IIR" access="ReadOnly" description="Interrupt ID Register. Identifies which interrupt(s) are pending." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14446. <BitField start="0" size="1" name="INTSTATUS" description="Interrupt status. Note that IIR[0] is active low. The pending interrupt can be determined by evaluating IIR[3:1].">
  14447. <Enum name="INTERRUPT_PENDING" start="0" description="Interrupt pending. At least one interrupt is pending." />
  14448. <Enum name="NOT_PENDING" start="1" description="Not pending. No interrupt is pending." />
  14449. </BitField>
  14450. <BitField start="1" size="3" name="INTID" description="Interrupt identification. IER[3:1] identifies an interrupt corresponding to the USART Rx FIFO. All other combinations of IER[3:1] not listed below are reserved (100,101,111).">
  14451. <Enum name="RLS" start="0x3" description="RLS. Priority 1 (highest). (Highest) Receive Line Status (RLS)." />
  14452. <Enum name="RDA" start="0x2" description="RDA. Priority 2 - Receive Data Available (RDA)." />
  14453. <Enum name="CTI" start="0x6" description="CTI. Priority 2 - Character Time-out Indicator (CTI)." />
  14454. <Enum name="THRE" start="0x1" description="THRE. Priority 3 - THRE Interrupt." />
  14455. <Enum name="RESERVED" start="0x0" description="Reserved. Priority 4 (lowest) - Reserved." />
  14456. </BitField>
  14457. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14458. <BitField start="6" size="2" name="FIFOENABLE" description="Copies of FCR[0]." />
  14459. <BitField start="8" size="1" name="ABEOINT" description="End of auto-baud interrupt. True if auto-baud has finished successfully and interrupt is enabled." />
  14460. <BitField start="9" size="1" name="ABTOINT" description="Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is enabled." />
  14461. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14462. </Register>
  14463. <Register start="+0x008" size="4" name="FCR" access="WriteOnly" description="FIFO Control Register. Controls USART FIFO usage and modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14464. <BitField start="0" size="1" name="FIFOEN" description="FIFO Enable.">
  14465. <Enum name="DISABLED" start="0" description="Disabled. USART FIFOs are disabled. Must not be used in the application." />
  14466. <Enum name="ENABLED" start="1" description="Enabled. Active high enable for both USART Rx and TX FIFOs and FCR[7:1] access. This bit must be set for proper USART operation. Any transition on this bit will automatically clear the USART FIFOs." />
  14467. </BitField>
  14468. <BitField start="1" size="1" name="RXFIFORES" description="RX FIFO Reset.">
  14469. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of USART FIFOs." />
  14470. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[1] will clear all bytes in USART Rx FIFO, reset the pointer logic. This bit is self-clearing." />
  14471. </BitField>
  14472. <BitField start="2" size="1" name="TXFIFORES" description="TX FIFO Reset.">
  14473. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of USART FIFOs." />
  14474. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[2] will clear all bytes in USART TX FIFO, reset the pointer logic. This bit is self-clearing." />
  14475. </BitField>
  14476. <BitField start="3" size="1" name="DMAMODE" description="DMA Mode Select. When the FIFO enable bit (bit 0 of this register) is set, this bit selects the DMA mode." />
  14477. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14478. <BitField start="6" size="2" name="RXTRIGLVL" description="RX Trigger Level. These two bits determine how many receiver USART FIFO characters must be written before an interrupt is activated.">
  14479. <Enum name="LEVEL_0" start="0x0" description="Level 0. Trigger level 0 (1 character or 0x01)." />
  14480. <Enum name="LEVEL_1" start="0x1" description="Level 1. Trigger level 1 (4 characters or 0x04)." />
  14481. <Enum name="LEVEL_2" start="0x2" description="Level 2. Trigger level 2 (8 characters or 0x08)." />
  14482. <Enum name="LEVEL_3" start="0x3" description="Level 3. Trigger level 3 (14 characters or 0x0E)." />
  14483. </BitField>
  14484. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14485. </Register>
  14486. <Register start="+0x00C" size="4" name="LCR" access="Read/Write" description="Line Control Register. Contains controls for frame formatting and break generation." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14487. <BitField start="0" size="2" name="WLS" description="Word Length Select.">
  14488. <Enum name="5_BIT_CHARACTER_LENG" start="0x0" description="5-bit character length." />
  14489. <Enum name="6_BIT_CHARACTER_LENG" start="0x1" description="6-bit character length." />
  14490. <Enum name="7_BIT_CHARACTER_LENG" start="0x2" description="7-bit character length." />
  14491. <Enum name="8_BIT_CHARACTER_LENG" start="0x3" description="8-bit character length." />
  14492. </BitField>
  14493. <BitField start="2" size="1" name="SBS" description="Stop Bit Select.">
  14494. <Enum name="1_STOP_BIT" start="0" description="1 stop bit." />
  14495. <Enum name="2_STOP_BITS_1" start="1" description="2 stop bits (1.5 if LCR[1:0]=00)." />
  14496. </BitField>
  14497. <BitField start="3" size="1" name="PE" description="Parity Enable">
  14498. <Enum name="DISABLE_PARITY_GENER" start="0" description="Disable parity generation and checking." />
  14499. <Enum name="ENABLE_PARITY_GENERA" start="1" description="Enable parity generation and checking." />
  14500. </BitField>
  14501. <BitField start="4" size="2" name="PS" description="Parity Select.">
  14502. <Enum name="ODD_PARITY" start="0x0" description="Odd parity. Number of 1s in the transmitted character and the attached parity bit will be odd." />
  14503. <Enum name="EVEN_PARITY" start="0x1" description="Even Parity. Number of 1s in the transmitted character and the attached parity bit will be even." />
  14504. <Enum name="FORCE_HIGH" start="0x2" description="Force HIGH. Forced 1 stick parity." />
  14505. <Enum name="FORCE_LOW" start="0x3" description="Force LOW. Forced 0 stick parity." />
  14506. </BitField>
  14507. <BitField start="6" size="1" name="BC" description="Break Control.">
  14508. <Enum name="DISABLED" start="0" description="Disabled. Disable break transmission." />
  14509. <Enum name="ENABLED" start="1" description="Enabled. Enable break transmission. Output pin USART TXD is forced to logic 0 when LCR[6] is active high." />
  14510. </BitField>
  14511. <BitField start="7" size="1" name="DLAB" description="Divisor Latch Access Bit.">
  14512. <Enum name="DISABLED" start="0" description="Disabled. Disable access to Divisor Latches." />
  14513. <Enum name="ENABLED" start="1" description="Enabled. Enable access to Divisor Latches." />
  14514. </BitField>
  14515. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14516. </Register>
  14517. <Register start="+0x014" size="4" name="LSR" access="None" description="Line Status Register. Contains flags for transmit and receive status, including line errors." reset_value="0x60" reset_mask="0xFFFFFFFF">
  14518. <BitField start="0" size="1" name="RDR" description="Receiver Data Ready. LSR[0] is set when the RBR holds an unread character and is cleared when the USART RBR FIFO is empty.">
  14519. <Enum name="EMPTY" start="0" description="Empty. RBR is empty." />
  14520. <Enum name="DATA" start="1" description="Data. RBR contains valid data." />
  14521. </BitField>
  14522. <BitField start="1" size="1" name="OE" description="Overrun Error. The overrun error condition is set as soon as it occurs. A LSR read clears LSR[1]. LSR[1] is set when USART RSR has a new character assembled and the USART RBR FIFO is full. In this case, the USART RBR FIFO will not be overwritten and the character in the USART RSR will be lost.">
  14523. <Enum name="INACTIVE" start="0" description="Inactive. Overrun error status is inactive." />
  14524. <Enum name="ACTIVE" start="1" description="Active. Overrun error status is active." />
  14525. </BitField>
  14526. <BitField start="2" size="1" name="PE" description="Parity Error. When the parity bit of a received character is in the wrong state, a parity error occurs. A LSR read clears LSR[2]. Time of parity error detection is dependent on FCR[0]. Note: A parity error is associated with the character at the top of the USART RBR FIFO.">
  14527. <Enum name="INACTIVE" start="0" description="Inactive. Parity error status is inactive." />
  14528. <Enum name="ACTIVE" start="1" description="Active. Parity error status is active." />
  14529. </BitField>
  14530. <BitField start="3" size="1" name="FE" description="Framing Error. When the stop bit of a received character is a logic 0, a framing error occurs. A LSR read clears LSR[3]. The time of the framing error detection is dependent on FCR0. Upon detection of a framing error, the RX will attempt to re-synchronize to the data and assume that the bad stop bit is actually an early start bit. However, it cannot be assumed that the next received byte will be correct even if there is no Framing Error. Note: A framing error is associated with the character at the top of the USART RBR FIFO.">
  14531. <Enum name="INACTIVE" start="0" description="Inactive. Framing error status is inactive." />
  14532. <Enum name="ACTIVE" start="1" description="Active. Framing error status is active." />
  14533. </BitField>
  14534. <BitField start="4" size="1" name="BI" description="Break Interrupt. When RXD1 is held in the spacing state (all zeros) for one full character transmission (start, data, parity, stop), a break interrupt occurs. Once the break condition has been detected, the receiver goes idle until RXD1 goes to marking state (all ones). A LSR read clears this status bit. The time of break detection is dependent on FCR[0]. Note: The break interrupt is associated with the character at the top of the USART RBR FIFO.">
  14535. <Enum name="INACTIVE" start="0" description="Inactive. Break interrupt status is inactive." />
  14536. <Enum name="ACTIVE" start="1" description="Active. Break interrupt status is active." />
  14537. </BitField>
  14538. <BitField start="5" size="1" name="THRE" description="Transmitter Holding Register Empty. THRE is set immediately upon detection of an empty USART THR and is cleared on a THR write.">
  14539. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR contains valid data." />
  14540. <Enum name="EMPTY" start="1" description="Empty. THR is empty." />
  14541. </BitField>
  14542. <BitField start="6" size="1" name="TEMT" description="Transmitter Empty. TEMT is set when both THR and TSR are empty; TEMT is cleared when either the TSR or the THR contain valid data.">
  14543. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR and/or the TSR contains valid data." />
  14544. <Enum name="EMPTY" start="1" description="Empty. THR and the TSR are empty." />
  14545. </BitField>
  14546. <BitField start="7" size="1" name="RXFE" description="Error in RX FIFO. LSR[7] is set when a character with a RX error such as framing error, parity error or break interrupt, is loaded into the RBR. This bit is cleared when the LSR register is read and there are no subsequent errors in the USART FIFO.">
  14547. <Enum name="NO_ERROR" start="0" description="No error. RBR contains no USART RX errors or FCR[0]=0." />
  14548. <Enum name="ERROR" start="1" description="Error. USART RBR contains at least one USART RX error." />
  14549. </BitField>
  14550. <BitField start="8" size="1" name="TXERR" description="Error in transmitted character. A NACK response is given by the receiver in Smart card T=0 mode. This bit is cleared when the LSR register is read.">
  14551. <Enum name="NO_ERROR" start="0" description="No error. No error (normal default condition)." />
  14552. <Enum name="NACK" start="1" description="NACK. A NACK response is received during Smart card T=0 operation." />
  14553. </BitField>
  14554. <BitField start="9" size="23" name="RESERVED" description="Reserved" />
  14555. </Register>
  14556. <Register start="+0x01C" size="4" name="SCR" access="Read/Write" description="Scratch Pad Register. Eight-bit temporary storage for software." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14557. <BitField start="0" size="8" name="PAD" description="Scratch pad. A readable, writable byte." />
  14558. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14559. </Register>
  14560. <Register start="+0x020" size="4" name="ACR" access="Read/Write" description="Auto-baud Control Register. Contains controls for the auto-baud feature." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14561. <BitField start="0" size="1" name="START" description="Start bit. This bit is automatically cleared after auto-baud completion.">
  14562. <Enum name="STOP" start="0" description="Stop. Auto-baud stop (auto-baud is not running)." />
  14563. <Enum name="START" start="1" description="Start. Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is automatically cleared after auto-baud completion." />
  14564. </BitField>
  14565. <BitField start="1" size="1" name="MODE" description="Auto-baud mode select bit.">
  14566. <Enum name="MODE_0" start="0" description="Mode 0." />
  14567. <Enum name="MODE_1" start="1" description="Mode 1." />
  14568. </BitField>
  14569. <BitField start="2" size="1" name="AUTORESTART" description="Restart bit.">
  14570. <Enum name="NO_RESTART" start="0" description="No restart." />
  14571. <Enum name="RESTART" start="1" description="Restart. Restart in case of time-out (counter restarts at next USART Rx falling edge)" />
  14572. </BitField>
  14573. <BitField start="3" size="5" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14574. <BitField start="8" size="1" name="ABEOINTCLR" description="End of auto-baud interrupt clear bit (write-only).">
  14575. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  14576. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  14577. </BitField>
  14578. <BitField start="9" size="1" name="ABTOINTCLR" description="Auto-baud time-out interrupt clear bit (write-only).">
  14579. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  14580. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  14581. </BitField>
  14582. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14583. </Register>
  14584. <Register start="+0x024" size="4" name="ICR" access="Read/Write" description="IrDA control register (USART3 only)" reset_value="0x00" reset_mask="0xFFFFFFFF">
  14585. <BitField start="0" size="1" name="IRDAEN" description="IrDA mode enable.">
  14586. <Enum name="DISABLED" start="0" description="Disabled. IrDA mode on USART3 is disabled, USART3 acts as a standard USART." />
  14587. <Enum name="ENABLED" start="1" description="Enabled. IrDA mode on USART3 is enabled." />
  14588. </BitField>
  14589. <BitField start="1" size="1" name="IRDAINV" description="Serial input direction.">
  14590. <Enum name="NOT_INVERTED" start="0" description="Not inverted. The serial input is not inverted." />
  14591. <Enum name="INVERTED" start="1" description="Inverted. The serial input is inverted. This has no effect on the serial output." />
  14592. </BitField>
  14593. <BitField start="2" size="1" name="FIXPULSEEN" description="IrDA fixed pulse width mode.">
  14594. <Enum name="DISABLED" start="0" description="Disabled. IrDA fixed pulse width mode disabled." />
  14595. <Enum name="ENABLED" start="1" description="Enabled. IrDA fixed pulse width mode enabled." />
  14596. </BitField>
  14597. <BitField start="3" size="3" name="PULSEDIV" description="Configures the pulse when FixPulseEn = 1. See Table 885 for details." />
  14598. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14599. </Register>
  14600. <Register start="+0x028" size="4" name="FDR" access="Read/Write" description="Fractional Divider Register. Generates a clock input for the baud rate divider." reset_value="0x10" reset_mask="0xFFFFFFFF">
  14601. <BitField start="0" size="4" name="DIVADDVAL" description="Baud rate generation pre-scaler divisor value. If this field is 0, fractional baud rate generator will not impact the USART baud rate." />
  14602. <BitField start="4" size="4" name="MULVAL" description="Baud rate pre-scaler multiplier value. This field must be greater or equal 1 for USART to operate properly, regardless of whether the fractional baud rate generator is used or not." />
  14603. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14604. </Register>
  14605. <Register start="+0x02C" size="4" name="OSR" access="Read/Write" description="Oversampling Register. Controls the degree of oversampling during each bit time." reset_value="0xF0" reset_mask="0xFFFFFFFF">
  14606. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14607. <BitField start="1" size="3" name="OSFRAC" description="Fractional part of the oversampling ratio, in units of 1/8th of an input clock period. (001 = 0.125, ..., 111 = 0.875)" />
  14608. <BitField start="4" size="4" name="OSINT" description="Integer part of the oversampling ratio, minus 1. The reset values equate to the normal operating mode of 16 input clocks per bit time." />
  14609. <BitField start="8" size="7" name="FDINT" description="In Smart Card mode, these bits act as a more-significant extension of the OSint field, allowing an oversampling ratio up to 2048 as required by ISO7816-3. In Smart Card mode, bits 14:4 should initially be set to 371, yielding an oversampling ratio of 372." />
  14610. <BitField start="15" size="17" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14611. </Register>
  14612. <Register start="+0x040" size="4" name="HDEN" access="Read/Write" description="Half-duplex enable Register" reset_value="0" reset_mask="0x00000000">
  14613. <BitField start="0" size="1" name="HDEN" description="Half-duplex mode enable">
  14614. <Enum name="DISABLED" start="0" description="Disabled. Disable half-duplex mode." />
  14615. <Enum name="ENABLED" start="1" description="Enabled. Enable half-duplex mode." />
  14616. </BitField>
  14617. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14618. </Register>
  14619. <Register start="+0x048" size="4" name="SCICTRL" access="Read/Write" description="Smart card interface control register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  14620. <BitField start="0" size="1" name="SCIEN" description="Smart Card Interface Enable.">
  14621. <Enum name="DISABLED" start="0" description="Disabled. Smart card interface disabled." />
  14622. <Enum name="ENABLED" start="1" description="Enabled. synchronous half duplex smart card interface is enabled." />
  14623. </BitField>
  14624. <BitField start="1" size="1" name="NACKDIS" description="NACK response disable. Only applicable in T=0.">
  14625. <Enum name="ENABLED" start="0" description="Enabled. A NACK response is enabled." />
  14626. <Enum name="DISABLED" start="1" description="Disabled. A NACK response is inhibited." />
  14627. </BitField>
  14628. <BitField start="2" size="1" name="PROTSEL" description="Protocol selection as defined in the ISO7816-3 standard.">
  14629. <Enum name="T_EQ_0" start="0" description="T = 0" />
  14630. <Enum name="T_EQ_1" start="1" description="T = 1" />
  14631. </BitField>
  14632. <BitField start="3" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14633. <BitField start="5" size="3" name="TXRETRY" description="Maximum number of retransmissions in case of a negative acknowledge (protocol T=0). When the retry counter is exceeded, the USART will be locked until the FIFO is cleared. A TX error interrupt is generated when enabled." />
  14634. <BitField start="8" size="8" name="GUARDTIME" description="Extra guard time. No extra guard time (0x0) results in a standard guard time as defined in ISO 7816-3, depending on the protocol type. A guard time of 0xFF indicates a minimal guard time as defined for the selected protocol." />
  14635. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14636. </Register>
  14637. <Register start="+0x04C" size="4" name="RS485CTRL" access="Read/Write" description="RS-485/EIA-485 Control. Contains controls to configure various aspects of RS-485/EIA-485 modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14638. <BitField start="0" size="1" name="NMMEN" description="NMM enable.">
  14639. <Enum name="DISABLED" start="0" description="Disabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is disabled." />
  14640. <Enum name="ENABLED" start="1" description="Enabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is enabled. In this mode, an address is detected when a received byte causes the USART to set the parity error and generate an interrupt." />
  14641. </BitField>
  14642. <BitField start="1" size="1" name="RXDIS" description="Receiver enable.">
  14643. <Enum name="ENABLED" start="0" description="Enabled. The receiver is enabled." />
  14644. <Enum name="DISABLED" start="1" description="Disabled.The receiver is disabled." />
  14645. </BitField>
  14646. <BitField start="2" size="1" name="AADEN" description="AAD enable">
  14647. <Enum name="DISABLED" start="0" description="Disabled. Auto Address Detect (AAD) is disabled." />
  14648. <Enum name="ENABLED" start="1" description="Enabled. Auto Address Detect (AAD) is enabled." />
  14649. </BitField>
  14650. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  14651. <BitField start="4" size="1" name="DCTRL" description="Direction control for DIR pin.">
  14652. <Enum name="DISABLED" start="0" description="Disabled. Disable Auto Direction Control." />
  14653. <Enum name="ENABLED" start="1" description="Enabled. Enable Auto Direction Control." />
  14654. </BitField>
  14655. <BitField start="5" size="1" name="OINV" description="Direction control pin polarity. This bit reverses the polarity of the direction control signal on the DIR pin.">
  14656. <Enum name="LOW" start="0" description="Low. The direction control pin will be driven to logic 0 when the transmitter has data to be sent. It will be driven to logic 1 after the last bit of data has been transmitted." />
  14657. <Enum name="HIGH" start="1" description="High. The direction control pin will be driven to logic 1 when the transmitter has data to be sent. It will be driven to logic 0 after the last bit of data has been transmitted." />
  14658. </BitField>
  14659. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14660. </Register>
  14661. <Register start="+0x050" size="4" name="RS485ADRMATCH" access="Read/Write" description="RS-485/EIA-485 address match. Contains the address match value for RS-485/EIA-485 mode." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14662. <BitField start="0" size="8" name="ADRMATCH" description="Contains the address match value." />
  14663. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14664. </Register>
  14665. <Register start="+0x054" size="4" name="RS485DLY" access="Read/Write" description="RS-485/EIA-485 direction control delay." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14666. <BitField start="0" size="8" name="DLY" description="Contains the direction control delay value. This register works in conjunction with an 8-bit counter." />
  14667. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14668. </Register>
  14669. <Register start="+0x058" size="4" name="SYNCCTRL" access="Read/Write" description="Synchronous mode control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14670. <BitField start="0" size="1" name="SYNC" description="Enables synchronous mode.">
  14671. <Enum name="DISABLED" start="0" description="Disabled." />
  14672. <Enum name="ENABLED" start="1" description="Enabled." />
  14673. </BitField>
  14674. <BitField start="1" size="1" name="CSRC" description="Clock source select.">
  14675. <Enum name="SLAVE_MODE" start="0" description="Slave mode. Synchronous slave mode (SCLK in)" />
  14676. <Enum name="MASTER_MODE" start="1" description="Master mode. Synchronous master mode (SCLK out)" />
  14677. </BitField>
  14678. <BitField start="2" size="1" name="FES" description="Edge sampling.">
  14679. <Enum name="RISING" start="0" description="Rising. RxD is sampled on the rising edge of SCLK." />
  14680. <Enum name="FALLING" start="1" description="Falling. RxD is sampled on the falling edge of SCLK." />
  14681. </BitField>
  14682. <BitField start="3" size="1" name="TSBYPASS" description="Transmit synchronization bypass in synchronous slave mode.">
  14683. <Enum name="SYNCHRONIZED" start="0" description="Synchronized. The input clock is synchronized prior to being used in clock edge detection logic." />
  14684. <Enum name="NOT_SYNCHRONIZED" start="1" description="Not synchronized. The input clock is not synchronized prior to being used in clock edge detection logic. This allows for a high er input clock rate at the expense of potential metastability." />
  14685. </BitField>
  14686. <BitField start="4" size="1" name="CSCEN" description="Continuous master clock enable (used only when CSRC is 1)">
  14687. <Enum name="ON_CHARACTER" start="0" description="On character. SCLK cycles only when characters are being sent on TxD." />
  14688. <Enum name="CONTINUOUSLY" start="1" description="Continuously. SCLK runs continuously (characters can be received on RxD independently from transmission on TxD)." />
  14689. </BitField>
  14690. <BitField start="5" size="1" name="SSSDIS" description="Start/stop bits">
  14691. <Enum name="SEND" start="0" description="Send. Send start and stop bits as in other modes." />
  14692. <Enum name="DO_NOT_SEND" start="1" description="Do not send. Do not send start/stop bits." />
  14693. </BitField>
  14694. <BitField start="6" size="1" name="CCCLR" description="Continuous clock clear">
  14695. <Enum name="SOFTWARE" start="0" description="Software. CSCEN is under software control." />
  14696. <Enum name="HARDWARE" start="1" description="Hardware. Hardware clears CSCEN after each character is received." />
  14697. </BitField>
  14698. <BitField start="7" size="25" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  14699. </Register>
  14700. <Register start="+0x05C" size="4" name="TER" access="Read/Write" description="Transmit Enable Register. Turns off USART transmitter for use with software flow control." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14701. <BitField start="0" size="1" name="TXEN" description="Transmit enable. After reset transmission is enabled. When the TXEN bit is de-asserted, no data will be transmitted although data may be pending in the TSR or THR." />
  14702. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14703. </Register>
  14704. </RegisterGroup>
  14705. <RegisterGroup name="USART3" start="0x400C2000" description="USART0_2_3">
  14706. <Register start="+0x000" size="4" name="RBR" access="None" description="Receiver Buffer Register. Contains the next received character to be read (DLAB = 0)." reset_value="0" reset_mask="0x00000000">
  14707. <BitField start="0" size="8" name="RBR" description="Receiver buffer. The USART Receiver Buffer Register contains the oldest received byte in the USART RX FIFO." />
  14708. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14709. </Register>
  14710. <Register start="+0x000" size="4" name="THR" access="None" description="Transmit Holding Register. The next character to be transmitted is written here (DLAB = 0)." reset_value="0" reset_mask="0x00000000">
  14711. <BitField start="0" size="8" name="THR" description="Transmit Holding Register. Writing to the USART Transmit Holding Register causes the data to be stored in the USART transmit FIFO. The byte will be sent when it reaches the bottom of the FIFO and the transmitter is available." />
  14712. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14713. </Register>
  14714. <Register start="+0x000" size="4" name="DLL" access="Read/Write" description="Divisor Latch LSB. Least significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider (DLAB = 1)." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14715. <BitField start="0" size="8" name="DLLSB" description="Divisor latch LSB. The USART Divisor Latch LSB Register, along with the DLM register, determines the baud rate of the USART." />
  14716. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14717. </Register>
  14718. <Register start="+0x004" size="4" name="DLM" access="Read/Write" description="Divisor Latch MSB. Most significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider (DLAB = 1)." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14719. <BitField start="0" size="8" name="DLMSB" description="Divisor latch MSB. The USART Divisor Latch MSB Register, along with the DLL register, determines the baud rate of the USART." />
  14720. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14721. </Register>
  14722. <Register start="+0x004" size="4" name="IER" access="Read/Write" description="Interrupt Enable Register. Contains individual interrupt enable bits for the 7 potential USART interrupts (DLAB = 0)." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14723. <BitField start="0" size="1" name="RBRIE" description="RBR Interrupt Enable. Enables the Receive Data Available interrupt for USART. It also controls the Character Receive Time-out interrupt.">
  14724. <Enum name="DISABLE" start="0" description="Disable. Disable the RDA interrupt." />
  14725. <Enum name="ENABLE" start="1" description="Enable. Enable the RDA interrupt." />
  14726. </BitField>
  14727. <BitField start="1" size="1" name="THREIE" description="THRE Interrupt Enable. Enables the THRE interrupt for USART. The status of this interrupt can be read from LSR[5].">
  14728. <Enum name="DISABLE" start="0" description="Disable. Disable the THRE interrupt." />
  14729. <Enum name="ENABLE" start="1" description="Enable. Enable the THRE interrupt." />
  14730. </BitField>
  14731. <BitField start="2" size="1" name="RXIE" description="RX Line Interrupt Enable. Enables the USART RX line status interrupts. The status of this interrupt can be read from LSR[4:1].">
  14732. <Enum name="DISABLE" start="0" description="Disable. Disable the RX line status interrupts." />
  14733. <Enum name="ENABLE" start="1" description="Enable. Enable the RX line status interrupts." />
  14734. </BitField>
  14735. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  14736. <BitField start="4" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14737. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  14738. <BitField start="8" size="1" name="ABEOINTEN" description="Enables the end of auto-baud interrupt.">
  14739. <Enum name="DISABLE" start="0" description="Disable. Disable end of auto-baud Interrupt." />
  14740. <Enum name="ENABLE" start="1" description="Enable. Enable end of auto-baud Interrupt." />
  14741. </BitField>
  14742. <BitField start="9" size="1" name="ABTOINTEN" description="Enables the auto-baud time-out interrupt.">
  14743. <Enum name="DISABLE" start="0" description="Disable. Disable auto-baud time-out Interrupt." />
  14744. <Enum name="ENABLE" start="1" description="Enable. Enable auto-baud time-out Interrupt." />
  14745. </BitField>
  14746. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14747. </Register>
  14748. <Register start="+0x008" size="4" name="IIR" access="ReadOnly" description="Interrupt ID Register. Identifies which interrupt(s) are pending." reset_value="0x01" reset_mask="0xFFFFFFFF">
  14749. <BitField start="0" size="1" name="INTSTATUS" description="Interrupt status. Note that IIR[0] is active low. The pending interrupt can be determined by evaluating IIR[3:1].">
  14750. <Enum name="INTERRUPT_PENDING" start="0" description="Interrupt pending. At least one interrupt is pending." />
  14751. <Enum name="NOT_PENDING" start="1" description="Not pending. No interrupt is pending." />
  14752. </BitField>
  14753. <BitField start="1" size="3" name="INTID" description="Interrupt identification. IER[3:1] identifies an interrupt corresponding to the USART Rx FIFO. All other combinations of IER[3:1] not listed below are reserved (100,101,111).">
  14754. <Enum name="RLS" start="0x3" description="RLS. Priority 1 (highest). (Highest) Receive Line Status (RLS)." />
  14755. <Enum name="RDA" start="0x2" description="RDA. Priority 2 - Receive Data Available (RDA)." />
  14756. <Enum name="CTI" start="0x6" description="CTI. Priority 2 - Character Time-out Indicator (CTI)." />
  14757. <Enum name="THRE" start="0x1" description="THRE. Priority 3 - THRE Interrupt." />
  14758. <Enum name="RESERVED" start="0x0" description="Reserved. Priority 4 (lowest) - Reserved." />
  14759. </BitField>
  14760. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14761. <BitField start="6" size="2" name="FIFOENABLE" description="Copies of FCR[0]." />
  14762. <BitField start="8" size="1" name="ABEOINT" description="End of auto-baud interrupt. True if auto-baud has finished successfully and interrupt is enabled." />
  14763. <BitField start="9" size="1" name="ABTOINT" description="Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is enabled." />
  14764. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14765. </Register>
  14766. <Register start="+0x008" size="4" name="FCR" access="WriteOnly" description="FIFO Control Register. Controls USART FIFO usage and modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14767. <BitField start="0" size="1" name="FIFOEN" description="FIFO Enable.">
  14768. <Enum name="DISABLED" start="0" description="Disabled. USART FIFOs are disabled. Must not be used in the application." />
  14769. <Enum name="ENABLED" start="1" description="Enabled. Active high enable for both USART Rx and TX FIFOs and FCR[7:1] access. This bit must be set for proper USART operation. Any transition on this bit will automatically clear the USART FIFOs." />
  14770. </BitField>
  14771. <BitField start="1" size="1" name="RXFIFORES" description="RX FIFO Reset.">
  14772. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of USART FIFOs." />
  14773. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[1] will clear all bytes in USART Rx FIFO, reset the pointer logic. This bit is self-clearing." />
  14774. </BitField>
  14775. <BitField start="2" size="1" name="TXFIFORES" description="TX FIFO Reset.">
  14776. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of USART FIFOs." />
  14777. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[2] will clear all bytes in USART TX FIFO, reset the pointer logic. This bit is self-clearing." />
  14778. </BitField>
  14779. <BitField start="3" size="1" name="DMAMODE" description="DMA Mode Select. When the FIFO enable bit (bit 0 of this register) is set, this bit selects the DMA mode." />
  14780. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14781. <BitField start="6" size="2" name="RXTRIGLVL" description="RX Trigger Level. These two bits determine how many receiver USART FIFO characters must be written before an interrupt is activated.">
  14782. <Enum name="LEVEL_0" start="0x0" description="Level 0. Trigger level 0 (1 character or 0x01)." />
  14783. <Enum name="LEVEL_1" start="0x1" description="Level 1. Trigger level 1 (4 characters or 0x04)." />
  14784. <Enum name="LEVEL_2" start="0x2" description="Level 2. Trigger level 2 (8 characters or 0x08)." />
  14785. <Enum name="LEVEL_3" start="0x3" description="Level 3. Trigger level 3 (14 characters or 0x0E)." />
  14786. </BitField>
  14787. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14788. </Register>
  14789. <Register start="+0x00C" size="4" name="LCR" access="Read/Write" description="Line Control Register. Contains controls for frame formatting and break generation." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14790. <BitField start="0" size="2" name="WLS" description="Word Length Select.">
  14791. <Enum name="5_BIT_CHARACTER_LENG" start="0x0" description="5-bit character length." />
  14792. <Enum name="6_BIT_CHARACTER_LENG" start="0x1" description="6-bit character length." />
  14793. <Enum name="7_BIT_CHARACTER_LENG" start="0x2" description="7-bit character length." />
  14794. <Enum name="8_BIT_CHARACTER_LENG" start="0x3" description="8-bit character length." />
  14795. </BitField>
  14796. <BitField start="2" size="1" name="SBS" description="Stop Bit Select.">
  14797. <Enum name="1_STOP_BIT" start="0" description="1 stop bit." />
  14798. <Enum name="2_STOP_BITS_1" start="1" description="2 stop bits (1.5 if LCR[1:0]=00)." />
  14799. </BitField>
  14800. <BitField start="3" size="1" name="PE" description="Parity Enable">
  14801. <Enum name="DISABLE_PARITY_GENER" start="0" description="Disable parity generation and checking." />
  14802. <Enum name="ENABLE_PARITY_GENERA" start="1" description="Enable parity generation and checking." />
  14803. </BitField>
  14804. <BitField start="4" size="2" name="PS" description="Parity Select.">
  14805. <Enum name="ODD_PARITY" start="0x0" description="Odd parity. Number of 1s in the transmitted character and the attached parity bit will be odd." />
  14806. <Enum name="EVEN_PARITY" start="0x1" description="Even Parity. Number of 1s in the transmitted character and the attached parity bit will be even." />
  14807. <Enum name="FORCE_HIGH" start="0x2" description="Force HIGH. Forced 1 stick parity." />
  14808. <Enum name="FORCE_LOW" start="0x3" description="Force LOW. Forced 0 stick parity." />
  14809. </BitField>
  14810. <BitField start="6" size="1" name="BC" description="Break Control.">
  14811. <Enum name="DISABLED" start="0" description="Disabled. Disable break transmission." />
  14812. <Enum name="ENABLED" start="1" description="Enabled. Enable break transmission. Output pin USART TXD is forced to logic 0 when LCR[6] is active high." />
  14813. </BitField>
  14814. <BitField start="7" size="1" name="DLAB" description="Divisor Latch Access Bit.">
  14815. <Enum name="DISABLED" start="0" description="Disabled. Disable access to Divisor Latches." />
  14816. <Enum name="ENABLED" start="1" description="Enabled. Enable access to Divisor Latches." />
  14817. </BitField>
  14818. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14819. </Register>
  14820. <Register start="+0x014" size="4" name="LSR" access="None" description="Line Status Register. Contains flags for transmit and receive status, including line errors." reset_value="0x60" reset_mask="0xFFFFFFFF">
  14821. <BitField start="0" size="1" name="RDR" description="Receiver Data Ready. LSR[0] is set when the RBR holds an unread character and is cleared when the USART RBR FIFO is empty.">
  14822. <Enum name="EMPTY" start="0" description="Empty. RBR is empty." />
  14823. <Enum name="DATA" start="1" description="Data. RBR contains valid data." />
  14824. </BitField>
  14825. <BitField start="1" size="1" name="OE" description="Overrun Error. The overrun error condition is set as soon as it occurs. A LSR read clears LSR[1]. LSR[1] is set when USART RSR has a new character assembled and the USART RBR FIFO is full. In this case, the USART RBR FIFO will not be overwritten and the character in the USART RSR will be lost.">
  14826. <Enum name="INACTIVE" start="0" description="Inactive. Overrun error status is inactive." />
  14827. <Enum name="ACTIVE" start="1" description="Active. Overrun error status is active." />
  14828. </BitField>
  14829. <BitField start="2" size="1" name="PE" description="Parity Error. When the parity bit of a received character is in the wrong state, a parity error occurs. A LSR read clears LSR[2]. Time of parity error detection is dependent on FCR[0]. Note: A parity error is associated with the character at the top of the USART RBR FIFO.">
  14830. <Enum name="INACTIVE" start="0" description="Inactive. Parity error status is inactive." />
  14831. <Enum name="ACTIVE" start="1" description="Active. Parity error status is active." />
  14832. </BitField>
  14833. <BitField start="3" size="1" name="FE" description="Framing Error. When the stop bit of a received character is a logic 0, a framing error occurs. A LSR read clears LSR[3]. The time of the framing error detection is dependent on FCR0. Upon detection of a framing error, the RX will attempt to re-synchronize to the data and assume that the bad stop bit is actually an early start bit. However, it cannot be assumed that the next received byte will be correct even if there is no Framing Error. Note: A framing error is associated with the character at the top of the USART RBR FIFO.">
  14834. <Enum name="INACTIVE" start="0" description="Inactive. Framing error status is inactive." />
  14835. <Enum name="ACTIVE" start="1" description="Active. Framing error status is active." />
  14836. </BitField>
  14837. <BitField start="4" size="1" name="BI" description="Break Interrupt. When RXD1 is held in the spacing state (all zeros) for one full character transmission (start, data, parity, stop), a break interrupt occurs. Once the break condition has been detected, the receiver goes idle until RXD1 goes to marking state (all ones). A LSR read clears this status bit. The time of break detection is dependent on FCR[0]. Note: The break interrupt is associated with the character at the top of the USART RBR FIFO.">
  14838. <Enum name="INACTIVE" start="0" description="Inactive. Break interrupt status is inactive." />
  14839. <Enum name="ACTIVE" start="1" description="Active. Break interrupt status is active." />
  14840. </BitField>
  14841. <BitField start="5" size="1" name="THRE" description="Transmitter Holding Register Empty. THRE is set immediately upon detection of an empty USART THR and is cleared on a THR write.">
  14842. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR contains valid data." />
  14843. <Enum name="EMPTY" start="1" description="Empty. THR is empty." />
  14844. </BitField>
  14845. <BitField start="6" size="1" name="TEMT" description="Transmitter Empty. TEMT is set when both THR and TSR are empty; TEMT is cleared when either the TSR or the THR contain valid data.">
  14846. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR and/or the TSR contains valid data." />
  14847. <Enum name="EMPTY" start="1" description="Empty. THR and the TSR are empty." />
  14848. </BitField>
  14849. <BitField start="7" size="1" name="RXFE" description="Error in RX FIFO. LSR[7] is set when a character with a RX error such as framing error, parity error or break interrupt, is loaded into the RBR. This bit is cleared when the LSR register is read and there are no subsequent errors in the USART FIFO.">
  14850. <Enum name="NO_ERROR" start="0" description="No error. RBR contains no USART RX errors or FCR[0]=0." />
  14851. <Enum name="ERROR" start="1" description="Error. USART RBR contains at least one USART RX error." />
  14852. </BitField>
  14853. <BitField start="8" size="1" name="TXERR" description="Error in transmitted character. A NACK response is given by the receiver in Smart card T=0 mode. This bit is cleared when the LSR register is read.">
  14854. <Enum name="NO_ERROR" start="0" description="No error. No error (normal default condition)." />
  14855. <Enum name="NACK" start="1" description="NACK. A NACK response is received during Smart card T=0 operation." />
  14856. </BitField>
  14857. <BitField start="9" size="23" name="RESERVED" description="Reserved" />
  14858. </Register>
  14859. <Register start="+0x01C" size="4" name="SCR" access="Read/Write" description="Scratch Pad Register. Eight-bit temporary storage for software." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14860. <BitField start="0" size="8" name="PAD" description="Scratch pad. A readable, writable byte." />
  14861. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14862. </Register>
  14863. <Register start="+0x020" size="4" name="ACR" access="Read/Write" description="Auto-baud Control Register. Contains controls for the auto-baud feature." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14864. <BitField start="0" size="1" name="START" description="Start bit. This bit is automatically cleared after auto-baud completion.">
  14865. <Enum name="STOP" start="0" description="Stop. Auto-baud stop (auto-baud is not running)." />
  14866. <Enum name="START" start="1" description="Start. Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is automatically cleared after auto-baud completion." />
  14867. </BitField>
  14868. <BitField start="1" size="1" name="MODE" description="Auto-baud mode select bit.">
  14869. <Enum name="MODE_0" start="0" description="Mode 0." />
  14870. <Enum name="MODE_1" start="1" description="Mode 1." />
  14871. </BitField>
  14872. <BitField start="2" size="1" name="AUTORESTART" description="Restart bit.">
  14873. <Enum name="NO_RESTART" start="0" description="No restart." />
  14874. <Enum name="RESTART" start="1" description="Restart. Restart in case of time-out (counter restarts at next USART Rx falling edge)" />
  14875. </BitField>
  14876. <BitField start="3" size="5" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14877. <BitField start="8" size="1" name="ABEOINTCLR" description="End of auto-baud interrupt clear bit (write-only).">
  14878. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  14879. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  14880. </BitField>
  14881. <BitField start="9" size="1" name="ABTOINTCLR" description="Auto-baud time-out interrupt clear bit (write-only).">
  14882. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  14883. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  14884. </BitField>
  14885. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14886. </Register>
  14887. <Register start="+0x024" size="4" name="ICR" access="Read/Write" description="IrDA control register (USART3 only)" reset_value="0x00" reset_mask="0xFFFFFFFF">
  14888. <BitField start="0" size="1" name="IRDAEN" description="IrDA mode enable.">
  14889. <Enum name="DISABLED" start="0" description="Disabled. IrDA mode on USART3 is disabled, USART3 acts as a standard USART." />
  14890. <Enum name="ENABLED" start="1" description="Enabled. IrDA mode on USART3 is enabled." />
  14891. </BitField>
  14892. <BitField start="1" size="1" name="IRDAINV" description="Serial input direction.">
  14893. <Enum name="NOT_INVERTED" start="0" description="Not inverted. The serial input is not inverted." />
  14894. <Enum name="INVERTED" start="1" description="Inverted. The serial input is inverted. This has no effect on the serial output." />
  14895. </BitField>
  14896. <BitField start="2" size="1" name="FIXPULSEEN" description="IrDA fixed pulse width mode.">
  14897. <Enum name="DISABLED" start="0" description="Disabled. IrDA fixed pulse width mode disabled." />
  14898. <Enum name="ENABLED" start="1" description="Enabled. IrDA fixed pulse width mode enabled." />
  14899. </BitField>
  14900. <BitField start="3" size="3" name="PULSEDIV" description="Configures the pulse when FixPulseEn = 1. See Table 885 for details." />
  14901. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14902. </Register>
  14903. <Register start="+0x028" size="4" name="FDR" access="Read/Write" description="Fractional Divider Register. Generates a clock input for the baud rate divider." reset_value="0x10" reset_mask="0xFFFFFFFF">
  14904. <BitField start="0" size="4" name="DIVADDVAL" description="Baud rate generation pre-scaler divisor value. If this field is 0, fractional baud rate generator will not impact the USART baud rate." />
  14905. <BitField start="4" size="4" name="MULVAL" description="Baud rate pre-scaler multiplier value. This field must be greater or equal 1 for USART to operate properly, regardless of whether the fractional baud rate generator is used or not." />
  14906. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14907. </Register>
  14908. <Register start="+0x02C" size="4" name="OSR" access="Read/Write" description="Oversampling Register. Controls the degree of oversampling during each bit time." reset_value="0xF0" reset_mask="0xFFFFFFFF">
  14909. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14910. <BitField start="1" size="3" name="OSFRAC" description="Fractional part of the oversampling ratio, in units of 1/8th of an input clock period. (001 = 0.125, ..., 111 = 0.875)" />
  14911. <BitField start="4" size="4" name="OSINT" description="Integer part of the oversampling ratio, minus 1. The reset values equate to the normal operating mode of 16 input clocks per bit time." />
  14912. <BitField start="8" size="7" name="FDINT" description="In Smart Card mode, these bits act as a more-significant extension of the OSint field, allowing an oversampling ratio up to 2048 as required by ISO7816-3. In Smart Card mode, bits 14:4 should initially be set to 371, yielding an oversampling ratio of 372." />
  14913. <BitField start="15" size="17" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14914. </Register>
  14915. <Register start="+0x040" size="4" name="HDEN" access="Read/Write" description="Half-duplex enable Register" reset_value="0" reset_mask="0x00000000">
  14916. <BitField start="0" size="1" name="HDEN" description="Half-duplex mode enable">
  14917. <Enum name="DISABLED" start="0" description="Disabled. Disable half-duplex mode." />
  14918. <Enum name="ENABLED" start="1" description="Enabled. Enable half-duplex mode." />
  14919. </BitField>
  14920. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14921. </Register>
  14922. <Register start="+0x048" size="4" name="SCICTRL" access="Read/Write" description="Smart card interface control register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  14923. <BitField start="0" size="1" name="SCIEN" description="Smart Card Interface Enable.">
  14924. <Enum name="DISABLED" start="0" description="Disabled. Smart card interface disabled." />
  14925. <Enum name="ENABLED" start="1" description="Enabled. synchronous half duplex smart card interface is enabled." />
  14926. </BitField>
  14927. <BitField start="1" size="1" name="NACKDIS" description="NACK response disable. Only applicable in T=0.">
  14928. <Enum name="ENABLED" start="0" description="Enabled. A NACK response is enabled." />
  14929. <Enum name="DISABLED" start="1" description="Disabled. A NACK response is inhibited." />
  14930. </BitField>
  14931. <BitField start="2" size="1" name="PROTSEL" description="Protocol selection as defined in the ISO7816-3 standard.">
  14932. <Enum name="T_EQ_0" start="0" description="T = 0" />
  14933. <Enum name="T_EQ_1" start="1" description="T = 1" />
  14934. </BitField>
  14935. <BitField start="3" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14936. <BitField start="5" size="3" name="TXRETRY" description="Maximum number of retransmissions in case of a negative acknowledge (protocol T=0). When the retry counter is exceeded, the USART will be locked until the FIFO is cleared. A TX error interrupt is generated when enabled." />
  14937. <BitField start="8" size="8" name="GUARDTIME" description="Extra guard time. No extra guard time (0x0) results in a standard guard time as defined in ISO 7816-3, depending on the protocol type. A guard time of 0xFF indicates a minimal guard time as defined for the selected protocol." />
  14938. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14939. </Register>
  14940. <Register start="+0x04C" size="4" name="RS485CTRL" access="Read/Write" description="RS-485/EIA-485 Control. Contains controls to configure various aspects of RS-485/EIA-485 modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14941. <BitField start="0" size="1" name="NMMEN" description="NMM enable.">
  14942. <Enum name="DISABLED" start="0" description="Disabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is disabled." />
  14943. <Enum name="ENABLED" start="1" description="Enabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is enabled. In this mode, an address is detected when a received byte causes the USART to set the parity error and generate an interrupt." />
  14944. </BitField>
  14945. <BitField start="1" size="1" name="RXDIS" description="Receiver enable.">
  14946. <Enum name="ENABLED" start="0" description="Enabled. The receiver is enabled." />
  14947. <Enum name="DISABLED" start="1" description="Disabled.The receiver is disabled." />
  14948. </BitField>
  14949. <BitField start="2" size="1" name="AADEN" description="AAD enable">
  14950. <Enum name="DISABLED" start="0" description="Disabled. Auto Address Detect (AAD) is disabled." />
  14951. <Enum name="ENABLED" start="1" description="Enabled. Auto Address Detect (AAD) is enabled." />
  14952. </BitField>
  14953. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  14954. <BitField start="4" size="1" name="DCTRL" description="Direction control for DIR pin.">
  14955. <Enum name="DISABLED" start="0" description="Disabled. Disable Auto Direction Control." />
  14956. <Enum name="ENABLED" start="1" description="Enabled. Enable Auto Direction Control." />
  14957. </BitField>
  14958. <BitField start="5" size="1" name="OINV" description="Direction control pin polarity. This bit reverses the polarity of the direction control signal on the DIR pin.">
  14959. <Enum name="LOW" start="0" description="Low. The direction control pin will be driven to logic 0 when the transmitter has data to be sent. It will be driven to logic 1 after the last bit of data has been transmitted." />
  14960. <Enum name="HIGH" start="1" description="High. The direction control pin will be driven to logic 1 when the transmitter has data to be sent. It will be driven to logic 0 after the last bit of data has been transmitted." />
  14961. </BitField>
  14962. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14963. </Register>
  14964. <Register start="+0x050" size="4" name="RS485ADRMATCH" access="Read/Write" description="RS-485/EIA-485 address match. Contains the address match value for RS-485/EIA-485 mode." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14965. <BitField start="0" size="8" name="ADRMATCH" description="Contains the address match value." />
  14966. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  14967. </Register>
  14968. <Register start="+0x054" size="4" name="RS485DLY" access="Read/Write" description="RS-485/EIA-485 direction control delay." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14969. <BitField start="0" size="8" name="DLY" description="Contains the direction control delay value. This register works in conjunction with an 8-bit counter." />
  14970. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  14971. </Register>
  14972. <Register start="+0x058" size="4" name="SYNCCTRL" access="Read/Write" description="Synchronous mode control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  14973. <BitField start="0" size="1" name="SYNC" description="Enables synchronous mode.">
  14974. <Enum name="DISABLED" start="0" description="Disabled." />
  14975. <Enum name="ENABLED" start="1" description="Enabled." />
  14976. </BitField>
  14977. <BitField start="1" size="1" name="CSRC" description="Clock source select.">
  14978. <Enum name="SLAVE_MODE" start="0" description="Slave mode. Synchronous slave mode (SCLK in)" />
  14979. <Enum name="MASTER_MODE" start="1" description="Master mode. Synchronous master mode (SCLK out)" />
  14980. </BitField>
  14981. <BitField start="2" size="1" name="FES" description="Edge sampling.">
  14982. <Enum name="RISING" start="0" description="Rising. RxD is sampled on the rising edge of SCLK." />
  14983. <Enum name="FALLING" start="1" description="Falling. RxD is sampled on the falling edge of SCLK." />
  14984. </BitField>
  14985. <BitField start="3" size="1" name="TSBYPASS" description="Transmit synchronization bypass in synchronous slave mode.">
  14986. <Enum name="SYNCHRONIZED" start="0" description="Synchronized. The input clock is synchronized prior to being used in clock edge detection logic." />
  14987. <Enum name="NOT_SYNCHRONIZED" start="1" description="Not synchronized. The input clock is not synchronized prior to being used in clock edge detection logic. This allows for a high er input clock rate at the expense of potential metastability." />
  14988. </BitField>
  14989. <BitField start="4" size="1" name="CSCEN" description="Continuous master clock enable (used only when CSRC is 1)">
  14990. <Enum name="ON_CHARACTER" start="0" description="On character. SCLK cycles only when characters are being sent on TxD." />
  14991. <Enum name="CONTINUOUSLY" start="1" description="Continuously. SCLK runs continuously (characters can be received on RxD independently from transmission on TxD)." />
  14992. </BitField>
  14993. <BitField start="5" size="1" name="SSSDIS" description="Start/stop bits">
  14994. <Enum name="SEND" start="0" description="Send. Send start and stop bits as in other modes." />
  14995. <Enum name="DO_NOT_SEND" start="1" description="Do not send. Do not send start/stop bits." />
  14996. </BitField>
  14997. <BitField start="6" size="1" name="CCCLR" description="Continuous clock clear">
  14998. <Enum name="SOFTWARE" start="0" description="Software. CSCEN is under software control." />
  14999. <Enum name="HARDWARE" start="1" description="Hardware. Hardware clears CSCEN after each character is received." />
  15000. </BitField>
  15001. <BitField start="7" size="25" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  15002. </Register>
  15003. <Register start="+0x05C" size="4" name="TER" access="Read/Write" description="Transmit Enable Register. Turns off USART transmitter for use with software flow control." reset_value="0x01" reset_mask="0xFFFFFFFF">
  15004. <BitField start="0" size="1" name="TXEN" description="Transmit enable. After reset transmission is enabled. When the TXEN bit is de-asserted, no data will be transmitted although data may be pending in the TSR or THR." />
  15005. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15006. </Register>
  15007. </RegisterGroup>
  15008. <RegisterGroup name="UART1" start="0x40082000" description="UART1">
  15009. <Register start="+0x000" size="4" name="RBR" access="None" description="Receiver Buffer Register. Contains the next received character to be read. (DLAB=0)" reset_value="0" reset_mask="0x00000000">
  15010. <BitField start="0" size="8" name="RBR" description="Receiver Buffer. Contains the oldest received byte in the UART1 RX FIFO." />
  15011. <BitField start="8" size="24" name="RESERVED" description="Reserved, the value read from a reserved bit is not defined." />
  15012. </Register>
  15013. <Register start="+0x000" size="4" name="THR" access="WriteOnly" description="Transmit Holding Register. The next character to be transmitted is written here. (DLAB=0)" reset_value="0" reset_mask="0x00000000">
  15014. <BitField start="0" size="8" name="THR" description="Transmit Holding Register. Writing to the UART1 Transmit Holding Register causes the data to be stored in the UART1 transmit FIFO. The byte will be sent when it reaches the bottom of the FIFO and the transmitter is available." />
  15015. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits." />
  15016. </Register>
  15017. <Register start="+0x000" size="4" name="DLL" access="Read/Write" description="Divisor Latch LSB. Least significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider. (DLAB=1)" reset_value="0x01" reset_mask="0xFFFFFFFF">
  15018. <BitField start="0" size="8" name="DLLSB" description="Divisor Latch LSB. The UART1 Divisor Latch LSB Register, along with the DLM register, determines the baud rate of the UART1." />
  15019. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15020. </Register>
  15021. <Register start="+0x004" size="4" name="DLM" access="Read/Write" description="Divisor Latch MSB. Most significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider.(DLAB=1)" reset_value="0x00" reset_mask="0xFFFFFFFF">
  15022. <BitField start="0" size="8" name="DLMSB" description="Divisor Latch MSB. The UART1 Divisor Latch MSB Register, along with the DLL register, determines the baud rate of the UART1." />
  15023. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15024. </Register>
  15025. <Register start="+0x004" size="4" name="IER" access="Read/Write" description="Interrupt Enable Register. Contains individual interrupt enable bits for the 7 potential UART1 interrupts. (DLAB=0)" reset_value="0x00" reset_mask="0xFFFFFFFF">
  15026. <BitField start="0" size="1" name="RBRIE" description="RBR Interrupt Enable. Enables the Receive Data Available interrupt for UART1. It also controls the Character Receive Time-out interrupt.">
  15027. <Enum name="DISABLE" start="0" description="Disable. Disable the RDA interrupts." />
  15028. <Enum name="ENABLE" start="1" description="Enable. Enable the RDA interrupts." />
  15029. </BitField>
  15030. <BitField start="1" size="1" name="THREIE" description="THRE Interrupt Enable. Enables the THRE interrupt for UART1. The status of this interrupt can be read from LSR[5].">
  15031. <Enum name="DISABLE" start="0" description="Disable. Disable the THRE interrupts." />
  15032. <Enum name="ENABLE" start="1" description="Enable. Enable the THRE interrupts." />
  15033. </BitField>
  15034. <BitField start="2" size="1" name="RXIE" description="RX Line Interrupt Enable. Enables the UART1 RX line status interrupts. The status of this interrupt can be read from LSR[4:1].">
  15035. <Enum name="DISABLE" start="0" description="Disable. Disable the RX line status interrupts." />
  15036. <Enum name="ENABLE" start="1" description="Enable. Enable the RX line status interrupts." />
  15037. </BitField>
  15038. <BitField start="3" size="1" name="MSIE" description="Modem Status Interrupt Enable. Enables the modem interrupt. The status of this interrupt can be read from MSR[3:0].">
  15039. <Enum name="DISABLE" start="0" description="Disable. Disable the modem interrupt." />
  15040. <Enum name="ENABLE" start="1" description="Enable. Enable the modem interrupt." />
  15041. </BitField>
  15042. <BitField start="4" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15043. <BitField start="7" size="1" name="CTSIE" description="CTS Interrupt Enable. If auto-cts mode is enabled this bit enables/disables the modem status interrupt generation on a CTS1 signal transition. If auto-cts mode is disabled a CTS1 transition will generate an interrupt if Modem Status Interrupt Enable (IER[3]) is set. In normal operation a CTS1 signal transition will generate a Modem Status Interrupt unless the interrupt has been disabled by clearing the IER[3] bit in the IER register. In auto-cts mode a transition on the CTS1 bit will trigger an interrupt only if both the IER[3] and IER[7] bits are set.">
  15044. <Enum name="DISABLE" start="0" description="Disable. Disable the CTS interrupt." />
  15045. <Enum name="ENABLE" start="1" description="Enable. Enable the CTS interrupt." />
  15046. </BitField>
  15047. <BitField start="8" size="1" name="ABEOIE" description="Enables the end of auto-baud interrupt.">
  15048. <Enum name="DISABLE" start="0" description="Disable. Disable end of auto-baud Interrupt." />
  15049. <Enum name="ENABLE" start="1" description="Enable. Enable end of auto-baud Interrupt." />
  15050. </BitField>
  15051. <BitField start="9" size="1" name="ABTOIE" description="Enables the auto-baud time-out interrupt.">
  15052. <Enum name="DISABLE" start="0" description="Disable. Disable auto-baud time-out Interrupt." />
  15053. <Enum name="ENABLE" start="1" description="Enable. Enable auto-baud time-out Interrupt." />
  15054. </BitField>
  15055. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15056. </Register>
  15057. <Register start="+0x008" size="4" name="IIR" access="ReadOnly" description="Interrupt ID Register. Identifies which interrupt(s) are pending." reset_value="0x01" reset_mask="0xFFFFFFFF">
  15058. <BitField start="0" size="1" name="INTSTATUS" description="Interrupt status. Note that IIR[0] is active low. The pending interrupt can be determined by evaluating IIR[3:1].">
  15059. <Enum name="INTERRUPT_PENDING" start="0" description="Interrupt pending. At least one interrupt is pending." />
  15060. <Enum name="NOT_PENDING" start="1" description="Not pending. No interrupt is pending." />
  15061. </BitField>
  15062. <BitField start="1" size="3" name="INTID" description="Interrupt identification. IER[3:1] identifies an interrupt corresponding to the UART1 Rx or TX FIFO. All other combinations of IER[3:1] not listed below are reserved (100,101,111).">
  15063. <Enum name="RLS" start="0x3" description="RLS. Priority 1 (highest). (Highest) Receive Line Status (RLS)." />
  15064. <Enum name="RDA" start="0x2" description="RDA. Priority 2 - Receive Data Available (RDA)." />
  15065. <Enum name="CTI" start="0x6" description="CTI. Priority 2 - Character Time-out Indicator (CTI)." />
  15066. <Enum name="THRE" start="0x1" description="THRE. Priority 3 - THRE Interrupt." />
  15067. <Enum name="RESERVED" start="0x0" description="Reserved. Priority 4 (lowest) - Reserved." />
  15068. </BitField>
  15069. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15070. <BitField start="6" size="2" name="FIFOENABLE" description="Copies of FCR[0]." />
  15071. <BitField start="8" size="1" name="ABEOINT" description="End of auto-baud interrupt. True if auto-baud has finished successfully and interrupt is enabled." />
  15072. <BitField start="9" size="1" name="ABTOINT" description="Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is enabled." />
  15073. <BitField start="10" size="22" name="RESERVED" description="Reserved, the value read from a reserved bit is not defined." />
  15074. </Register>
  15075. <Register start="+0x008" size="4" name="FCR" access="WriteOnly" description="FIFO Control Register. Controls UART1 FIFO usage and modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15076. <BitField start="0" size="1" name="FIFOEN" description="FIFO enable.">
  15077. <Enum name="DISABLED" start="0" description="Disabled. Must not be used in the application." />
  15078. <Enum name="ENABLED" start="1" description="Enabled. Active high enable for both UART1 Rx and TX FIFOs and FCR[7:1] access. This bit must be set for proper UART1 operation. Any transition on this bit will automatically clear the UART1 FIFOs." />
  15079. </BitField>
  15080. <BitField start="1" size="1" name="RXFIFORES" description="RX FIFO Reset.">
  15081. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of UART1 FIFOs." />
  15082. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[1] will clear all bytes in UART1 Rx FIFO, reset the pointer logic. This bit is self-clearing." />
  15083. </BitField>
  15084. <BitField start="2" size="1" name="TXFIFORES" description="TX FIFO Reset.">
  15085. <Enum name="NO_EFFECT" start="0" description="No effect. No impact on either of UART1 FIFOs." />
  15086. <Enum name="CLEAR" start="1" description="Clear. Writing a logic 1 to FCR[2] will clear all bytes in UART1 TX FIFO, reset the pointer logic. This bit is self-clearing." />
  15087. </BitField>
  15088. <BitField start="3" size="1" name="DMAMODE" description="DMA Mode Select. When the FIFO enable bit (bit 0 of this register) is set, this bit selects the DMA mode. See Section 39.6.6.1." />
  15089. <BitField start="4" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15090. <BitField start="6" size="2" name="RXTRIGLVL" description="RX Trigger Level. These two bits determine how many receiver UART1 FIFO characters must be written before an interrupt is activated.">
  15091. <Enum name="LEVEL_0" start="0x0" description="Level 0. Trigger level 0 (1 character or 0x01)." />
  15092. <Enum name="LEVEL_1" start="0x1" description="Level 1. Trigger level 1 (4 characters or 0x04)." />
  15093. <Enum name="LEVEL_2" start="0x2" description="Level 2. Trigger level 2 (8 characters or 0x08)." />
  15094. <Enum name="LEVEL_3" start="0x3" description="Level 3. Trigger level 3 (14 characters or 0x0E)." />
  15095. </BitField>
  15096. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits." />
  15097. </Register>
  15098. <Register start="+0x00C" size="4" name="LCR" access="Read/Write" description="Line Control Register. Contains controls for frame formatting and break generation." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15099. <BitField start="0" size="2" name="WLS" description="Word Length Select.">
  15100. <Enum name="5_BIT_CHARACTER_LENG" start="0x0" description="5-bit character length." />
  15101. <Enum name="6_BIT_CHARACTER_LENG" start="0x1" description="6-bit character length." />
  15102. <Enum name="7_BIT_CHARACTER_LENG" start="0x2" description="7-bit character length." />
  15103. <Enum name="8_BIT_CHARACTER_LENG" start="0x3" description="8-bit character length." />
  15104. </BitField>
  15105. <BitField start="2" size="1" name="SBS" description="Stop Bit Select.">
  15106. <Enum name="1_STOP_BIT" start="0" description="1 stop bit." />
  15107. <Enum name="2_STOP_BITS" start="1" description="2 stop bits. (1.5 if LCR[1:0]=00)." />
  15108. </BitField>
  15109. <BitField start="3" size="1" name="PE" description="Parity Enable.">
  15110. <Enum name="DISABLE_PARITY_GENER" start="0" description="Disable parity generation and checking." />
  15111. <Enum name="ENABLE_PARITY_GENERA" start="1" description="Enable parity generation and checking." />
  15112. </BitField>
  15113. <BitField start="4" size="2" name="PS" description="Parity Select.">
  15114. <Enum name="ODD_PARITY" start="0x0" description="Odd parity. Number of 1s in the transmitted character and the attached parity bit will be odd." />
  15115. <Enum name="EVEN_PARITY" start="0x1" description="Even Parity. Number of 1s in the transmitted character and the attached parity bit will be even." />
  15116. <Enum name="FORCE_HIGH" start="0x2" description="Force HIGH. Forced 1 stick parity." />
  15117. <Enum name="FORCE_LOW" start="0x3" description="Force LOW. Forced 0 stick parity." />
  15118. </BitField>
  15119. <BitField start="6" size="1" name="BC" description="Break Control.">
  15120. <Enum name="DISABLED" start="0" description="Disabled. Disable break transmission." />
  15121. <Enum name="ENABLED" start="1" description="Enabled. Enable break transmission. Output pin UART1 TXD is forced to logic 0 when LCR[6] is active high." />
  15122. </BitField>
  15123. <BitField start="7" size="1" name="DLAB" description="Divisor Latch Access Bit (DLAB)">
  15124. <Enum name="DISABLED" start="0" description="Disabled. Disable access to Divisor Latches." />
  15125. <Enum name="ENABLED" start="1" description="Enabled. Enable access to Divisor Latches." />
  15126. </BitField>
  15127. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15128. </Register>
  15129. <Register start="+0x010" size="4" name="MCR" access="Read/Write" description="Modem Control Register. Contains controls for flow control handshaking and loopback mode." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15130. <BitField start="0" size="1" name="DTRCTRL" description="DTR Control. Source for modem output pin, DTR. This bit reads as 0 when modem loopback mode is active." />
  15131. <BitField start="1" size="1" name="RTSCTRL" description="RTS Control. Source for modem output pin RTS. This bit reads as 0 when modem loopback mode is active." />
  15132. <BitField start="2" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15133. <BitField start="4" size="1" name="LMS" description="Loopback Mode Select. The modem loopback mode provides a mechanism to perform diagnostic loopback testing. Serial data from the transmitter is connected internally to serial input of the receiver. Input pin, RXD1, has no effect on loopback and output pin, TXD1 is held in marking state. The 4 modem inputs (CTS, DSR, RI and DCD) are disconnected externally. Externally, the modem outputs (RTS, DTR) are set inactive. Internally, the 4 modem outputs are connected to the 4 modem inputs. As a result of these connections, the upper 4 bits of the MSR will be driven by the lower 4 bits of the MCR rather than the 4 modem inputs in normal mode. This permits modem status interrupts to be generated in loopback mode by writing the lower 4 bits of MCR.">
  15134. <Enum name="DISABLED" start="0" description="Disabled. Disable modem loopback mode." />
  15135. <Enum name="ENABLED" start="1" description="Enabled. Enable modem loopback mode." />
  15136. </BitField>
  15137. <BitField start="5" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15138. <BitField start="6" size="1" name="RTSEN" description="RTS enable.">
  15139. <Enum name="DISABLED" start="0" description="Disabled. Disable auto-rts flow control." />
  15140. <Enum name="ENABLED" start="1" description="Enabled. Enable auto-rts flow control." />
  15141. </BitField>
  15142. <BitField start="7" size="1" name="CTSEN" description="CTS enable.">
  15143. <Enum name="DISABLED" start="0" description="Disabled. Disable auto-cts flow control." />
  15144. <Enum name="ENABLED" start="1" description="Enabled. Enable auto-cts flow control." />
  15145. </BitField>
  15146. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15147. </Register>
  15148. <Register start="+0x014" size="4" name="LSR" access="None" description="Line Status Register. Contains flags for transmit and receive status, including line errors." reset_value="0x60" reset_mask="0xFFFFFFFF">
  15149. <BitField start="0" size="1" name="RDR" description="Receiver Data Ready. LSR[0] is set when the RBR holds an unread character and is cleared when the UART1 RBR FIFO is empty.">
  15150. <Enum name="EMPTY" start="0" description="Empty. The UART1 receiver FIFO is empty." />
  15151. <Enum name="DATA" start="1" description="Data. The UART1 receiver FIFO is not empty." />
  15152. </BitField>
  15153. <BitField start="1" size="1" name="OE" description="Overrun Error. The overrun error condition is set as soon as it occurs. An LSR read clears LSR[1]. LSR[1] is set when UART1 RSR has a new character assembled and the UART1 RBR FIFO is full. In this case, the UART1 RBR FIFO will not be overwritten and the character in the UART1 RSR will be lost.">
  15154. <Enum name="INACTIVE" start="0" description="Inactive. Overrun error status is inactive." />
  15155. <Enum name="ACTIVE" start="1" description="Active. Overrun error status is active." />
  15156. </BitField>
  15157. <BitField start="2" size="1" name="PE" description="Parity Error. When the parity bit of a received character is in the wrong state, a parity error occurs. An LSR read clears LSR[2]. Time of parity error detection is dependent on FCR[0]. Note: A parity error is associated with the character at the top of the UART1 RBR FIFO.">
  15158. <Enum name="INACTIVE" start="0" description="Inactive. Parity error status is inactive." />
  15159. <Enum name="ACTIVE" start="1" description="Active. Parity error status is active." />
  15160. </BitField>
  15161. <BitField start="3" size="1" name="FE" description="Framing Error. When the stop bit of a received character is a logic 0, a framing error occurs. An LSR read clears LSR[3]. The time of the framing error detection is dependent on FCR0. Upon detection of a framing error, the RX will attempt to resynchronize to the data and assume that the bad stop bit is actually an early start bit. However, it cannot be assumed that the next received byte will be correct even if there is no Framing Error. Note: A framing error is associated with the character at the top of the UART1 RBR FIFO.">
  15162. <Enum name="INACTIVE" start="0" description="Inactive. Framing error status is inactive." />
  15163. <Enum name="ACTIVE" start="1" description="Active. Framing error status is active." />
  15164. </BitField>
  15165. <BitField start="4" size="1" name="BI" description="Break Interrupt. When RXD1 is held in the spacing state (all zeroes) for one full character transmission (start, data, parity, stop), a break interrupt occurs. Once the break condition has been detected, the receiver goes idle until RXD1 goes to marking state (all ones). An LSR read clears this status bit. The time of break detection is dependent on FCR[0]. Note: The break interrupt is associated with the character at the top of the UART1 RBR FIFO.">
  15166. <Enum name="BREAK_INTERRUPT_STAT" start="0" description="Break interrupt status is inactive." />
  15167. <Enum name="BREAK_INTERRUPT_STAT" start="1" description="Break interrupt status is active." />
  15168. </BitField>
  15169. <BitField start="5" size="1" name="THRE" description="Transmitter Holding Register Empty. THRE is set immediately upon detection of an empty UART1 THR and is cleared on a THR write.">
  15170. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR contains valid data." />
  15171. <Enum name="EMPTY" start="1" description="Empty. THR is empty." />
  15172. </BitField>
  15173. <BitField start="6" size="1" name="TEMT" description="Transmitter Empty. TEMT is set when both THR and TSR are empty; TEMT is cleared when either the TSR or the THR contain valid data.">
  15174. <Enum name="NOT_EMPTY" start="0" description="Not empty. THR and/or the TSR contains valid data." />
  15175. <Enum name="EMPTY" start="1" description="Empty. THR and the TSR are empty." />
  15176. </BitField>
  15177. <BitField start="7" size="1" name="RXFE" description="Error in RX FIFO. LSR[7] is set when a character with a RX error such as framing error, parity error or break interrupt, is loaded into the RBR. This bit is cleared when the LSR register is read and there are no subsequent errors in the UART1 FIFO.">
  15178. <Enum name="NO_ERROR" start="0" description="No error. RBR contains no UART1 RX errors or FCR[0]=0." />
  15179. <Enum name="ERROR" start="1" description="Error. UART1 RBR contains at least one UART1 RX error." />
  15180. </BitField>
  15181. <BitField start="8" size="24" name="RESERVED" description="Reserved, the value read from a reserved bit is not defined." />
  15182. </Register>
  15183. <Register start="+0x018" size="4" name="MSR" access="None" description="Modem Status Register. Contains handshake signal status flags." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15184. <BitField start="0" size="1" name="DCTS" description="Delta CTS. Set upon state change of input CTS. Cleared on an MSR read.">
  15185. <Enum name="NO_CHANGE" start="0" description="No change. No change detected on modem input, CTS." />
  15186. <Enum name="STATE_CHANGE" start="1" description="State change. State change detected on modem input, CTS." />
  15187. </BitField>
  15188. <BitField start="1" size="1" name="DDSR" description="Delta DSR. Set upon state change of input DSR. Cleared on an MSR read.">
  15189. <Enum name="NO_CHANGE" start="0" description="No change. No change detected on modem input, DSR." />
  15190. <Enum name="STATE_CHANGE" start="1" description="State change. State change detected on modem input, DSR." />
  15191. </BitField>
  15192. <BitField start="2" size="1" name="TERI" description="Trailing Edge RI. Set upon low to high transition of input RI. Cleared on an MSR read.">
  15193. <Enum name="NO_CHANGE" start="0" description="No change. No change detected on modem input, RI." />
  15194. <Enum name="RISING" start="1" description="Rising. Low-to-high transition detected on RI." />
  15195. </BitField>
  15196. <BitField start="3" size="1" name="DDCD" description="Delta DCD. Set upon state change of input DCD. Cleared on an MSR read.">
  15197. <Enum name="NO_CHANGE" start="0" description="No change. No change detected on modem input, DCD." />
  15198. <Enum name="STATE_CHANGE" start="1" description="State change. State change detected on modem input, DCD." />
  15199. </BitField>
  15200. <BitField start="4" size="1" name="CTS" description="Clear To Send State. Complement of input signal CTS. This bit is connected to MCR[1] in modem loopback mode." />
  15201. <BitField start="5" size="1" name="DSR" description="Data Set Ready State. Complement of input signal DSR. This bit is connected to MCR[0] in modem loopback mode." />
  15202. <BitField start="6" size="1" name="RI" description="Ring Indicator State. Complement of input RI. This bit is connected to MCR[2] in modem loopback mode." />
  15203. <BitField start="7" size="1" name="DCD" description="Data Carrier Detect State. Complement of input DCD. This bit is connected to MCR[3] in modem loopback mode." />
  15204. <BitField start="8" size="24" name="RESERVED" description="Reserved, the value read from a reserved bit is not defined." />
  15205. </Register>
  15206. <Register start="+0x01C" size="4" name="SCR" access="Read/Write" description="Scratch Pad Register. 8-bit temporary storage for software." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15207. <BitField start="0" size="8" name="Pad" description="Scratch pad. A readable, writable byte." />
  15208. <BitField start="8" size="24" name="RESERVED" description="Reserved, the value read from a reserved bit is not defined." />
  15209. </Register>
  15210. <Register start="+0x020" size="4" name="ACR" access="Read/Write" description="Auto-baud Control Register. Contains controls for the auto-baud feature." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15211. <BitField start="0" size="1" name="START" description="Auto-baud start bit. This bit is automatically cleared after auto-baud completion.">
  15212. <Enum name="STOP" start="0" description="Stop. Auto-baud stop (auto-baud is not running)." />
  15213. <Enum name="START" start="1" description="Start. Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is automatically cleared after auto-baud completion." />
  15214. </BitField>
  15215. <BitField start="1" size="1" name="MODE" description="Auto-baud mode select bit.">
  15216. <Enum name="MODE_0" start="0" description="Mode 0." />
  15217. <Enum name="MODE_1" start="1" description="Mode 1." />
  15218. </BitField>
  15219. <BitField start="2" size="1" name="AUTORESTART" description="Auto-baud restart bit.">
  15220. <Enum name="NO_RESTART" start="0" description="No restart" />
  15221. <Enum name="RESTART" start="1" description="Restart. Restart in case of time-out (counter restarts at next UART1 Rx falling edge)" />
  15222. </BitField>
  15223. <BitField start="3" size="5" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15224. <BitField start="8" size="1" name="ABEOINTCLR" description="End of auto-baud interrupt clear bit (write-only).">
  15225. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  15226. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  15227. </BitField>
  15228. <BitField start="9" size="1" name="ABTOINTCLR" description="Auto-baud time-out interrupt clear bit (write-only).">
  15229. <Enum name="NO_EFFECT" start="0" description="No effect. Writing a 0 has no impact." />
  15230. <Enum name="CLEAR" start="1" description="Clear. Writing a 1 will clear the corresponding interrupt in the IIR." />
  15231. </BitField>
  15232. <BitField start="10" size="22" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15233. </Register>
  15234. <Register start="+0x028" size="4" name="FDR" access="Read/Write" description="Fractional Divider Register. Generates a clock input for the baud rate divider." reset_value="0x10" reset_mask="0xFFFFFFFF">
  15235. <BitField start="0" size="4" name="DIVADDVAL" description="Baud-rate generation pre-scaler divisor value. If this field is 0, fractional baud-rate generator will not impact the UARTn baudrate." />
  15236. <BitField start="4" size="4" name="MULVAL" description="Baud-rate pre-scaler multiplier value. This field must be greater or equal 1 for UARTn to operate properly, regardless of whether the fractional baud-rate generator is used or not." />
  15237. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15238. </Register>
  15239. <Register start="+0x04C" size="4" name="RS485CTRL" access="Read/Write" description="RS-485/EIA-485 Control. Contains controls to configure various aspects of RS-485/EIA-485 modes." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15240. <BitField start="0" size="1" name="NMMEN" description="Multidrop mode select.">
  15241. <Enum name="DISABLED" start="0" description="Disabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is disabled." />
  15242. <Enum name="ENABLED" start="1" description="Enabled. RS-485/EIA-485 Normal Multidrop Mode (NMM) is enabled. In this mode, an address is detected when a received byte causes the USART to set the parity error and generate an interrupt." />
  15243. </BitField>
  15244. <BitField start="1" size="1" name="RXDIS" description="Receive enable.">
  15245. <Enum name="ENABLED" start="0" description="Enabled. The receiver is enabled." />
  15246. <Enum name="DISABLED" start="1" description="Disabled.The receiver is disabled." />
  15247. </BitField>
  15248. <BitField start="2" size="1" name="AADEN" description="Auto Address Detect enable.">
  15249. <Enum name="DISABLED" start="0" description="Disabled. Auto Address Detect (AAD) is disabled." />
  15250. <Enum name="ENABLED" start="1" description="Enabled. Auto Address Detect (AAD) is enabled." />
  15251. </BitField>
  15252. <BitField start="3" size="1" name="SEL" description="Direction control.">
  15253. <Enum name="RTS" start="0" description="RTS. If direction control is enabled (bit DCTRL = 1), pin RTS is used for direction control." />
  15254. <Enum name="DTR" start="1" description="DTR. If direction control is enabled (bit DCTRL = 1), pin DTR is used for direction control." />
  15255. </BitField>
  15256. <BitField start="4" size="1" name="DCTRL" description="Direction control enable.">
  15257. <Enum name="DISABLED" start="0" description="Disabled. Disable Auto Direction Control." />
  15258. <Enum name="ENABLED" start="1" description="Enabled. Enable Auto Direction Control." />
  15259. </BitField>
  15260. <BitField start="5" size="1" name="OINV" description="Polarity. This bit reverses the polarity of the direction control signal on the RTS (or DTR) pin.">
  15261. <Enum name="LOW" start="0" description="Low. The direction control pin will be driven to logic 0 when the transmitter has data to be sent. It will be driven to logic 1 after the last bit of data has been transmitted." />
  15262. <Enum name="HIGH" start="1" description="High. The direction control pin will be driven to logic 1 when the transmitter has data to be sent. It will be driven to logic 0 after the last bit of data has been transmitted." />
  15263. </BitField>
  15264. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15265. </Register>
  15266. <Register start="+0x050" size="4" name="RS485ADRMATCH" access="Read/Write" description="RS-485/EIA-485 address match. Contains the address match value for RS-485/EIA-485 mode." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15267. <BitField start="0" size="8" name="ADRMATCH" description="Contains the address match value." />
  15268. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15269. </Register>
  15270. <Register start="+0x054" size="4" name="RS485DLY" access="Read/Write" description="RS-485/EIA-485 direction control delay." reset_value="0x00" reset_mask="0xFFFFFFFF">
  15271. <BitField start="0" size="8" name="DLY" description="Contains the direction control (RTS or DTR) delay value. This register works in conjunction with an 8-bit counter." />
  15272. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15273. </Register>
  15274. <Register start="+0x05C" size="4" name="TER" access="Read/Write" description="Transmit Enable Register. Turns off UART transmitter for use with software flow control." reset_value="0x80" reset_mask="0xFFFFFFFF">
  15275. <BitField start="0" size="1" name="TXEN" description="Transmit enable. After reset transmission is enabled. When the TXEN bit is de-asserted, no data will be transmitted although data may be pending in the TSR or THR." />
  15276. <BitField start="1" size="31" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15277. </Register>
  15278. </RegisterGroup>
  15279. <RegisterGroup name="SSP0" start="0x40083000" description="SSP0/1">
  15280. <Register start="+0x000" size="4" name="CR0" access="Read/Write" description="Control Register 0. Selects the serial clock rate, bus type, and data size." reset_value="0" reset_mask="0xFFFFFFFF">
  15281. <BitField start="0" size="4" name="DSS" description="Data Size Select. This field controls the number of bits transferred in each frame. Values 0000-0010 are not supported and should not be used.">
  15282. <Enum name="4_BIT_TRANSFER" start="0x3" description="4-bit transfer" />
  15283. <Enum name="5_BIT_TRANSFER" start="0x4" description="5-bit transfer" />
  15284. <Enum name="6_BIT_TRANSFER" start="0x5" description="6-bit transfer" />
  15285. <Enum name="7_BIT_TRANSFER" start="0x6" description="7-bit transfer" />
  15286. <Enum name="8_BIT_TRANSFER" start="0x7" description="8-bit transfer" />
  15287. <Enum name="9_BIT_TRANSFER" start="0x8" description="9-bit transfer" />
  15288. <Enum name="10_BIT_TRANSFER" start="0x9" description="10-bit transfer" />
  15289. <Enum name="11_BIT_TRANSFER" start="0xA" description="11-bit transfer" />
  15290. <Enum name="12_BIT_TRANSFER" start="0xB" description="12-bit transfer" />
  15291. <Enum name="13_BIT_TRANSFER" start="0xC" description="13-bit transfer" />
  15292. <Enum name="14_BIT_TRANSFER" start="0xD" description="14-bit transfer" />
  15293. <Enum name="15_BIT_TRANSFER" start="0xE" description="15-bit transfer" />
  15294. <Enum name="16_BIT_TRANSFER" start="0xF" description="16-bit transfer" />
  15295. </BitField>
  15296. <BitField start="4" size="2" name="FRF" description="Frame Format.">
  15297. <Enum name="SPI" start="0x0" description="SPI" />
  15298. <Enum name="TI" start="0x1" description="TI" />
  15299. <Enum name="MICROWIRE" start="0x2" description="Microwire" />
  15300. <Enum name="THIS_COMBINATION_IS_" start="0x3" description="This combination is not supported and should not be used." />
  15301. </BitField>
  15302. <BitField start="6" size="1" name="CPOL" description="Clock Out Polarity. This bit is only used in SPI mode.">
  15303. <Enum name="BUS_LOW" start="0" description="SSP controller maintains the bus clock low between frames." />
  15304. <Enum name="BUS_HIGH" start="1" description="SSP controller maintains the bus clock high between frames." />
  15305. </BitField>
  15306. <BitField start="7" size="1" name="CPHA" description="Clock Out Phase. This bit is only used in SPI mode.">
  15307. <Enum name="FIRST_CLOCK" start="0" description="SSP controller captures serial data on the first clock transition of the frame, that is, the transition away from the inter-frame state of the clock line." />
  15308. <Enum name="SECOND_CLOCK" start="1" description="SSP controller captures serial data on the second clock transition of the frame, that is, the transition back to the inter-frame state of the clock line." />
  15309. </BitField>
  15310. <BitField start="8" size="8" name="SCR" description="Serial Clock Rate. The number of prescaler-output clocks per bit on the bus, minus one. Given that CPSDVSR is the prescale divider, and the APB clock PCLK clocks the prescaler, the bit frequency is PCLK / (CPSDVSR X [SCR+1])." />
  15311. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15312. </Register>
  15313. <Register start="+0x004" size="4" name="CR1" access="Read/Write" description="Control Register 1. Selects master/slave and other modes." reset_value="0" reset_mask="0xFFFFFFFF">
  15314. <BitField start="0" size="1" name="LBM" description="Loop Back Mode.">
  15315. <Enum name="NORMAL" start="0" description="During normal operation." />
  15316. <Enum name="OUPTU" start="1" description="Serial input is taken from the serial output (MOSI or MISO) rather than the serial input pin (MISO or MOSI respectively)." />
  15317. </BitField>
  15318. <BitField start="1" size="1" name="SSE" description="SSP Enable.">
  15319. <Enum name="DISABLED" start="0" description="The SSP controller is disabled." />
  15320. <Enum name="ENABLED" start="1" description="The SSP controller will interact with other devices on the serial bus. Software should write the appropriate control information to the other SSP registers and interrupt controller registers, before setting this bit." />
  15321. </BitField>
  15322. <BitField start="2" size="1" name="MS" description="Master/Slave Mode.This bit can only be written when the SSE bit is 0.">
  15323. <Enum name="MASTER" start="0" description="The SSP controller acts as a master on the bus, driving the SCLK, MOSI, and SSEL lines and receiving the MISO line." />
  15324. <Enum name="SLAVE" start="1" description="The SSP controller acts as a slave on the bus, driving MISO line and receiving SCLK, MOSI, and SSEL lines." />
  15325. </BitField>
  15326. <BitField start="3" size="1" name="SOD" description="Slave Output Disable. This bit is relevant only in slave mode (MS = 1). If it is 1, this blocks this SSP controller from driving the transmit data line (MISO)." />
  15327. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15328. </Register>
  15329. <Register start="+0x008" size="4" name="DR" access="None" description="Data Register. Writes fill the transmit FIFO, and reads empty the receive FIFO." reset_value="0" reset_mask="0xFFFFFFFF">
  15330. <BitField start="0" size="16" name="DATA" description="Write: software can write data to be sent in a future frame to this register whenever the TNF bit in the Status register is 1, indicating that the Tx FIFO is not full. If the Tx FIFO was previously empty and the SSP controller is not busy on the bus, transmission of the data will begin immediately. Otherwise the data written to this register will be sent as soon as all previous data has been sent (and received). If the data length is less than 16 bits, software must right-justify the data written to this register. Read: software can read data from this register whenever the RNE bit in the Status register is 1, indicating that the Rx FIFO is not empty. When software reads this register, the SSP controller returns data from the least recent frame in the Rx FIFO. If the data length is less than 16 bits, the data is right-justified in this field with higher order bits filled with 0s." />
  15331. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15332. </Register>
  15333. <Register start="+0x00C" size="4" name="SR" access="ReadOnly" description="Status Register" reset_value="0x00000003" reset_mask="0xFFFFFFFF">
  15334. <BitField start="0" size="1" name="TFE" description="Transmit FIFO Empty. This bit is 1 is the Transmit FIFO is empty, 0 if not." />
  15335. <BitField start="1" size="1" name="TNF" description="Transmit FIFO Not Full. This bit is 0 if the Tx FIFO is full, 1 if not." />
  15336. <BitField start="2" size="1" name="RNE" description="Receive FIFO Not Empty. This bit is 0 if the Receive FIFO is empty, 1 if not." />
  15337. <BitField start="3" size="1" name="RFF" description="Receive FIFO Full. This bit is 1 if the Receive FIFO is full, 0 if not." />
  15338. <BitField start="4" size="1" name="BSY" description="Busy. This bit is 0 if the SSPn controller is idle, or 1 if it is currently sending/receiving a frame and/or the Tx FIFO is not empty." />
  15339. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15340. </Register>
  15341. <Register start="+0x010" size="4" name="CPSR" access="Read/Write" description="Clock Prescale Register" reset_value="0" reset_mask="0xFFFFFFFF">
  15342. <BitField start="0" size="8" name="CPSDVSR" description="This even value between 2 and 254, by which PCLK is divided to yield the prescaler output clock. Bit 0 always reads as 0." />
  15343. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15344. </Register>
  15345. <Register start="+0x014" size="4" name="IMSC" access="Read/Write" description="Interrupt Mask Set and Clear Register" reset_value="0" reset_mask="0xFFFFFFFF">
  15346. <BitField start="0" size="1" name="RORIM" description="Software should set this bit to enable interrupt when a Receive Overrun occurs, that is, when the Rx FIFO is full and another frame is completely received. The ARM spec implies that the preceding frame data is overwritten by the new frame data when this occurs." />
  15347. <BitField start="1" size="1" name="RTIM" description="Software should set this bit to enable interrupt when a Receive Time-out condition occurs. A Receive Time-out occurs when the Rx FIFO is not empty, and no has not been read for a time-out period. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR X [SCR+1])." />
  15348. <BitField start="2" size="1" name="RXIM" description="Software should set this bit to enable interrupt when the Rx FIFO is at least half full." />
  15349. <BitField start="3" size="1" name="TXIM" description="Software should set this bit to enable interrupt when the Tx FIFO is at least half empty." />
  15350. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15351. </Register>
  15352. <Register start="+0x018" size="4" name="RIS" access="ReadOnly" description="Raw Interrupt Status Register" reset_value="0x00000008" reset_mask="0xFFFFFFFF">
  15353. <BitField start="0" size="1" name="RORRIS" description="This bit is 1 if another frame was completely received while the RxFIFO was full. The ARM spec implies that the preceding frame data is overwritten by the new frame data when this occurs." />
  15354. <BitField start="1" size="1" name="RTRIS" description="This bit is 1 if the Rx FIFO is not empty, and has not been read for a time-out period. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR X [SCR+1])." />
  15355. <BitField start="2" size="1" name="RXRIS" description="This bit is 1 if the Rx FIFO is at least half full." />
  15356. <BitField start="3" size="1" name="TXRIS" description="This bit is 1 if the Tx FIFO is at least half empty." />
  15357. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15358. </Register>
  15359. <Register start="+0x01C" size="4" name="MIS" access="ReadOnly" description="Masked Interrupt Status Register" reset_value="0" reset_mask="0xFFFFFFFF">
  15360. <BitField start="0" size="1" name="RORMIS" description="This bit is 1 if another frame was completely received while the RxFIFO was full, and this interrupt is enabled." />
  15361. <BitField start="1" size="1" name="RTMIS" description="This bit is 1 if the Rx FIFO is not empty, has not been read for a time-out period, and this interrupt is enabled. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR X [SCR+1])." />
  15362. <BitField start="2" size="1" name="RXMIS" description="This bit is 1 if the Rx FIFO is at least half full, and this interrupt is enabled." />
  15363. <BitField start="3" size="1" name="TXMIS" description="This bit is 1 if the Tx FIFO is at least half empty, and this interrupt is enabled." />
  15364. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15365. </Register>
  15366. <Register start="+0x020" size="4" name="ICR" access="WriteOnly" description="SSPICR Interrupt Clear Register" reset_value="0" reset_mask="0x00000000">
  15367. <BitField start="0" size="1" name="RORIC" description="Writing a 1 to this bit clears the frame was received when RxFIFO was full interrupt." />
  15368. <BitField start="1" size="1" name="RTIC" description="Writing a 1 to this bit clears the Rx FIFO was not empty and has not been read for a time-out period interrupt. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR / [SCR+1])." />
  15369. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15370. </Register>
  15371. <Register start="+0x024" size="4" name="DMACR" access="Read/Write" description="SSP0 DMA control register" reset_value="0" reset_mask="0xFFFFFFFF">
  15372. <BitField start="0" size="1" name="RXDMAE" description="Receive DMA Enable. When this bit is set to one 1, DMA for the receive FIFO is enabled, otherwise receive DMA is disabled." />
  15373. <BitField start="1" size="1" name="TXDMAE" description="Transmit DMA Enable. When this bit is set to one 1, DMA for the transmit FIFO is enabled, otherwise transmit DMA is disabled" />
  15374. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15375. </Register>
  15376. </RegisterGroup>
  15377. <RegisterGroup name="SSP1" start="0x400C5000" description="SSP0/1">
  15378. <Register start="+0x000" size="4" name="CR0" access="Read/Write" description="Control Register 0. Selects the serial clock rate, bus type, and data size." reset_value="0" reset_mask="0xFFFFFFFF">
  15379. <BitField start="0" size="4" name="DSS" description="Data Size Select. This field controls the number of bits transferred in each frame. Values 0000-0010 are not supported and should not be used.">
  15380. <Enum name="4_BIT_TRANSFER" start="0x3" description="4-bit transfer" />
  15381. <Enum name="5_BIT_TRANSFER" start="0x4" description="5-bit transfer" />
  15382. <Enum name="6_BIT_TRANSFER" start="0x5" description="6-bit transfer" />
  15383. <Enum name="7_BIT_TRANSFER" start="0x6" description="7-bit transfer" />
  15384. <Enum name="8_BIT_TRANSFER" start="0x7" description="8-bit transfer" />
  15385. <Enum name="9_BIT_TRANSFER" start="0x8" description="9-bit transfer" />
  15386. <Enum name="10_BIT_TRANSFER" start="0x9" description="10-bit transfer" />
  15387. <Enum name="11_BIT_TRANSFER" start="0xA" description="11-bit transfer" />
  15388. <Enum name="12_BIT_TRANSFER" start="0xB" description="12-bit transfer" />
  15389. <Enum name="13_BIT_TRANSFER" start="0xC" description="13-bit transfer" />
  15390. <Enum name="14_BIT_TRANSFER" start="0xD" description="14-bit transfer" />
  15391. <Enum name="15_BIT_TRANSFER" start="0xE" description="15-bit transfer" />
  15392. <Enum name="16_BIT_TRANSFER" start="0xF" description="16-bit transfer" />
  15393. </BitField>
  15394. <BitField start="4" size="2" name="FRF" description="Frame Format.">
  15395. <Enum name="SPI" start="0x0" description="SPI" />
  15396. <Enum name="TI" start="0x1" description="TI" />
  15397. <Enum name="MICROWIRE" start="0x2" description="Microwire" />
  15398. <Enum name="THIS_COMBINATION_IS_" start="0x3" description="This combination is not supported and should not be used." />
  15399. </BitField>
  15400. <BitField start="6" size="1" name="CPOL" description="Clock Out Polarity. This bit is only used in SPI mode.">
  15401. <Enum name="BUS_LOW" start="0" description="SSP controller maintains the bus clock low between frames." />
  15402. <Enum name="BUS_HIGH" start="1" description="SSP controller maintains the bus clock high between frames." />
  15403. </BitField>
  15404. <BitField start="7" size="1" name="CPHA" description="Clock Out Phase. This bit is only used in SPI mode.">
  15405. <Enum name="FIRST_CLOCK" start="0" description="SSP controller captures serial data on the first clock transition of the frame, that is, the transition away from the inter-frame state of the clock line." />
  15406. <Enum name="SECOND_CLOCK" start="1" description="SSP controller captures serial data on the second clock transition of the frame, that is, the transition back to the inter-frame state of the clock line." />
  15407. </BitField>
  15408. <BitField start="8" size="8" name="SCR" description="Serial Clock Rate. The number of prescaler-output clocks per bit on the bus, minus one. Given that CPSDVSR is the prescale divider, and the APB clock PCLK clocks the prescaler, the bit frequency is PCLK / (CPSDVSR X [SCR+1])." />
  15409. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15410. </Register>
  15411. <Register start="+0x004" size="4" name="CR1" access="Read/Write" description="Control Register 1. Selects master/slave and other modes." reset_value="0" reset_mask="0xFFFFFFFF">
  15412. <BitField start="0" size="1" name="LBM" description="Loop Back Mode.">
  15413. <Enum name="NORMAL" start="0" description="During normal operation." />
  15414. <Enum name="OUPTU" start="1" description="Serial input is taken from the serial output (MOSI or MISO) rather than the serial input pin (MISO or MOSI respectively)." />
  15415. </BitField>
  15416. <BitField start="1" size="1" name="SSE" description="SSP Enable.">
  15417. <Enum name="DISABLED" start="0" description="The SSP controller is disabled." />
  15418. <Enum name="ENABLED" start="1" description="The SSP controller will interact with other devices on the serial bus. Software should write the appropriate control information to the other SSP registers and interrupt controller registers, before setting this bit." />
  15419. </BitField>
  15420. <BitField start="2" size="1" name="MS" description="Master/Slave Mode.This bit can only be written when the SSE bit is 0.">
  15421. <Enum name="MASTER" start="0" description="The SSP controller acts as a master on the bus, driving the SCLK, MOSI, and SSEL lines and receiving the MISO line." />
  15422. <Enum name="SLAVE" start="1" description="The SSP controller acts as a slave on the bus, driving MISO line and receiving SCLK, MOSI, and SSEL lines." />
  15423. </BitField>
  15424. <BitField start="3" size="1" name="SOD" description="Slave Output Disable. This bit is relevant only in slave mode (MS = 1). If it is 1, this blocks this SSP controller from driving the transmit data line (MISO)." />
  15425. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15426. </Register>
  15427. <Register start="+0x008" size="4" name="DR" access="None" description="Data Register. Writes fill the transmit FIFO, and reads empty the receive FIFO." reset_value="0" reset_mask="0xFFFFFFFF">
  15428. <BitField start="0" size="16" name="DATA" description="Write: software can write data to be sent in a future frame to this register whenever the TNF bit in the Status register is 1, indicating that the Tx FIFO is not full. If the Tx FIFO was previously empty and the SSP controller is not busy on the bus, transmission of the data will begin immediately. Otherwise the data written to this register will be sent as soon as all previous data has been sent (and received). If the data length is less than 16 bits, software must right-justify the data written to this register. Read: software can read data from this register whenever the RNE bit in the Status register is 1, indicating that the Rx FIFO is not empty. When software reads this register, the SSP controller returns data from the least recent frame in the Rx FIFO. If the data length is less than 16 bits, the data is right-justified in this field with higher order bits filled with 0s." />
  15429. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15430. </Register>
  15431. <Register start="+0x00C" size="4" name="SR" access="ReadOnly" description="Status Register" reset_value="0x00000003" reset_mask="0xFFFFFFFF">
  15432. <BitField start="0" size="1" name="TFE" description="Transmit FIFO Empty. This bit is 1 is the Transmit FIFO is empty, 0 if not." />
  15433. <BitField start="1" size="1" name="TNF" description="Transmit FIFO Not Full. This bit is 0 if the Tx FIFO is full, 1 if not." />
  15434. <BitField start="2" size="1" name="RNE" description="Receive FIFO Not Empty. This bit is 0 if the Receive FIFO is empty, 1 if not." />
  15435. <BitField start="3" size="1" name="RFF" description="Receive FIFO Full. This bit is 1 if the Receive FIFO is full, 0 if not." />
  15436. <BitField start="4" size="1" name="BSY" description="Busy. This bit is 0 if the SSPn controller is idle, or 1 if it is currently sending/receiving a frame and/or the Tx FIFO is not empty." />
  15437. <BitField start="5" size="27" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15438. </Register>
  15439. <Register start="+0x010" size="4" name="CPSR" access="Read/Write" description="Clock Prescale Register" reset_value="0" reset_mask="0xFFFFFFFF">
  15440. <BitField start="0" size="8" name="CPSDVSR" description="This even value between 2 and 254, by which PCLK is divided to yield the prescaler output clock. Bit 0 always reads as 0." />
  15441. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15442. </Register>
  15443. <Register start="+0x014" size="4" name="IMSC" access="Read/Write" description="Interrupt Mask Set and Clear Register" reset_value="0" reset_mask="0xFFFFFFFF">
  15444. <BitField start="0" size="1" name="RORIM" description="Software should set this bit to enable interrupt when a Receive Overrun occurs, that is, when the Rx FIFO is full and another frame is completely received. The ARM spec implies that the preceding frame data is overwritten by the new frame data when this occurs." />
  15445. <BitField start="1" size="1" name="RTIM" description="Software should set this bit to enable interrupt when a Receive Time-out condition occurs. A Receive Time-out occurs when the Rx FIFO is not empty, and no has not been read for a time-out period. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR X [SCR+1])." />
  15446. <BitField start="2" size="1" name="RXIM" description="Software should set this bit to enable interrupt when the Rx FIFO is at least half full." />
  15447. <BitField start="3" size="1" name="TXIM" description="Software should set this bit to enable interrupt when the Tx FIFO is at least half empty." />
  15448. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15449. </Register>
  15450. <Register start="+0x018" size="4" name="RIS" access="ReadOnly" description="Raw Interrupt Status Register" reset_value="0x00000008" reset_mask="0xFFFFFFFF">
  15451. <BitField start="0" size="1" name="RORRIS" description="This bit is 1 if another frame was completely received while the RxFIFO was full. The ARM spec implies that the preceding frame data is overwritten by the new frame data when this occurs." />
  15452. <BitField start="1" size="1" name="RTRIS" description="This bit is 1 if the Rx FIFO is not empty, and has not been read for a time-out period. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR X [SCR+1])." />
  15453. <BitField start="2" size="1" name="RXRIS" description="This bit is 1 if the Rx FIFO is at least half full." />
  15454. <BitField start="3" size="1" name="TXRIS" description="This bit is 1 if the Tx FIFO is at least half empty." />
  15455. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15456. </Register>
  15457. <Register start="+0x01C" size="4" name="MIS" access="ReadOnly" description="Masked Interrupt Status Register" reset_value="0" reset_mask="0xFFFFFFFF">
  15458. <BitField start="0" size="1" name="RORMIS" description="This bit is 1 if another frame was completely received while the RxFIFO was full, and this interrupt is enabled." />
  15459. <BitField start="1" size="1" name="RTMIS" description="This bit is 1 if the Rx FIFO is not empty, has not been read for a time-out period, and this interrupt is enabled. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR X [SCR+1])." />
  15460. <BitField start="2" size="1" name="RXMIS" description="This bit is 1 if the Rx FIFO is at least half full, and this interrupt is enabled." />
  15461. <BitField start="3" size="1" name="TXMIS" description="This bit is 1 if the Tx FIFO is at least half empty, and this interrupt is enabled." />
  15462. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15463. </Register>
  15464. <Register start="+0x020" size="4" name="ICR" access="WriteOnly" description="SSPICR Interrupt Clear Register" reset_value="0" reset_mask="0x00000000">
  15465. <BitField start="0" size="1" name="RORIC" description="Writing a 1 to this bit clears the frame was received when RxFIFO was full interrupt." />
  15466. <BitField start="1" size="1" name="RTIC" description="Writing a 1 to this bit clears the Rx FIFO was not empty and has not been read for a time-out period interrupt. The time-out period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR / [SCR+1])." />
  15467. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15468. </Register>
  15469. <Register start="+0x024" size="4" name="DMACR" access="Read/Write" description="SSP0 DMA control register" reset_value="0" reset_mask="0xFFFFFFFF">
  15470. <BitField start="0" size="1" name="RXDMAE" description="Receive DMA Enable. When this bit is set to one 1, DMA for the receive FIFO is enabled, otherwise receive DMA is disabled." />
  15471. <BitField start="1" size="1" name="TXDMAE" description="Transmit DMA Enable. When this bit is set to one 1, DMA for the transmit FIFO is enabled, otherwise transmit DMA is disabled" />
  15472. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15473. </Register>
  15474. </RegisterGroup>
  15475. <RegisterGroup name="TIMER0" start="0x40084000" description="Timer0/1/2/3">
  15476. <Register start="+0x000" size="4" name="IR" access="Read/Write" description="Interrupt Register. The IR can be written to clear interrupts. The IR can be read to identify which of eight possible interrupt sources are pending." reset_value="0" reset_mask="0xFFFFFFFF">
  15477. <BitField start="0" size="1" name="MR0INT" description="Interrupt flag for match channel 0." />
  15478. <BitField start="1" size="1" name="MR1INT" description="Interrupt flag for match channel 1." />
  15479. <BitField start="2" size="1" name="MR2INT" description="Interrupt flag for match channel 2." />
  15480. <BitField start="3" size="1" name="MR3INT" description="Interrupt flag for match channel 3." />
  15481. <BitField start="4" size="1" name="CR0INT" description="Interrupt flag for capture channel 0 event." />
  15482. <BitField start="5" size="1" name="CR1INT" description="Interrupt flag for capture channel 1 event." />
  15483. <BitField start="6" size="1" name="CR2INT" description="Interrupt flag for capture channel 2 event." />
  15484. <BitField start="7" size="1" name="CR3INT" description="Interrupt flag for capture channel 3 event." />
  15485. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  15486. </Register>
  15487. <Register start="+0x004" size="4" name="TCR" access="Read/Write" description="Timer Control Register. The TCR is used to control the Timer Counter functions. The Timer Counter can be disabled or reset through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  15488. <BitField start="0" size="1" name="CEN" description="When one, the Timer Counter and Prescale Counter are enabled for counting. When zero, the counters are disabled." />
  15489. <BitField start="1" size="1" name="CRST" description="When one, the Timer Counter and the Prescale Counter are synchronously reset on the next positive edge of PCLK. The counters remain reset until TCR[1] is returned to zero." />
  15490. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15491. </Register>
  15492. <Register start="+0x008" size="4" name="TC" access="Read/Write" description="Timer Counter. The 32 bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  15493. <BitField start="0" size="32" name="TC" description="Timer counter value." />
  15494. </Register>
  15495. <Register start="+0x00C" size="4" name="PR" access="Read/Write" description="Prescale Register. When the Prescale Counter (PC) is equal to this value, the next clock increments the TC and clears the PC." reset_value="0" reset_mask="0xFFFFFFFF">
  15496. <BitField start="0" size="32" name="PM" description="Prescale counter maximum value." />
  15497. </Register>
  15498. <Register start="+0x010" size="4" name="PC" access="Read/Write" description="Prescale Counter. The 32 bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface." reset_value="0" reset_mask="0xFFFFFFFF">
  15499. <BitField start="0" size="32" name="PC" description="Prescale counter value." />
  15500. </Register>
  15501. <Register start="+0x014" size="4" name="MCR" access="Read/Write" description="Match Control Register. The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs." reset_value="0" reset_mask="0xFFFFFFFF">
  15502. <BitField start="0" size="1" name="MR0I" description="Interrupt on MR0">
  15503. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  15504. <Enum name="ENABLED" start="1" description="Enabled. Interrupt is generated when MR0 matches the value in the TC." />
  15505. </BitField>
  15506. <BitField start="1" size="1" name="MR0R" description="Reset on MR0">
  15507. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15508. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR0 matches it." />
  15509. </BitField>
  15510. <BitField start="2" size="1" name="MR0S" description="Stop on MR0">
  15511. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15512. <Enum name="MATCH" start="1" description="Match. TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC." />
  15513. </BitField>
  15514. <BitField start="3" size="1" name="MR1I" description="Interrupt on MR1">
  15515. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled." />
  15516. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR1 matches the value in the TC." />
  15517. </BitField>
  15518. <BitField start="4" size="1" name="MR1R" description="Reset on MR1">
  15519. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15520. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR1 matches it." />
  15521. </BitField>
  15522. <BitField start="5" size="1" name="MR1S" description="Stop on MR1">
  15523. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15524. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC." />
  15525. </BitField>
  15526. <BitField start="6" size="1" name="MR2I" description="Interrupt on MR2">
  15527. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  15528. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR2 matches the value in the TC." />
  15529. </BitField>
  15530. <BitField start="7" size="1" name="MR2R" description="Reset on MR2">
  15531. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15532. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR2 matches it." />
  15533. </BitField>
  15534. <BitField start="8" size="1" name="MR2S" description="Stop on MR2.">
  15535. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15536. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC." />
  15537. </BitField>
  15538. <BitField start="9" size="1" name="MR3I" description="Interrupt on MR3">
  15539. <Enum name="DISABLED" start="0" description="Disabled. This interrupt is disabled." />
  15540. <Enum name="INTERRUPT" start="1" description="Interrupt. Interrupt is generated when MR3 matches the value in the TC." />
  15541. </BitField>
  15542. <BitField start="10" size="1" name="MR3R" description="Reset on MR3">
  15543. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15544. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR3 matches it." />
  15545. </BitField>
  15546. <BitField start="11" size="1" name="MR3S" description="Stop on MR3">
  15547. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15548. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC." />
  15549. </BitField>
  15550. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15551. </Register>
  15552. <Register start="+0x018+0" size="4" name="MR0" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15553. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15554. </Register>
  15555. <Register start="+0x018+4" size="4" name="MR1" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15556. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15557. </Register>
  15558. <Register start="+0x018+8" size="4" name="MR2" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15559. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15560. </Register>
  15561. <Register start="+0x018+12" size="4" name="MR3" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15562. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15563. </Register>
  15564. <Register start="+0x028" size="4" name="CCR" access="Read/Write" description="Capture Control Register. The CCR controls which edges of the capture inputs are used to load the Capture Registers and whether or not an interrupt is generated when a capture takes place." reset_value="0" reset_mask="0xFFFFFFFF">
  15565. <BitField start="0" size="1" name="CAP0RE" description="Capture on CAPn.0 rising edge">
  15566. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15567. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  15568. </BitField>
  15569. <BitField start="1" size="1" name="CAP0FE" description="Capture on CAPn.0 falling edge">
  15570. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15571. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  15572. </BitField>
  15573. <BitField start="2" size="1" name="CAP0I" description="Interrupt on CAPn.0 event">
  15574. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15575. <Enum name="LOAD" start="1" description="Load. A CR0 load due to a CAPn.0 event will generate an interrupt." />
  15576. </BitField>
  15577. <BitField start="3" size="1" name="CAP1RE" description="Capture on CAPn.1 rising edge">
  15578. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15579. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  15580. </BitField>
  15581. <BitField start="4" size="1" name="CAP1FE" description="Capture on CAPn.1 falling edge">
  15582. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15583. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  15584. </BitField>
  15585. <BitField start="5" size="1" name="CAP1I" description="Interrupt on CAPn.1 event">
  15586. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15587. <Enum name="LOAD" start="1" description="Load. A CR1 load due to a CAPn.1 event will generate an interrupt." />
  15588. </BitField>
  15589. <BitField start="6" size="1" name="CAP2RE" description="Capture on CAPn.2 rising edge">
  15590. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15591. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  15592. </BitField>
  15593. <BitField start="7" size="1" name="CAP2FE" description="Capture on CAPn.2 falling edge:">
  15594. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15595. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  15596. </BitField>
  15597. <BitField start="8" size="1" name="CAP2I" description="Interrupt on CAPn.2 event">
  15598. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15599. <Enum name="LOAD" start="1" description="Load. A CR2 load due to a CAPn.2 event will generate an interrupt." />
  15600. </BitField>
  15601. <BitField start="9" size="1" name="CAP3RE" description="Capture on CAPn.3 rising edge">
  15602. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15603. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  15604. </BitField>
  15605. <BitField start="10" size="1" name="CAP3FE" description="High to low. Capture on CAPn.3 falling edge">
  15606. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15607. <Enum name="HIGH_TO_LOW" start="1" description="A sequence of 1 then 0 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  15608. </BitField>
  15609. <BitField start="11" size="1" name="CAP3I" description="Interrupt on CAPn.3 event:">
  15610. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15611. <Enum name="LOAD" start="1" description="Load. A CR3 load due to a CAPn.3 event will generate an interrupt." />
  15612. </BitField>
  15613. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15614. </Register>
  15615. <Register start="+0x02C+0" size="4" name="CR0" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15616. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15617. </Register>
  15618. <Register start="+0x02C+4" size="4" name="CR1" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15619. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15620. </Register>
  15621. <Register start="+0x02C+8" size="4" name="CR2" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15622. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15623. </Register>
  15624. <Register start="+0x02C+12" size="4" name="CR3" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15625. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15626. </Register>
  15627. <Register start="+0x03C" size="4" name="EMR" access="Read/Write" description="External Match Register. The EMR controls the external match pins MATn.0-3 (MAT0.0-3 and MAT1.0-3 respectively)." reset_value="0" reset_mask="0xFFFFFFFF">
  15628. <BitField start="0" size="1" name="EM0" description="External Match 0. When a match occurs between the TC and MR0, this bit can either toggle, go low, go high, or do nothing, depending on bits 5:4 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15629. <BitField start="1" size="1" name="EM1" description="External Match 1. When a match occurs between the TC and MR1, this bit can either toggle, go low, go high, or do nothing, depending on bits 7:6 of this register. This bit can be driven onto a MATn.1 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15630. <BitField start="2" size="1" name="EM2" description="External Match 2. When a match occurs between the TC and MR2, this bit can either toggle, go low, go high, or do nothing, depending on bits 9:8 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15631. <BitField start="3" size="1" name="EM3" description="External Match 3. When a match occurs between the TC and MR3, this bit can either toggle, go low, go high, or do nothing, depending on bits 11:10 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15632. <BitField start="4" size="2" name="EMC0" description="External Match Control 0. Determines the functionality of External Match 0.">
  15633. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15634. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15635. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15636. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15637. </BitField>
  15638. <BitField start="6" size="2" name="EMC1" description="External Match Control 1. Determines the functionality of External Match 1.">
  15639. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15640. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15641. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15642. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15643. </BitField>
  15644. <BitField start="8" size="2" name="EMC2" description="External Match Control 2. Determines the functionality of External Match 2.">
  15645. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15646. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15647. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15648. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15649. </BitField>
  15650. <BitField start="10" size="2" name="EMC3" description="External Match Control 3. Determines the functionality of External Match 3.">
  15651. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15652. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15653. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15654. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15655. </BitField>
  15656. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15657. </Register>
  15658. <Register start="+0x070" size="4" name="CTCR" access="Read/Write" description="Count Control Register. The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting." reset_value="0" reset_mask="0xFFFFFFFF">
  15659. <BitField start="0" size="2" name="CTMODE" description="Counter/Timer Mode This field selects which rising PCLK edges can increment Timer's Prescale Counter (PC), or clear PC and increment Timer Counter (TC). Timer Mode: the TC is incremented when the Prescale Counter matches the Prescale Register.">
  15660. <Enum name="TIMER_MODE" start="0x0" description="Timer Mode. Counts every rising PCLK edge" />
  15661. <Enum name="COUNTER_MODE_RISING" start="0x1" description="Counter Mode rising edge. TC is incremented on rising edges on the CAP input selected by bits 3:2." />
  15662. <Enum name="COUNTER_MODE_FALLING" start="0x2" description="Counter Mode falling edge. TC is incremented on falling edges on the CAP input selected by bits 3:2." />
  15663. <Enum name="COUNTER_MODE_EDGES" start="0x3" description="Counter Mode edges. TC is incremented on both edges on the CAP input selected by bits 3:2." />
  15664. </BitField>
  15665. <BitField start="2" size="2" name="CINSEL" description="Count Input Select When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking. Note: If Counter mode is selected for a particular CAPn input in the TnCTCR, the 3 bits for that input in the Capture Control Register (TnCCR) must be programmed as 000. However, capture and/or interrupt can be selected for the other 3 CAPn inputs in the same timer.">
  15666. <Enum name="CAP0" start="0x0" description="CAP0. CAPn.0 for TIMERn" />
  15667. <Enum name="CAP1" start="0x1" description="CAP1. CAPn.1 for TIMERn" />
  15668. <Enum name="CAP2" start="0x2" description="CAP2. CAPn.2 for TIMERn" />
  15669. <Enum name="CAP3" start="0x3" description="CAP3. CAPn.3 for TIMERn" />
  15670. </BitField>
  15671. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15672. </Register>
  15673. </RegisterGroup>
  15674. <RegisterGroup name="TIMER1" start="0x40085000" description="Timer0/1/2/3">
  15675. <Register start="+0x000" size="4" name="IR" access="Read/Write" description="Interrupt Register. The IR can be written to clear interrupts. The IR can be read to identify which of eight possible interrupt sources are pending." reset_value="0" reset_mask="0xFFFFFFFF">
  15676. <BitField start="0" size="1" name="MR0INT" description="Interrupt flag for match channel 0." />
  15677. <BitField start="1" size="1" name="MR1INT" description="Interrupt flag for match channel 1." />
  15678. <BitField start="2" size="1" name="MR2INT" description="Interrupt flag for match channel 2." />
  15679. <BitField start="3" size="1" name="MR3INT" description="Interrupt flag for match channel 3." />
  15680. <BitField start="4" size="1" name="CR0INT" description="Interrupt flag for capture channel 0 event." />
  15681. <BitField start="5" size="1" name="CR1INT" description="Interrupt flag for capture channel 1 event." />
  15682. <BitField start="6" size="1" name="CR2INT" description="Interrupt flag for capture channel 2 event." />
  15683. <BitField start="7" size="1" name="CR3INT" description="Interrupt flag for capture channel 3 event." />
  15684. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  15685. </Register>
  15686. <Register start="+0x004" size="4" name="TCR" access="Read/Write" description="Timer Control Register. The TCR is used to control the Timer Counter functions. The Timer Counter can be disabled or reset through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  15687. <BitField start="0" size="1" name="CEN" description="When one, the Timer Counter and Prescale Counter are enabled for counting. When zero, the counters are disabled." />
  15688. <BitField start="1" size="1" name="CRST" description="When one, the Timer Counter and the Prescale Counter are synchronously reset on the next positive edge of PCLK. The counters remain reset until TCR[1] is returned to zero." />
  15689. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15690. </Register>
  15691. <Register start="+0x008" size="4" name="TC" access="Read/Write" description="Timer Counter. The 32 bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  15692. <BitField start="0" size="32" name="TC" description="Timer counter value." />
  15693. </Register>
  15694. <Register start="+0x00C" size="4" name="PR" access="Read/Write" description="Prescale Register. When the Prescale Counter (PC) is equal to this value, the next clock increments the TC and clears the PC." reset_value="0" reset_mask="0xFFFFFFFF">
  15695. <BitField start="0" size="32" name="PM" description="Prescale counter maximum value." />
  15696. </Register>
  15697. <Register start="+0x010" size="4" name="PC" access="Read/Write" description="Prescale Counter. The 32 bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface." reset_value="0" reset_mask="0xFFFFFFFF">
  15698. <BitField start="0" size="32" name="PC" description="Prescale counter value." />
  15699. </Register>
  15700. <Register start="+0x014" size="4" name="MCR" access="Read/Write" description="Match Control Register. The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs." reset_value="0" reset_mask="0xFFFFFFFF">
  15701. <BitField start="0" size="1" name="MR0I" description="Interrupt on MR0">
  15702. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  15703. <Enum name="ENABLED" start="1" description="Enabled. Interrupt is generated when MR0 matches the value in the TC." />
  15704. </BitField>
  15705. <BitField start="1" size="1" name="MR0R" description="Reset on MR0">
  15706. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15707. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR0 matches it." />
  15708. </BitField>
  15709. <BitField start="2" size="1" name="MR0S" description="Stop on MR0">
  15710. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15711. <Enum name="MATCH" start="1" description="Match. TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC." />
  15712. </BitField>
  15713. <BitField start="3" size="1" name="MR1I" description="Interrupt on MR1">
  15714. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled." />
  15715. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR1 matches the value in the TC." />
  15716. </BitField>
  15717. <BitField start="4" size="1" name="MR1R" description="Reset on MR1">
  15718. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15719. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR1 matches it." />
  15720. </BitField>
  15721. <BitField start="5" size="1" name="MR1S" description="Stop on MR1">
  15722. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15723. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC." />
  15724. </BitField>
  15725. <BitField start="6" size="1" name="MR2I" description="Interrupt on MR2">
  15726. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  15727. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR2 matches the value in the TC." />
  15728. </BitField>
  15729. <BitField start="7" size="1" name="MR2R" description="Reset on MR2">
  15730. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15731. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR2 matches it." />
  15732. </BitField>
  15733. <BitField start="8" size="1" name="MR2S" description="Stop on MR2.">
  15734. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15735. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC." />
  15736. </BitField>
  15737. <BitField start="9" size="1" name="MR3I" description="Interrupt on MR3">
  15738. <Enum name="DISABLED" start="0" description="Disabled. This interrupt is disabled." />
  15739. <Enum name="INTERRUPT" start="1" description="Interrupt. Interrupt is generated when MR3 matches the value in the TC." />
  15740. </BitField>
  15741. <BitField start="10" size="1" name="MR3R" description="Reset on MR3">
  15742. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15743. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR3 matches it." />
  15744. </BitField>
  15745. <BitField start="11" size="1" name="MR3S" description="Stop on MR3">
  15746. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15747. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC." />
  15748. </BitField>
  15749. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15750. </Register>
  15751. <Register start="+0x018+0" size="4" name="MR0" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15752. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15753. </Register>
  15754. <Register start="+0x018+4" size="4" name="MR1" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15755. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15756. </Register>
  15757. <Register start="+0x018+8" size="4" name="MR2" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15758. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15759. </Register>
  15760. <Register start="+0x018+12" size="4" name="MR3" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15761. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15762. </Register>
  15763. <Register start="+0x028" size="4" name="CCR" access="Read/Write" description="Capture Control Register. The CCR controls which edges of the capture inputs are used to load the Capture Registers and whether or not an interrupt is generated when a capture takes place." reset_value="0" reset_mask="0xFFFFFFFF">
  15764. <BitField start="0" size="1" name="CAP0RE" description="Capture on CAPn.0 rising edge">
  15765. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15766. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  15767. </BitField>
  15768. <BitField start="1" size="1" name="CAP0FE" description="Capture on CAPn.0 falling edge">
  15769. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15770. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  15771. </BitField>
  15772. <BitField start="2" size="1" name="CAP0I" description="Interrupt on CAPn.0 event">
  15773. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15774. <Enum name="LOAD" start="1" description="Load. A CR0 load due to a CAPn.0 event will generate an interrupt." />
  15775. </BitField>
  15776. <BitField start="3" size="1" name="CAP1RE" description="Capture on CAPn.1 rising edge">
  15777. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15778. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  15779. </BitField>
  15780. <BitField start="4" size="1" name="CAP1FE" description="Capture on CAPn.1 falling edge">
  15781. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15782. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  15783. </BitField>
  15784. <BitField start="5" size="1" name="CAP1I" description="Interrupt on CAPn.1 event">
  15785. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15786. <Enum name="LOAD" start="1" description="Load. A CR1 load due to a CAPn.1 event will generate an interrupt." />
  15787. </BitField>
  15788. <BitField start="6" size="1" name="CAP2RE" description="Capture on CAPn.2 rising edge">
  15789. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15790. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  15791. </BitField>
  15792. <BitField start="7" size="1" name="CAP2FE" description="Capture on CAPn.2 falling edge:">
  15793. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15794. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  15795. </BitField>
  15796. <BitField start="8" size="1" name="CAP2I" description="Interrupt on CAPn.2 event">
  15797. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15798. <Enum name="LOAD" start="1" description="Load. A CR2 load due to a CAPn.2 event will generate an interrupt." />
  15799. </BitField>
  15800. <BitField start="9" size="1" name="CAP3RE" description="Capture on CAPn.3 rising edge">
  15801. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15802. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  15803. </BitField>
  15804. <BitField start="10" size="1" name="CAP3FE" description="High to low. Capture on CAPn.3 falling edge">
  15805. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15806. <Enum name="HIGH_TO_LOW" start="1" description="A sequence of 1 then 0 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  15807. </BitField>
  15808. <BitField start="11" size="1" name="CAP3I" description="Interrupt on CAPn.3 event:">
  15809. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15810. <Enum name="LOAD" start="1" description="Load. A CR3 load due to a CAPn.3 event will generate an interrupt." />
  15811. </BitField>
  15812. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15813. </Register>
  15814. <Register start="+0x02C+0" size="4" name="CR0" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15815. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15816. </Register>
  15817. <Register start="+0x02C+4" size="4" name="CR1" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15818. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15819. </Register>
  15820. <Register start="+0x02C+8" size="4" name="CR2" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15821. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15822. </Register>
  15823. <Register start="+0x02C+12" size="4" name="CR3" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  15824. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  15825. </Register>
  15826. <Register start="+0x03C" size="4" name="EMR" access="Read/Write" description="External Match Register. The EMR controls the external match pins MATn.0-3 (MAT0.0-3 and MAT1.0-3 respectively)." reset_value="0" reset_mask="0xFFFFFFFF">
  15827. <BitField start="0" size="1" name="EM0" description="External Match 0. When a match occurs between the TC and MR0, this bit can either toggle, go low, go high, or do nothing, depending on bits 5:4 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15828. <BitField start="1" size="1" name="EM1" description="External Match 1. When a match occurs between the TC and MR1, this bit can either toggle, go low, go high, or do nothing, depending on bits 7:6 of this register. This bit can be driven onto a MATn.1 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15829. <BitField start="2" size="1" name="EM2" description="External Match 2. When a match occurs between the TC and MR2, this bit can either toggle, go low, go high, or do nothing, depending on bits 9:8 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15830. <BitField start="3" size="1" name="EM3" description="External Match 3. When a match occurs between the TC and MR3, this bit can either toggle, go low, go high, or do nothing, depending on bits 11:10 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  15831. <BitField start="4" size="2" name="EMC0" description="External Match Control 0. Determines the functionality of External Match 0.">
  15832. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15833. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15834. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15835. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15836. </BitField>
  15837. <BitField start="6" size="2" name="EMC1" description="External Match Control 1. Determines the functionality of External Match 1.">
  15838. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15839. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15840. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15841. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15842. </BitField>
  15843. <BitField start="8" size="2" name="EMC2" description="External Match Control 2. Determines the functionality of External Match 2.">
  15844. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15845. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15846. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15847. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15848. </BitField>
  15849. <BitField start="10" size="2" name="EMC3" description="External Match Control 3. Determines the functionality of External Match 3.">
  15850. <Enum name="NOP" start="0x0" description="Do Nothing." />
  15851. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  15852. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  15853. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  15854. </BitField>
  15855. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15856. </Register>
  15857. <Register start="+0x070" size="4" name="CTCR" access="Read/Write" description="Count Control Register. The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting." reset_value="0" reset_mask="0xFFFFFFFF">
  15858. <BitField start="0" size="2" name="CTMODE" description="Counter/Timer Mode This field selects which rising PCLK edges can increment Timer's Prescale Counter (PC), or clear PC and increment Timer Counter (TC). Timer Mode: the TC is incremented when the Prescale Counter matches the Prescale Register.">
  15859. <Enum name="TIMER_MODE" start="0x0" description="Timer Mode. Counts every rising PCLK edge" />
  15860. <Enum name="COUNTER_MODE_RISING" start="0x1" description="Counter Mode rising edge. TC is incremented on rising edges on the CAP input selected by bits 3:2." />
  15861. <Enum name="COUNTER_MODE_FALLING" start="0x2" description="Counter Mode falling edge. TC is incremented on falling edges on the CAP input selected by bits 3:2." />
  15862. <Enum name="COUNTER_MODE_EDGES" start="0x3" description="Counter Mode edges. TC is incremented on both edges on the CAP input selected by bits 3:2." />
  15863. </BitField>
  15864. <BitField start="2" size="2" name="CINSEL" description="Count Input Select When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking. Note: If Counter mode is selected for a particular CAPn input in the TnCTCR, the 3 bits for that input in the Capture Control Register (TnCCR) must be programmed as 000. However, capture and/or interrupt can be selected for the other 3 CAPn inputs in the same timer.">
  15865. <Enum name="CAP0" start="0x0" description="CAP0. CAPn.0 for TIMERn" />
  15866. <Enum name="CAP1" start="0x1" description="CAP1. CAPn.1 for TIMERn" />
  15867. <Enum name="CAP2" start="0x2" description="CAP2. CAPn.2 for TIMERn" />
  15868. <Enum name="CAP3" start="0x3" description="CAP3. CAPn.3 for TIMERn" />
  15869. </BitField>
  15870. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15871. </Register>
  15872. </RegisterGroup>
  15873. <RegisterGroup name="TIMER2" start="0x400C3000" description="Timer0/1/2/3">
  15874. <Register start="+0x000" size="4" name="IR" access="Read/Write" description="Interrupt Register. The IR can be written to clear interrupts. The IR can be read to identify which of eight possible interrupt sources are pending." reset_value="0" reset_mask="0xFFFFFFFF">
  15875. <BitField start="0" size="1" name="MR0INT" description="Interrupt flag for match channel 0." />
  15876. <BitField start="1" size="1" name="MR1INT" description="Interrupt flag for match channel 1." />
  15877. <BitField start="2" size="1" name="MR2INT" description="Interrupt flag for match channel 2." />
  15878. <BitField start="3" size="1" name="MR3INT" description="Interrupt flag for match channel 3." />
  15879. <BitField start="4" size="1" name="CR0INT" description="Interrupt flag for capture channel 0 event." />
  15880. <BitField start="5" size="1" name="CR1INT" description="Interrupt flag for capture channel 1 event." />
  15881. <BitField start="6" size="1" name="CR2INT" description="Interrupt flag for capture channel 2 event." />
  15882. <BitField start="7" size="1" name="CR3INT" description="Interrupt flag for capture channel 3 event." />
  15883. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  15884. </Register>
  15885. <Register start="+0x004" size="4" name="TCR" access="Read/Write" description="Timer Control Register. The TCR is used to control the Timer Counter functions. The Timer Counter can be disabled or reset through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  15886. <BitField start="0" size="1" name="CEN" description="When one, the Timer Counter and Prescale Counter are enabled for counting. When zero, the counters are disabled." />
  15887. <BitField start="1" size="1" name="CRST" description="When one, the Timer Counter and the Prescale Counter are synchronously reset on the next positive edge of PCLK. The counters remain reset until TCR[1] is returned to zero." />
  15888. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15889. </Register>
  15890. <Register start="+0x008" size="4" name="TC" access="Read/Write" description="Timer Counter. The 32 bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  15891. <BitField start="0" size="32" name="TC" description="Timer counter value." />
  15892. </Register>
  15893. <Register start="+0x00C" size="4" name="PR" access="Read/Write" description="Prescale Register. When the Prescale Counter (PC) is equal to this value, the next clock increments the TC and clears the PC." reset_value="0" reset_mask="0xFFFFFFFF">
  15894. <BitField start="0" size="32" name="PM" description="Prescale counter maximum value." />
  15895. </Register>
  15896. <Register start="+0x010" size="4" name="PC" access="Read/Write" description="Prescale Counter. The 32 bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface." reset_value="0" reset_mask="0xFFFFFFFF">
  15897. <BitField start="0" size="32" name="PC" description="Prescale counter value." />
  15898. </Register>
  15899. <Register start="+0x014" size="4" name="MCR" access="Read/Write" description="Match Control Register. The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs." reset_value="0" reset_mask="0xFFFFFFFF">
  15900. <BitField start="0" size="1" name="MR0I" description="Interrupt on MR0">
  15901. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  15902. <Enum name="ENABLED" start="1" description="Enabled. Interrupt is generated when MR0 matches the value in the TC." />
  15903. </BitField>
  15904. <BitField start="1" size="1" name="MR0R" description="Reset on MR0">
  15905. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15906. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR0 matches it." />
  15907. </BitField>
  15908. <BitField start="2" size="1" name="MR0S" description="Stop on MR0">
  15909. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15910. <Enum name="MATCH" start="1" description="Match. TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC." />
  15911. </BitField>
  15912. <BitField start="3" size="1" name="MR1I" description="Interrupt on MR1">
  15913. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled." />
  15914. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR1 matches the value in the TC." />
  15915. </BitField>
  15916. <BitField start="4" size="1" name="MR1R" description="Reset on MR1">
  15917. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15918. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR1 matches it." />
  15919. </BitField>
  15920. <BitField start="5" size="1" name="MR1S" description="Stop on MR1">
  15921. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15922. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC." />
  15923. </BitField>
  15924. <BitField start="6" size="1" name="MR2I" description="Interrupt on MR2">
  15925. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  15926. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR2 matches the value in the TC." />
  15927. </BitField>
  15928. <BitField start="7" size="1" name="MR2R" description="Reset on MR2">
  15929. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15930. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR2 matches it." />
  15931. </BitField>
  15932. <BitField start="8" size="1" name="MR2S" description="Stop on MR2.">
  15933. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15934. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC." />
  15935. </BitField>
  15936. <BitField start="9" size="1" name="MR3I" description="Interrupt on MR3">
  15937. <Enum name="DISABLED" start="0" description="Disabled. This interrupt is disabled." />
  15938. <Enum name="INTERRUPT" start="1" description="Interrupt. Interrupt is generated when MR3 matches the value in the TC." />
  15939. </BitField>
  15940. <BitField start="10" size="1" name="MR3R" description="Reset on MR3">
  15941. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15942. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR3 matches it." />
  15943. </BitField>
  15944. <BitField start="11" size="1" name="MR3S" description="Stop on MR3">
  15945. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  15946. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC." />
  15947. </BitField>
  15948. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  15949. </Register>
  15950. <Register start="+0x018+0" size="4" name="MR0" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15951. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15952. </Register>
  15953. <Register start="+0x018+4" size="4" name="MR1" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15954. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15955. </Register>
  15956. <Register start="+0x018+8" size="4" name="MR2" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15957. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15958. </Register>
  15959. <Register start="+0x018+12" size="4" name="MR3" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  15960. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  15961. </Register>
  15962. <Register start="+0x028" size="4" name="CCR" access="Read/Write" description="Capture Control Register. The CCR controls which edges of the capture inputs are used to load the Capture Registers and whether or not an interrupt is generated when a capture takes place." reset_value="0" reset_mask="0xFFFFFFFF">
  15963. <BitField start="0" size="1" name="CAP0RE" description="Capture on CAPn.0 rising edge">
  15964. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15965. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  15966. </BitField>
  15967. <BitField start="1" size="1" name="CAP0FE" description="Capture on CAPn.0 falling edge">
  15968. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15969. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  15970. </BitField>
  15971. <BitField start="2" size="1" name="CAP0I" description="Interrupt on CAPn.0 event">
  15972. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15973. <Enum name="LOAD" start="1" description="Load. A CR0 load due to a CAPn.0 event will generate an interrupt." />
  15974. </BitField>
  15975. <BitField start="3" size="1" name="CAP1RE" description="Capture on CAPn.1 rising edge">
  15976. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15977. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  15978. </BitField>
  15979. <BitField start="4" size="1" name="CAP1FE" description="Capture on CAPn.1 falling edge">
  15980. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15981. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  15982. </BitField>
  15983. <BitField start="5" size="1" name="CAP1I" description="Interrupt on CAPn.1 event">
  15984. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15985. <Enum name="LOAD" start="1" description="Load. A CR1 load due to a CAPn.1 event will generate an interrupt." />
  15986. </BitField>
  15987. <BitField start="6" size="1" name="CAP2RE" description="Capture on CAPn.2 rising edge">
  15988. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15989. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  15990. </BitField>
  15991. <BitField start="7" size="1" name="CAP2FE" description="Capture on CAPn.2 falling edge:">
  15992. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15993. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  15994. </BitField>
  15995. <BitField start="8" size="1" name="CAP2I" description="Interrupt on CAPn.2 event">
  15996. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  15997. <Enum name="LOAD" start="1" description="Load. A CR2 load due to a CAPn.2 event will generate an interrupt." />
  15998. </BitField>
  15999. <BitField start="9" size="1" name="CAP3RE" description="Capture on CAPn.3 rising edge">
  16000. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16001. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  16002. </BitField>
  16003. <BitField start="10" size="1" name="CAP3FE" description="High to low. Capture on CAPn.3 falling edge">
  16004. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16005. <Enum name="HIGH_TO_LOW" start="1" description="A sequence of 1 then 0 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  16006. </BitField>
  16007. <BitField start="11" size="1" name="CAP3I" description="Interrupt on CAPn.3 event:">
  16008. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16009. <Enum name="LOAD" start="1" description="Load. A CR3 load due to a CAPn.3 event will generate an interrupt." />
  16010. </BitField>
  16011. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16012. </Register>
  16013. <Register start="+0x02C+0" size="4" name="CR0" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16014. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16015. </Register>
  16016. <Register start="+0x02C+4" size="4" name="CR1" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16017. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16018. </Register>
  16019. <Register start="+0x02C+8" size="4" name="CR2" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16020. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16021. </Register>
  16022. <Register start="+0x02C+12" size="4" name="CR3" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16023. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16024. </Register>
  16025. <Register start="+0x03C" size="4" name="EMR" access="Read/Write" description="External Match Register. The EMR controls the external match pins MATn.0-3 (MAT0.0-3 and MAT1.0-3 respectively)." reset_value="0" reset_mask="0xFFFFFFFF">
  16026. <BitField start="0" size="1" name="EM0" description="External Match 0. When a match occurs between the TC and MR0, this bit can either toggle, go low, go high, or do nothing, depending on bits 5:4 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16027. <BitField start="1" size="1" name="EM1" description="External Match 1. When a match occurs between the TC and MR1, this bit can either toggle, go low, go high, or do nothing, depending on bits 7:6 of this register. This bit can be driven onto a MATn.1 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16028. <BitField start="2" size="1" name="EM2" description="External Match 2. When a match occurs between the TC and MR2, this bit can either toggle, go low, go high, or do nothing, depending on bits 9:8 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16029. <BitField start="3" size="1" name="EM3" description="External Match 3. When a match occurs between the TC and MR3, this bit can either toggle, go low, go high, or do nothing, depending on bits 11:10 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16030. <BitField start="4" size="2" name="EMC0" description="External Match Control 0. Determines the functionality of External Match 0.">
  16031. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16032. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16033. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16034. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16035. </BitField>
  16036. <BitField start="6" size="2" name="EMC1" description="External Match Control 1. Determines the functionality of External Match 1.">
  16037. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16038. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16039. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16040. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16041. </BitField>
  16042. <BitField start="8" size="2" name="EMC2" description="External Match Control 2. Determines the functionality of External Match 2.">
  16043. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16044. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16045. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16046. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16047. </BitField>
  16048. <BitField start="10" size="2" name="EMC3" description="External Match Control 3. Determines the functionality of External Match 3.">
  16049. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16050. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16051. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16052. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16053. </BitField>
  16054. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16055. </Register>
  16056. <Register start="+0x070" size="4" name="CTCR" access="Read/Write" description="Count Control Register. The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting." reset_value="0" reset_mask="0xFFFFFFFF">
  16057. <BitField start="0" size="2" name="CTMODE" description="Counter/Timer Mode This field selects which rising PCLK edges can increment Timer's Prescale Counter (PC), or clear PC and increment Timer Counter (TC). Timer Mode: the TC is incremented when the Prescale Counter matches the Prescale Register.">
  16058. <Enum name="TIMER_MODE" start="0x0" description="Timer Mode. Counts every rising PCLK edge" />
  16059. <Enum name="COUNTER_MODE_RISING" start="0x1" description="Counter Mode rising edge. TC is incremented on rising edges on the CAP input selected by bits 3:2." />
  16060. <Enum name="COUNTER_MODE_FALLING" start="0x2" description="Counter Mode falling edge. TC is incremented on falling edges on the CAP input selected by bits 3:2." />
  16061. <Enum name="COUNTER_MODE_EDGES" start="0x3" description="Counter Mode edges. TC is incremented on both edges on the CAP input selected by bits 3:2." />
  16062. </BitField>
  16063. <BitField start="2" size="2" name="CINSEL" description="Count Input Select When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking. Note: If Counter mode is selected for a particular CAPn input in the TnCTCR, the 3 bits for that input in the Capture Control Register (TnCCR) must be programmed as 000. However, capture and/or interrupt can be selected for the other 3 CAPn inputs in the same timer.">
  16064. <Enum name="CAP0" start="0x0" description="CAP0. CAPn.0 for TIMERn" />
  16065. <Enum name="CAP1" start="0x1" description="CAP1. CAPn.1 for TIMERn" />
  16066. <Enum name="CAP2" start="0x2" description="CAP2. CAPn.2 for TIMERn" />
  16067. <Enum name="CAP3" start="0x3" description="CAP3. CAPn.3 for TIMERn" />
  16068. </BitField>
  16069. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16070. </Register>
  16071. </RegisterGroup>
  16072. <RegisterGroup name="TIMER3" start="0x400C4000" description="Timer0/1/2/3">
  16073. <Register start="+0x000" size="4" name="IR" access="Read/Write" description="Interrupt Register. The IR can be written to clear interrupts. The IR can be read to identify which of eight possible interrupt sources are pending." reset_value="0" reset_mask="0xFFFFFFFF">
  16074. <BitField start="0" size="1" name="MR0INT" description="Interrupt flag for match channel 0." />
  16075. <BitField start="1" size="1" name="MR1INT" description="Interrupt flag for match channel 1." />
  16076. <BitField start="2" size="1" name="MR2INT" description="Interrupt flag for match channel 2." />
  16077. <BitField start="3" size="1" name="MR3INT" description="Interrupt flag for match channel 3." />
  16078. <BitField start="4" size="1" name="CR0INT" description="Interrupt flag for capture channel 0 event." />
  16079. <BitField start="5" size="1" name="CR1INT" description="Interrupt flag for capture channel 1 event." />
  16080. <BitField start="6" size="1" name="CR2INT" description="Interrupt flag for capture channel 2 event." />
  16081. <BitField start="7" size="1" name="CR3INT" description="Interrupt flag for capture channel 3 event." />
  16082. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  16083. </Register>
  16084. <Register start="+0x004" size="4" name="TCR" access="Read/Write" description="Timer Control Register. The TCR is used to control the Timer Counter functions. The Timer Counter can be disabled or reset through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  16085. <BitField start="0" size="1" name="CEN" description="When one, the Timer Counter and Prescale Counter are enabled for counting. When zero, the counters are disabled." />
  16086. <BitField start="1" size="1" name="CRST" description="When one, the Timer Counter and the Prescale Counter are synchronously reset on the next positive edge of PCLK. The counters remain reset until TCR[1] is returned to zero." />
  16087. <BitField start="2" size="30" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16088. </Register>
  16089. <Register start="+0x008" size="4" name="TC" access="Read/Write" description="Timer Counter. The 32 bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR." reset_value="0" reset_mask="0xFFFFFFFF">
  16090. <BitField start="0" size="32" name="TC" description="Timer counter value." />
  16091. </Register>
  16092. <Register start="+0x00C" size="4" name="PR" access="Read/Write" description="Prescale Register. When the Prescale Counter (PC) is equal to this value, the next clock increments the TC and clears the PC." reset_value="0" reset_mask="0xFFFFFFFF">
  16093. <BitField start="0" size="32" name="PM" description="Prescale counter maximum value." />
  16094. </Register>
  16095. <Register start="+0x010" size="4" name="PC" access="Read/Write" description="Prescale Counter. The 32 bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface." reset_value="0" reset_mask="0xFFFFFFFF">
  16096. <BitField start="0" size="32" name="PC" description="Prescale counter value." />
  16097. </Register>
  16098. <Register start="+0x014" size="4" name="MCR" access="Read/Write" description="Match Control Register. The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs." reset_value="0" reset_mask="0xFFFFFFFF">
  16099. <BitField start="0" size="1" name="MR0I" description="Interrupt on MR0">
  16100. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  16101. <Enum name="ENABLED" start="1" description="Enabled. Interrupt is generated when MR0 matches the value in the TC." />
  16102. </BitField>
  16103. <BitField start="1" size="1" name="MR0R" description="Reset on MR0">
  16104. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16105. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR0 matches it." />
  16106. </BitField>
  16107. <BitField start="2" size="1" name="MR0S" description="Stop on MR0">
  16108. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16109. <Enum name="MATCH" start="1" description="Match. TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC." />
  16110. </BitField>
  16111. <BitField start="3" size="1" name="MR1I" description="Interrupt on MR1">
  16112. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled." />
  16113. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR1 matches the value in the TC." />
  16114. </BitField>
  16115. <BitField start="4" size="1" name="MR1R" description="Reset on MR1">
  16116. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16117. <Enum name="RESET" start="1" description="Reset. TC will be reset if MR1 matches it." />
  16118. </BitField>
  16119. <BitField start="5" size="1" name="MR1S" description="Stop on MR1">
  16120. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16121. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC." />
  16122. </BitField>
  16123. <BitField start="6" size="1" name="MR2I" description="Interrupt on MR2">
  16124. <Enum name="DISABLED" start="0" description="Disabled. Interrupt is disabled" />
  16125. <Enum name="MATCH" start="1" description="Match. Interrupt is generated when MR2 matches the value in the TC." />
  16126. </BitField>
  16127. <BitField start="7" size="1" name="MR2R" description="Reset on MR2">
  16128. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16129. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR2 matches it." />
  16130. </BitField>
  16131. <BitField start="8" size="1" name="MR2S" description="Stop on MR2.">
  16132. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16133. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC." />
  16134. </BitField>
  16135. <BitField start="9" size="1" name="MR3I" description="Interrupt on MR3">
  16136. <Enum name="DISABLED" start="0" description="Disabled. This interrupt is disabled." />
  16137. <Enum name="INTERRUPT" start="1" description="Interrupt. Interrupt is generated when MR3 matches the value in the TC." />
  16138. </BitField>
  16139. <BitField start="10" size="1" name="MR3R" description="Reset on MR3">
  16140. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16141. <Enum name="MATCH" start="1" description="Match. TC will be reset if MR3 matches it." />
  16142. </BitField>
  16143. <BitField start="11" size="1" name="MR3S" description="Stop on MR3">
  16144. <Enum name="DISABLED" start="0" description="Disabled. Feature disabled." />
  16145. <Enum name="STOP" start="1" description="Stop. TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC." />
  16146. </BitField>
  16147. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16148. </Register>
  16149. <Register start="+0x018+0" size="4" name="MR0" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  16150. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  16151. </Register>
  16152. <Register start="+0x018+4" size="4" name="MR1" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  16153. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  16154. </Register>
  16155. <Register start="+0x018+8" size="4" name="MR2" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  16156. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  16157. </Register>
  16158. <Register start="+0x018+12" size="4" name="MR3" access="Read/Write" description="Match Register 0. MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC." reset_value="0" reset_mask="0xFFFFFFFF">
  16159. <BitField start="0" size="32" name="MATCH" description="Timer counter match value." />
  16160. </Register>
  16161. <Register start="+0x028" size="4" name="CCR" access="Read/Write" description="Capture Control Register. The CCR controls which edges of the capture inputs are used to load the Capture Registers and whether or not an interrupt is generated when a capture takes place." reset_value="0" reset_mask="0xFFFFFFFF">
  16162. <BitField start="0" size="1" name="CAP0RE" description="Capture on CAPn.0 rising edge">
  16163. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16164. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  16165. </BitField>
  16166. <BitField start="1" size="1" name="CAP0FE" description="Capture on CAPn.0 falling edge">
  16167. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16168. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.0 will cause CR0 to be loaded with the contents of TC." />
  16169. </BitField>
  16170. <BitField start="2" size="1" name="CAP0I" description="Interrupt on CAPn.0 event">
  16171. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16172. <Enum name="LOAD" start="1" description="Load. A CR0 load due to a CAPn.0 event will generate an interrupt." />
  16173. </BitField>
  16174. <BitField start="3" size="1" name="CAP1RE" description="Capture on CAPn.1 rising edge">
  16175. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16176. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  16177. </BitField>
  16178. <BitField start="4" size="1" name="CAP1FE" description="Capture on CAPn.1 falling edge">
  16179. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16180. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.1 will cause CR1 to be loaded with the contents of TC." />
  16181. </BitField>
  16182. <BitField start="5" size="1" name="CAP1I" description="Interrupt on CAPn.1 event">
  16183. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16184. <Enum name="LOAD" start="1" description="Load. A CR1 load due to a CAPn.1 event will generate an interrupt." />
  16185. </BitField>
  16186. <BitField start="6" size="1" name="CAP2RE" description="Capture on CAPn.2 rising edge">
  16187. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16188. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  16189. </BitField>
  16190. <BitField start="7" size="1" name="CAP2FE" description="Capture on CAPn.2 falling edge:">
  16191. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16192. <Enum name="HIGH_TO_LOW" start="1" description="High to low. A sequence of 1 then 0 on CAPn.2 will cause CR2 to be loaded with the contents of TC." />
  16193. </BitField>
  16194. <BitField start="8" size="1" name="CAP2I" description="Interrupt on CAPn.2 event">
  16195. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16196. <Enum name="LOAD" start="1" description="Load. A CR2 load due to a CAPn.2 event will generate an interrupt." />
  16197. </BitField>
  16198. <BitField start="9" size="1" name="CAP3RE" description="Capture on CAPn.3 rising edge">
  16199. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16200. <Enum name="LOW_TO_HIGH" start="1" description="Low to high. A sequence of 0 then 1 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  16201. </BitField>
  16202. <BitField start="10" size="1" name="CAP3FE" description="High to low. Capture on CAPn.3 falling edge">
  16203. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16204. <Enum name="HIGH_TO_LOW" start="1" description="A sequence of 1 then 0 on CAPn.3 will cause CR3 to be loaded with the contents of TC." />
  16205. </BitField>
  16206. <BitField start="11" size="1" name="CAP3I" description="Interrupt on CAPn.3 event:">
  16207. <Enum name="DISABLED" start="0" description="Disabled. This feature is disabled." />
  16208. <Enum name="LOAD" start="1" description="Load. A CR3 load due to a CAPn.3 event will generate an interrupt." />
  16209. </BitField>
  16210. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16211. </Register>
  16212. <Register start="+0x02C+0" size="4" name="CR0" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16213. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16214. </Register>
  16215. <Register start="+0x02C+4" size="4" name="CR1" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16216. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16217. </Register>
  16218. <Register start="+0x02C+8" size="4" name="CR2" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16219. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16220. </Register>
  16221. <Register start="+0x02C+12" size="4" name="CR3" access="ReadOnly" description="Capture Register 0. CR0 is loaded with the value of TC when there is an event on the CAPn.0 input." reset_value="0" reset_mask="0xFFFFFFFF">
  16222. <BitField start="0" size="32" name="CAP" description="Timer counter capture value." />
  16223. </Register>
  16224. <Register start="+0x03C" size="4" name="EMR" access="Read/Write" description="External Match Register. The EMR controls the external match pins MATn.0-3 (MAT0.0-3 and MAT1.0-3 respectively)." reset_value="0" reset_mask="0xFFFFFFFF">
  16225. <BitField start="0" size="1" name="EM0" description="External Match 0. When a match occurs between the TC and MR0, this bit can either toggle, go low, go high, or do nothing, depending on bits 5:4 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16226. <BitField start="1" size="1" name="EM1" description="External Match 1. When a match occurs between the TC and MR1, this bit can either toggle, go low, go high, or do nothing, depending on bits 7:6 of this register. This bit can be driven onto a MATn.1 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16227. <BitField start="2" size="1" name="EM2" description="External Match 2. When a match occurs between the TC and MR2, this bit can either toggle, go low, go high, or do nothing, depending on bits 9:8 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16228. <BitField start="3" size="1" name="EM3" description="External Match 3. When a match occurs between the TC and MR3, this bit can either toggle, go low, go high, or do nothing, depending on bits 11:10 of this register. This bit can be driven onto a MATn.0 pin, in a positive-logic manner (0 = low, 1 = high)." />
  16229. <BitField start="4" size="2" name="EMC0" description="External Match Control 0. Determines the functionality of External Match 0.">
  16230. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16231. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16232. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16233. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16234. </BitField>
  16235. <BitField start="6" size="2" name="EMC1" description="External Match Control 1. Determines the functionality of External Match 1.">
  16236. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16237. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16238. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16239. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16240. </BitField>
  16241. <BitField start="8" size="2" name="EMC2" description="External Match Control 2. Determines the functionality of External Match 2.">
  16242. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16243. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16244. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16245. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16246. </BitField>
  16247. <BitField start="10" size="2" name="EMC3" description="External Match Control 3. Determines the functionality of External Match 3.">
  16248. <Enum name="NOP" start="0x0" description="Do Nothing." />
  16249. <Enum name="CLEAR" start="0x1" description="Clear. Clear the corresponding External Match bit/output to 0 (MATn.m pin is LOW if pinned out)." />
  16250. <Enum name="SET" start="0x2" description="Set. Set the corresponding External Match bit/output to 1 (MATn.m pin is HIGH if pinned out)." />
  16251. <Enum name="TOGGLE" start="0x3" description="Toggle. Toggle the corresponding External Match bit/output." />
  16252. </BitField>
  16253. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16254. </Register>
  16255. <Register start="+0x070" size="4" name="CTCR" access="Read/Write" description="Count Control Register. The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting." reset_value="0" reset_mask="0xFFFFFFFF">
  16256. <BitField start="0" size="2" name="CTMODE" description="Counter/Timer Mode This field selects which rising PCLK edges can increment Timer's Prescale Counter (PC), or clear PC and increment Timer Counter (TC). Timer Mode: the TC is incremented when the Prescale Counter matches the Prescale Register.">
  16257. <Enum name="TIMER_MODE" start="0x0" description="Timer Mode. Counts every rising PCLK edge" />
  16258. <Enum name="COUNTER_MODE_RISING" start="0x1" description="Counter Mode rising edge. TC is incremented on rising edges on the CAP input selected by bits 3:2." />
  16259. <Enum name="COUNTER_MODE_FALLING" start="0x2" description="Counter Mode falling edge. TC is incremented on falling edges on the CAP input selected by bits 3:2." />
  16260. <Enum name="COUNTER_MODE_EDGES" start="0x3" description="Counter Mode edges. TC is incremented on both edges on the CAP input selected by bits 3:2." />
  16261. </BitField>
  16262. <BitField start="2" size="2" name="CINSEL" description="Count Input Select When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking. Note: If Counter mode is selected for a particular CAPn input in the TnCTCR, the 3 bits for that input in the Capture Control Register (TnCCR) must be programmed as 000. However, capture and/or interrupt can be selected for the other 3 CAPn inputs in the same timer.">
  16263. <Enum name="CAP0" start="0x0" description="CAP0. CAPn.0 for TIMERn" />
  16264. <Enum name="CAP1" start="0x1" description="CAP1. CAPn.1 for TIMERn" />
  16265. <Enum name="CAP2" start="0x2" description="CAP2. CAPn.2 for TIMERn" />
  16266. <Enum name="CAP3" start="0x3" description="CAP3. CAPn.3 for TIMERn" />
  16267. </BitField>
  16268. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  16269. </Register>
  16270. </RegisterGroup>
  16271. <RegisterGroup name="SCU" start="0x40086000" description="System Control Unit (SCU) I/O configuration ">
  16272. <Register start="+0x000+0" size="4" name="SFSP0_0" access="Read/Write" description="Pin configuration register for pins P0" reset_value="0" reset_mask="0xFFFFFFFF">
  16273. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16274. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16275. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16276. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16277. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16278. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16279. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16280. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16281. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16282. </BitField>
  16283. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16284. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16285. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16286. </BitField>
  16287. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16288. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16289. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16290. </BitField>
  16291. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16292. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16293. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16294. </BitField>
  16295. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16296. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16297. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16298. </BitField>
  16299. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16300. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16301. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16302. </BitField>
  16303. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16304. </Register>
  16305. <Register start="+0x000+4" size="4" name="SFSP0_1" access="Read/Write" description="Pin configuration register for pins P0" reset_value="0" reset_mask="0xFFFFFFFF">
  16306. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16307. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16308. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16309. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16310. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16311. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16312. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16313. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16314. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16315. </BitField>
  16316. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16317. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16318. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16319. </BitField>
  16320. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16321. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16322. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16323. </BitField>
  16324. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16325. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16326. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16327. </BitField>
  16328. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16329. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16330. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16331. </BitField>
  16332. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16333. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16334. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16335. </BitField>
  16336. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16337. </Register>
  16338. <Register start="+0x080+0" size="4" name="SFSP1_0" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16339. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16340. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16341. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16342. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16343. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16344. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16345. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16346. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16347. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16348. </BitField>
  16349. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16350. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16351. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16352. </BitField>
  16353. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16354. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16355. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16356. </BitField>
  16357. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16358. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16359. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16360. </BitField>
  16361. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16362. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16363. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16364. </BitField>
  16365. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16366. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16367. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16368. </BitField>
  16369. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16370. </Register>
  16371. <Register start="+0x080+4" size="4" name="SFSP1_1" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16372. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16373. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16374. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16375. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16376. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16377. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16378. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16379. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16380. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16381. </BitField>
  16382. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16383. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16384. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16385. </BitField>
  16386. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16387. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16388. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16389. </BitField>
  16390. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16391. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16392. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16393. </BitField>
  16394. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16395. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16396. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16397. </BitField>
  16398. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16399. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16400. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16401. </BitField>
  16402. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16403. </Register>
  16404. <Register start="+0x080+8" size="4" name="SFSP1_2" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16405. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16406. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16407. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16408. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16409. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16410. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16411. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16412. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16413. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16414. </BitField>
  16415. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16416. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16417. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16418. </BitField>
  16419. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16420. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16421. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16422. </BitField>
  16423. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16424. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16425. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16426. </BitField>
  16427. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16428. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16429. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16430. </BitField>
  16431. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16432. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16433. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16434. </BitField>
  16435. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16436. </Register>
  16437. <Register start="+0x080+12" size="4" name="SFSP1_3" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16438. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16439. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16440. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16441. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16442. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16443. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16444. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16445. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16446. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16447. </BitField>
  16448. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16449. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16450. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16451. </BitField>
  16452. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16453. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16454. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16455. </BitField>
  16456. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16457. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16458. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16459. </BitField>
  16460. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16461. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16462. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16463. </BitField>
  16464. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16465. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16466. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16467. </BitField>
  16468. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16469. </Register>
  16470. <Register start="+0x080+16" size="4" name="SFSP1_4" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16471. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16472. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16473. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16474. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16475. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16476. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16477. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16478. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16479. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16480. </BitField>
  16481. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16482. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16483. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16484. </BitField>
  16485. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16486. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16487. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16488. </BitField>
  16489. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16490. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16491. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16492. </BitField>
  16493. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16494. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16495. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16496. </BitField>
  16497. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16498. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16499. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16500. </BitField>
  16501. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16502. </Register>
  16503. <Register start="+0x080+20" size="4" name="SFSP1_5" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16504. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16505. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16506. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16507. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16508. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16509. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16510. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16511. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16512. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16513. </BitField>
  16514. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16515. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16516. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16517. </BitField>
  16518. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16519. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16520. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16521. </BitField>
  16522. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16523. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16524. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16525. </BitField>
  16526. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16527. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16528. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16529. </BitField>
  16530. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16531. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16532. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16533. </BitField>
  16534. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16535. </Register>
  16536. <Register start="+0x080+24" size="4" name="SFSP1_6" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16537. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16538. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16539. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16540. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16541. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16542. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16543. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16544. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16545. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16546. </BitField>
  16547. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16548. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16549. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16550. </BitField>
  16551. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16552. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16553. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16554. </BitField>
  16555. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16556. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16557. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16558. </BitField>
  16559. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16560. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16561. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16562. </BitField>
  16563. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16564. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16565. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16566. </BitField>
  16567. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16568. </Register>
  16569. <Register start="+0x080+28" size="4" name="SFSP1_7" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16570. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16571. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16572. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16573. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16574. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16575. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16576. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16577. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16578. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16579. </BitField>
  16580. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16581. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16582. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16583. </BitField>
  16584. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16585. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16586. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16587. </BitField>
  16588. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16589. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16590. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16591. </BitField>
  16592. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16593. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16594. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16595. </BitField>
  16596. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16597. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16598. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16599. </BitField>
  16600. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16601. </Register>
  16602. <Register start="+0x080+32" size="4" name="SFSP1_8" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16603. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16604. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16605. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16606. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16607. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16608. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16609. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16610. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16611. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16612. </BitField>
  16613. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16614. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16615. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16616. </BitField>
  16617. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16618. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16619. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16620. </BitField>
  16621. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16622. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16623. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16624. </BitField>
  16625. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16626. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16627. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16628. </BitField>
  16629. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16630. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16631. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16632. </BitField>
  16633. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16634. </Register>
  16635. <Register start="+0x080+36" size="4" name="SFSP1_9" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16636. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16637. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16638. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16639. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16640. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16641. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16642. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16643. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16644. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16645. </BitField>
  16646. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16647. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16648. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16649. </BitField>
  16650. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16651. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16652. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16653. </BitField>
  16654. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16655. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16656. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16657. </BitField>
  16658. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16659. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16660. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16661. </BitField>
  16662. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16663. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16664. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16665. </BitField>
  16666. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16667. </Register>
  16668. <Register start="+0x080+40" size="4" name="SFSP1_10" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16669. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16670. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16671. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16672. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16673. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16674. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16675. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16676. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16677. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16678. </BitField>
  16679. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16680. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16681. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16682. </BitField>
  16683. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16684. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16685. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16686. </BitField>
  16687. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16688. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16689. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16690. </BitField>
  16691. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16692. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16693. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16694. </BitField>
  16695. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16696. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16697. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16698. </BitField>
  16699. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16700. </Register>
  16701. <Register start="+0x080+44" size="4" name="SFSP1_11" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16702. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16703. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16704. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16705. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16706. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16707. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16708. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16709. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16710. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16711. </BitField>
  16712. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16713. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16714. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16715. </BitField>
  16716. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16717. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16718. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16719. </BitField>
  16720. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16721. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16722. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16723. </BitField>
  16724. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16725. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16726. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16727. </BitField>
  16728. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16729. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16730. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16731. </BitField>
  16732. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16733. </Register>
  16734. <Register start="+0x080+48" size="4" name="SFSP1_12" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16735. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16736. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16737. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16738. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16739. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16740. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16741. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16742. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16743. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16744. </BitField>
  16745. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16746. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16747. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16748. </BitField>
  16749. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16750. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16751. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16752. </BitField>
  16753. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16754. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16755. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16756. </BitField>
  16757. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16758. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16759. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16760. </BitField>
  16761. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16762. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16763. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16764. </BitField>
  16765. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16766. </Register>
  16767. <Register start="+0x080+52" size="4" name="SFSP1_13" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16768. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16769. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16770. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16771. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16772. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16773. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16774. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16775. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16776. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16777. </BitField>
  16778. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16779. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16780. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16781. </BitField>
  16782. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16783. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16784. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16785. </BitField>
  16786. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16787. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16788. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16789. </BitField>
  16790. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16791. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16792. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16793. </BitField>
  16794. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16795. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16796. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16797. </BitField>
  16798. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16799. </Register>
  16800. <Register start="+0x080+56" size="4" name="SFSP1_14" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16801. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16802. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16803. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16804. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16805. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16806. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16807. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16808. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16809. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16810. </BitField>
  16811. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16812. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16813. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16814. </BitField>
  16815. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16816. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16817. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16818. </BitField>
  16819. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16820. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16821. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16822. </BitField>
  16823. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16824. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16825. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16826. </BitField>
  16827. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16828. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16829. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16830. </BitField>
  16831. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16832. </Register>
  16833. <Register start="+0x080+60" size="4" name="SFSP1_15" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16834. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16835. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16836. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16837. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16838. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16839. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16840. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16841. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16842. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16843. </BitField>
  16844. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16845. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16846. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16847. </BitField>
  16848. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16849. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16850. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16851. </BitField>
  16852. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16853. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16854. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16855. </BitField>
  16856. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16857. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16858. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16859. </BitField>
  16860. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16861. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16862. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16863. </BitField>
  16864. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16865. </Register>
  16866. <Register start="+0x080+64" size="4" name="SFSP1_16" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16867. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16868. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16869. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16870. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16871. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16872. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16873. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16874. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16875. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16876. </BitField>
  16877. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16878. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16879. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16880. </BitField>
  16881. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16882. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16883. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16884. </BitField>
  16885. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16886. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16887. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16888. </BitField>
  16889. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16890. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16891. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16892. </BitField>
  16893. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16894. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16895. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16896. </BitField>
  16897. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16898. </Register>
  16899. <Register start="+0x0C4" size="4" name="SFSP1_17" access="Read/Write" description="Pin configuration register for pins P1_17" reset_value="0" reset_mask="0xFFFFFFFF">
  16900. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16901. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16902. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16903. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16904. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16905. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16906. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16907. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16908. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16909. </BitField>
  16910. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16911. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16912. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16913. </BitField>
  16914. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16915. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16916. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  16917. </BitField>
  16918. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  16919. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  16920. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16921. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16922. </BitField>
  16923. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16924. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16925. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16926. </BitField>
  16927. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  16928. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  16929. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  16930. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  16931. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  16932. </BitField>
  16933. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  16934. </Register>
  16935. <Register start="+0x0C8+0" size="4" name="SFSP1_18" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16936. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16937. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16938. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16939. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16940. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16941. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16942. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16943. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16944. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16945. </BitField>
  16946. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16947. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16948. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16949. </BitField>
  16950. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16951. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16952. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16953. </BitField>
  16954. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16955. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16956. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16957. </BitField>
  16958. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16959. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16960. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16961. </BitField>
  16962. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16963. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16964. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16965. </BitField>
  16966. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  16967. </Register>
  16968. <Register start="+0x0C8+4" size="4" name="SFSP1_19" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  16969. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  16970. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  16971. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  16972. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  16973. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  16974. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  16975. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  16976. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  16977. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  16978. </BitField>
  16979. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  16980. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  16981. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16982. </BitField>
  16983. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  16984. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  16985. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  16986. </BitField>
  16987. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  16988. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  16989. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  16990. </BitField>
  16991. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  16992. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  16993. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  16994. </BitField>
  16995. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  16996. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  16997. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  16998. </BitField>
  16999. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17000. </Register>
  17001. <Register start="+0x0C8+8" size="4" name="SFSP1_20" access="Read/Write" description="Pin configuration register for pins P1" reset_value="0" reset_mask="0xFFFFFFFF">
  17002. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17003. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17004. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17005. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17006. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17007. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17008. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17009. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17010. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17011. </BitField>
  17012. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17013. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17014. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17015. </BitField>
  17016. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17017. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17018. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17019. </BitField>
  17020. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17021. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17022. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17023. </BitField>
  17024. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17025. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17026. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17027. </BitField>
  17028. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17029. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17030. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17031. </BitField>
  17032. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17033. </Register>
  17034. <Register start="+0x100+0" size="4" name="SFSP2_0" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17035. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17036. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17037. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17038. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17039. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17040. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17041. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17042. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17043. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17044. </BitField>
  17045. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17046. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17047. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17048. </BitField>
  17049. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17050. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17051. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17052. </BitField>
  17053. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17054. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17055. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17056. </BitField>
  17057. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17058. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17059. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17060. </BitField>
  17061. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17062. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17063. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17064. </BitField>
  17065. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17066. </Register>
  17067. <Register start="+0x100+4" size="4" name="SFSP2_1" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17068. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17069. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17070. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17071. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17072. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17073. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17074. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17075. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17076. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17077. </BitField>
  17078. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17079. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17080. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17081. </BitField>
  17082. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17083. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17084. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17085. </BitField>
  17086. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17087. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17088. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17089. </BitField>
  17090. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17091. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17092. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17093. </BitField>
  17094. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17095. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17096. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17097. </BitField>
  17098. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17099. </Register>
  17100. <Register start="+0x100+8" size="4" name="SFSP2_2" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17101. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17102. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17103. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17104. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17105. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17106. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17107. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17108. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17109. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17110. </BitField>
  17111. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17112. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17113. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17114. </BitField>
  17115. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17116. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17117. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17118. </BitField>
  17119. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17120. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17121. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17122. </BitField>
  17123. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17124. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17125. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17126. </BitField>
  17127. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17128. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17129. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17130. </BitField>
  17131. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17132. </Register>
  17133. <Register start="+0x10C+0" size="4" name="SFSP2_3" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17134. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17135. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17136. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17137. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17138. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17139. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17140. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17141. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17142. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17143. </BitField>
  17144. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17145. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17146. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17147. </BitField>
  17148. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17149. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17150. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  17151. </BitField>
  17152. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  17153. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  17154. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17155. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17156. </BitField>
  17157. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17158. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17159. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17160. </BitField>
  17161. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  17162. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  17163. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  17164. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  17165. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  17166. </BitField>
  17167. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  17168. </Register>
  17169. <Register start="+0x10C+4" size="4" name="SFSP2_4" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17170. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17171. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17172. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17173. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17174. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17175. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17176. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17177. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17178. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17179. </BitField>
  17180. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17181. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17182. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17183. </BitField>
  17184. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17185. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17186. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  17187. </BitField>
  17188. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  17189. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  17190. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17191. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17192. </BitField>
  17193. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17194. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17195. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17196. </BitField>
  17197. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  17198. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  17199. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  17200. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  17201. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  17202. </BitField>
  17203. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  17204. </Register>
  17205. <Register start="+0x10C+8" size="4" name="SFSP2_5" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17206. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17207. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17208. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17209. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17210. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17211. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17212. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17213. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17214. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17215. </BitField>
  17216. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17217. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17218. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17219. </BitField>
  17220. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17221. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17222. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  17223. </BitField>
  17224. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  17225. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  17226. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17227. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17228. </BitField>
  17229. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17230. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17231. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17232. </BitField>
  17233. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  17234. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  17235. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  17236. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  17237. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  17238. </BitField>
  17239. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  17240. </Register>
  17241. <Register start="+0x118+0" size="4" name="SFSP2_6" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17242. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17243. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17244. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17245. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17246. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17247. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17248. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17249. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17250. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17251. </BitField>
  17252. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17253. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17254. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17255. </BitField>
  17256. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17257. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17258. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17259. </BitField>
  17260. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17261. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17262. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17263. </BitField>
  17264. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17265. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17266. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17267. </BitField>
  17268. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17269. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17270. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17271. </BitField>
  17272. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17273. </Register>
  17274. <Register start="+0x118+4" size="4" name="SFSP2_7" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17275. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17276. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17277. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17278. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17279. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17280. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17281. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17282. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17283. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17284. </BitField>
  17285. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17286. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17287. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17288. </BitField>
  17289. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17290. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17291. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17292. </BitField>
  17293. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17294. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17295. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17296. </BitField>
  17297. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17298. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17299. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17300. </BitField>
  17301. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17302. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17303. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17304. </BitField>
  17305. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17306. </Register>
  17307. <Register start="+0x118+8" size="4" name="SFSP2_8" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17308. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17309. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17310. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17311. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17312. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17313. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17314. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17315. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17316. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17317. </BitField>
  17318. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17319. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17320. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17321. </BitField>
  17322. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17323. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17324. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17325. </BitField>
  17326. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17327. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17328. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17329. </BitField>
  17330. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17331. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17332. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17333. </BitField>
  17334. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17335. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17336. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17337. </BitField>
  17338. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17339. </Register>
  17340. <Register start="+0x118+12" size="4" name="SFSP2_9" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17341. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17342. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17343. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17344. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17345. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17346. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17347. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17348. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17349. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17350. </BitField>
  17351. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17352. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17353. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17354. </BitField>
  17355. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17356. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17357. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17358. </BitField>
  17359. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17360. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17361. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17362. </BitField>
  17363. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17364. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17365. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17366. </BitField>
  17367. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17368. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17369. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17370. </BitField>
  17371. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17372. </Register>
  17373. <Register start="+0x118+16" size="4" name="SFSP2_10" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17374. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17375. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17376. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17377. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17378. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17379. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17380. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17381. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17382. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17383. </BitField>
  17384. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17385. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17386. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17387. </BitField>
  17388. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17389. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17390. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17391. </BitField>
  17392. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17393. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17394. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17395. </BitField>
  17396. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17397. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17398. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17399. </BitField>
  17400. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17401. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17402. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17403. </BitField>
  17404. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17405. </Register>
  17406. <Register start="+0x118+20" size="4" name="SFSP2_11" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17407. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17408. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17409. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17410. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17411. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17412. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17413. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17414. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17415. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17416. </BitField>
  17417. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17418. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17419. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17420. </BitField>
  17421. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17422. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17423. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17424. </BitField>
  17425. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17426. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17427. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17428. </BitField>
  17429. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17430. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17431. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17432. </BitField>
  17433. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17434. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17435. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17436. </BitField>
  17437. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17438. </Register>
  17439. <Register start="+0x118+24" size="4" name="SFSP2_12" access="Read/Write" description="Pin configuration register for pins P2" reset_value="0" reset_mask="0xFFFFFFFF">
  17440. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17441. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17442. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17443. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17444. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17445. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17446. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17447. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17448. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17449. </BitField>
  17450. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17451. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17452. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17453. </BitField>
  17454. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17455. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17456. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17457. </BitField>
  17458. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17459. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17460. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17461. </BitField>
  17462. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17463. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17464. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17465. </BitField>
  17466. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17467. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17468. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17469. </BitField>
  17470. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17471. </Register>
  17472. <Register start="+0x180+0" size="4" name="SFSP3_0" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17473. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17474. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17475. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17476. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17477. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17478. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17479. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17480. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17481. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17482. </BitField>
  17483. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17484. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17485. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17486. </BitField>
  17487. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17488. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17489. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17490. </BitField>
  17491. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17492. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17493. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17494. </BitField>
  17495. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17496. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17497. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17498. </BitField>
  17499. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17500. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17501. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17502. </BitField>
  17503. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17504. </Register>
  17505. <Register start="+0x180+4" size="4" name="SFSP3_1" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17506. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17507. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17508. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17509. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17510. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17511. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17512. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17513. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17514. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17515. </BitField>
  17516. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17517. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17518. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17519. </BitField>
  17520. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17521. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17522. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17523. </BitField>
  17524. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17525. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17526. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17527. </BitField>
  17528. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17529. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17530. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17531. </BitField>
  17532. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17533. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17534. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17535. </BitField>
  17536. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17537. </Register>
  17538. <Register start="+0x180+8" size="4" name="SFSP3_2" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17539. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17540. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17541. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17542. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17543. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17544. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17545. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17546. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17547. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17548. </BitField>
  17549. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17550. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17551. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17552. </BitField>
  17553. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17554. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17555. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17556. </BitField>
  17557. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17558. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17559. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17560. </BitField>
  17561. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17562. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17563. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17564. </BitField>
  17565. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17566. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17567. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17568. </BitField>
  17569. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17570. </Register>
  17571. <Register start="+0x18C" size="4" name="SFSP3_3" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17572. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17573. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17574. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17575. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17576. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17577. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17578. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17579. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17580. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17581. </BitField>
  17582. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17583. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17584. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17585. </BitField>
  17586. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17587. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17588. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17589. </BitField>
  17590. <BitField start="5" size="1" name="EHS" description="Slew rate">
  17591. <Enum name="FAST_LOW_NOISE_WITH" start="0" description="Fast (low noise with fast speed)" />
  17592. <Enum name="HIGH_SPEED_MEDIUM_N" start="1" description="High-speed (medium noise with high speed)" />
  17593. </BitField>
  17594. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17595. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17596. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17597. </BitField>
  17598. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17599. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  17600. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  17601. </BitField>
  17602. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17603. </Register>
  17604. <Register start="+0x190+0" size="4" name="SFSP3_4" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17605. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17606. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17607. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17608. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17609. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17610. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17611. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17612. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17613. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17614. </BitField>
  17615. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17616. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17617. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17618. </BitField>
  17619. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17620. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17621. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17622. </BitField>
  17623. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17624. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17625. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17626. </BitField>
  17627. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17628. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17629. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17630. </BitField>
  17631. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17632. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17633. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17634. </BitField>
  17635. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17636. </Register>
  17637. <Register start="+0x190+4" size="4" name="SFSP3_5" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17638. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17639. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17640. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17641. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17642. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17643. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17644. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17645. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17646. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17647. </BitField>
  17648. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17649. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17650. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17651. </BitField>
  17652. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17653. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17654. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17655. </BitField>
  17656. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17657. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17658. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17659. </BitField>
  17660. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17661. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17662. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17663. </BitField>
  17664. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17665. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17666. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17667. </BitField>
  17668. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17669. </Register>
  17670. <Register start="+0x190+8" size="4" name="SFSP3_6" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17671. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17672. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17673. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17674. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17675. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17676. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17677. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17678. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17679. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17680. </BitField>
  17681. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17682. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17683. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17684. </BitField>
  17685. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17686. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17687. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17688. </BitField>
  17689. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17690. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17691. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17692. </BitField>
  17693. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17694. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17695. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17696. </BitField>
  17697. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17698. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17699. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17700. </BitField>
  17701. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17702. </Register>
  17703. <Register start="+0x190+12" size="4" name="SFSP3_7" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17704. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17705. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17706. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17707. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17708. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17709. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17710. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17711. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17712. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17713. </BitField>
  17714. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17715. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17716. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17717. </BitField>
  17718. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17719. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17720. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17721. </BitField>
  17722. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17723. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17724. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17725. </BitField>
  17726. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17727. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17728. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17729. </BitField>
  17730. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17731. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17732. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17733. </BitField>
  17734. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17735. </Register>
  17736. <Register start="+0x190+16" size="4" name="SFSP3_8" access="Read/Write" description="Pin configuration register for pins P3" reset_value="0" reset_mask="0xFFFFFFFF">
  17737. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17738. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17739. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17740. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17741. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17742. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17743. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17744. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17745. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17746. </BitField>
  17747. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17748. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17749. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17750. </BitField>
  17751. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17752. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17753. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17754. </BitField>
  17755. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17756. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17757. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17758. </BitField>
  17759. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17760. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17761. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17762. </BitField>
  17763. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17764. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17765. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17766. </BitField>
  17767. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17768. </Register>
  17769. <Register start="+0x200+0" size="4" name="SFSP4_0" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17770. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17771. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17772. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17773. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17774. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17775. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17776. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17777. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17778. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17779. </BitField>
  17780. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17781. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17782. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17783. </BitField>
  17784. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17785. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17786. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17787. </BitField>
  17788. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17789. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17790. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17791. </BitField>
  17792. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17793. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17794. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17795. </BitField>
  17796. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17797. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17798. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17799. </BitField>
  17800. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17801. </Register>
  17802. <Register start="+0x200+4" size="4" name="SFSP4_1" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17803. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17804. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17805. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17806. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17807. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17808. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17809. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17810. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17811. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17812. </BitField>
  17813. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17814. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17815. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17816. </BitField>
  17817. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17818. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17819. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17820. </BitField>
  17821. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17822. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17823. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17824. </BitField>
  17825. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17826. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17827. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17828. </BitField>
  17829. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17830. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17831. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17832. </BitField>
  17833. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17834. </Register>
  17835. <Register start="+0x200+8" size="4" name="SFSP4_2" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17836. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17837. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17838. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17839. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17840. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17841. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17842. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17843. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17844. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17845. </BitField>
  17846. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17847. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17848. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17849. </BitField>
  17850. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17851. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17852. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17853. </BitField>
  17854. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17855. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17856. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17857. </BitField>
  17858. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17859. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17860. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17861. </BitField>
  17862. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17863. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17864. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17865. </BitField>
  17866. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17867. </Register>
  17868. <Register start="+0x200+12" size="4" name="SFSP4_3" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17869. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17870. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17871. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17872. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17873. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17874. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17875. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17876. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17877. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17878. </BitField>
  17879. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17880. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17881. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17882. </BitField>
  17883. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17884. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17885. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17886. </BitField>
  17887. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17888. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17889. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17890. </BitField>
  17891. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17892. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17893. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17894. </BitField>
  17895. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17896. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17897. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17898. </BitField>
  17899. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17900. </Register>
  17901. <Register start="+0x200+16" size="4" name="SFSP4_4" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17902. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17903. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17904. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17905. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17906. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17907. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17908. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17909. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17910. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17911. </BitField>
  17912. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17913. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17914. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17915. </BitField>
  17916. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17917. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17918. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17919. </BitField>
  17920. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17921. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17922. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17923. </BitField>
  17924. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17925. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17926. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17927. </BitField>
  17928. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17929. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17930. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17931. </BitField>
  17932. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17933. </Register>
  17934. <Register start="+0x200+20" size="4" name="SFSP4_5" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17935. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17936. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17937. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17938. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17939. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17940. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17941. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17942. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17943. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17944. </BitField>
  17945. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17946. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17947. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17948. </BitField>
  17949. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17950. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17951. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17952. </BitField>
  17953. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17954. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17955. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17956. </BitField>
  17957. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17958. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17959. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17960. </BitField>
  17961. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17962. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17963. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17964. </BitField>
  17965. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17966. </Register>
  17967. <Register start="+0x200+24" size="4" name="SFSP4_6" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  17968. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  17969. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  17970. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  17971. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  17972. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  17973. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  17974. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  17975. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  17976. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  17977. </BitField>
  17978. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  17979. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  17980. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17981. </BitField>
  17982. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  17983. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  17984. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  17985. </BitField>
  17986. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  17987. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  17988. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  17989. </BitField>
  17990. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  17991. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  17992. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  17993. </BitField>
  17994. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  17995. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  17996. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  17997. </BitField>
  17998. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  17999. </Register>
  18000. <Register start="+0x200+28" size="4" name="SFSP4_7" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  18001. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18002. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18003. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18004. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18005. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18006. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18007. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18008. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18009. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18010. </BitField>
  18011. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18012. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18013. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18014. </BitField>
  18015. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18016. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18017. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18018. </BitField>
  18019. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18020. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18021. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18022. </BitField>
  18023. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18024. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18025. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18026. </BitField>
  18027. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18028. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18029. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18030. </BitField>
  18031. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18032. </Register>
  18033. <Register start="+0x200+32" size="4" name="SFSP4_8" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  18034. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18035. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18036. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18037. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18038. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18039. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18040. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18041. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18042. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18043. </BitField>
  18044. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18045. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18046. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18047. </BitField>
  18048. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18049. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18050. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18051. </BitField>
  18052. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18053. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18054. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18055. </BitField>
  18056. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18057. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18058. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18059. </BitField>
  18060. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18061. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18062. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18063. </BitField>
  18064. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18065. </Register>
  18066. <Register start="+0x200+36" size="4" name="SFSP4_9" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  18067. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18068. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18069. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18070. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18071. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18072. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18073. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18074. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18075. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18076. </BitField>
  18077. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18078. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18079. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18080. </BitField>
  18081. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18082. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18083. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18084. </BitField>
  18085. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18086. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18087. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18088. </BitField>
  18089. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18090. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18091. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18092. </BitField>
  18093. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18094. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18095. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18096. </BitField>
  18097. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18098. </Register>
  18099. <Register start="+0x200+40" size="4" name="SFSP4_10" access="Read/Write" description="Pin configuration register for pins P4" reset_value="0" reset_mask="0xFFFFFFFF">
  18100. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18101. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18102. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18103. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18104. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18105. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18106. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18107. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18108. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18109. </BitField>
  18110. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18111. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18112. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18113. </BitField>
  18114. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18115. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18116. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18117. </BitField>
  18118. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18119. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18120. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18121. </BitField>
  18122. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18123. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18124. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18125. </BitField>
  18126. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18127. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18128. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18129. </BitField>
  18130. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18131. </Register>
  18132. <Register start="+0x280+0" size="4" name="SFSP5_0" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18133. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18134. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18135. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18136. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18137. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18138. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18139. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18140. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18141. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18142. </BitField>
  18143. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18144. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18145. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18146. </BitField>
  18147. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18148. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18149. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18150. </BitField>
  18151. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18152. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18153. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18154. </BitField>
  18155. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18156. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18157. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18158. </BitField>
  18159. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18160. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18161. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18162. </BitField>
  18163. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18164. </Register>
  18165. <Register start="+0x280+4" size="4" name="SFSP5_1" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18166. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18167. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18168. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18169. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18170. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18171. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18172. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18173. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18174. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18175. </BitField>
  18176. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18177. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18178. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18179. </BitField>
  18180. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18181. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18182. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18183. </BitField>
  18184. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18185. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18186. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18187. </BitField>
  18188. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18189. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18190. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18191. </BitField>
  18192. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18193. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18194. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18195. </BitField>
  18196. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18197. </Register>
  18198. <Register start="+0x280+8" size="4" name="SFSP5_2" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18199. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18200. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18201. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18202. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18203. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18204. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18205. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18206. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18207. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18208. </BitField>
  18209. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18210. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18211. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18212. </BitField>
  18213. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18214. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18215. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18216. </BitField>
  18217. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18218. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18219. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18220. </BitField>
  18221. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18222. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18223. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18224. </BitField>
  18225. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18226. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18227. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18228. </BitField>
  18229. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18230. </Register>
  18231. <Register start="+0x280+12" size="4" name="SFSP5_3" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18232. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18233. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18234. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18235. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18236. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18237. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18238. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18239. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18240. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18241. </BitField>
  18242. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18243. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18244. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18245. </BitField>
  18246. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18247. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18248. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18249. </BitField>
  18250. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18251. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18252. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18253. </BitField>
  18254. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18255. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18256. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18257. </BitField>
  18258. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18259. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18260. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18261. </BitField>
  18262. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18263. </Register>
  18264. <Register start="+0x280+16" size="4" name="SFSP5_4" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18265. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18266. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18267. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18268. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18269. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18270. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18271. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18272. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18273. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18274. </BitField>
  18275. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18276. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18277. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18278. </BitField>
  18279. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18280. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18281. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18282. </BitField>
  18283. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18284. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18285. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18286. </BitField>
  18287. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18288. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18289. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18290. </BitField>
  18291. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18292. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18293. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18294. </BitField>
  18295. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18296. </Register>
  18297. <Register start="+0x280+20" size="4" name="SFSP5_5" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18298. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18299. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18300. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18301. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18302. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18303. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18304. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18305. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18306. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18307. </BitField>
  18308. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18309. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18310. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18311. </BitField>
  18312. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18313. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18314. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18315. </BitField>
  18316. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18317. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18318. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18319. </BitField>
  18320. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18321. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18322. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18323. </BitField>
  18324. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18325. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18326. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18327. </BitField>
  18328. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18329. </Register>
  18330. <Register start="+0x280+24" size="4" name="SFSP5_6" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18331. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18332. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18333. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18334. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18335. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18336. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18337. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18338. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18339. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18340. </BitField>
  18341. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18342. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18343. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18344. </BitField>
  18345. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18346. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18347. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18348. </BitField>
  18349. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18350. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18351. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18352. </BitField>
  18353. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18354. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18355. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18356. </BitField>
  18357. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18358. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18359. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18360. </BitField>
  18361. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18362. </Register>
  18363. <Register start="+0x280+28" size="4" name="SFSP5_7" access="Read/Write" description="Pin configuration register for pins P5" reset_value="0" reset_mask="0xFFFFFFFF">
  18364. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18365. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18366. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18367. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18368. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18369. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18370. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18371. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18372. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18373. </BitField>
  18374. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18375. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18376. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18377. </BitField>
  18378. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18379. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18380. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18381. </BitField>
  18382. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18383. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18384. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18385. </BitField>
  18386. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18387. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18388. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18389. </BitField>
  18390. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18391. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18392. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18393. </BitField>
  18394. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18395. </Register>
  18396. <Register start="+0x300+0" size="4" name="SFSP6_0" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18397. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18398. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18399. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18400. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18401. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18402. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18403. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18404. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18405. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18406. </BitField>
  18407. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18408. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18409. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18410. </BitField>
  18411. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18412. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18413. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18414. </BitField>
  18415. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18416. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18417. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18418. </BitField>
  18419. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18420. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18421. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18422. </BitField>
  18423. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18424. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18425. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18426. </BitField>
  18427. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18428. </Register>
  18429. <Register start="+0x300+4" size="4" name="SFSP6_1" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18430. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18431. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18432. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18433. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18434. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18435. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18436. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18437. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18438. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18439. </BitField>
  18440. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18441. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18442. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18443. </BitField>
  18444. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18445. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18446. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18447. </BitField>
  18448. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18449. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18450. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18451. </BitField>
  18452. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18453. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18454. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18455. </BitField>
  18456. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18457. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18458. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18459. </BitField>
  18460. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18461. </Register>
  18462. <Register start="+0x300+8" size="4" name="SFSP6_2" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18463. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18464. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18465. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18466. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18467. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18468. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18469. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18470. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18471. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18472. </BitField>
  18473. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18474. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18475. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18476. </BitField>
  18477. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18478. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18479. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18480. </BitField>
  18481. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18482. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18483. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18484. </BitField>
  18485. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18486. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18487. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18488. </BitField>
  18489. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18490. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18491. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18492. </BitField>
  18493. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18494. </Register>
  18495. <Register start="+0x300+12" size="4" name="SFSP6_3" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18496. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18497. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18498. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18499. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18500. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18501. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18502. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18503. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18504. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18505. </BitField>
  18506. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18507. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18508. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18509. </BitField>
  18510. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18511. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18512. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18513. </BitField>
  18514. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18515. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18516. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18517. </BitField>
  18518. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18519. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18520. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18521. </BitField>
  18522. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18523. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18524. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18525. </BitField>
  18526. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18527. </Register>
  18528. <Register start="+0x300+16" size="4" name="SFSP6_4" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18529. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18530. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18531. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18532. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18533. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18534. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18535. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18536. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18537. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18538. </BitField>
  18539. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18540. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18541. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18542. </BitField>
  18543. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18544. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18545. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18546. </BitField>
  18547. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18548. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18549. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18550. </BitField>
  18551. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18552. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18553. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18554. </BitField>
  18555. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18556. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18557. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18558. </BitField>
  18559. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18560. </Register>
  18561. <Register start="+0x300+20" size="4" name="SFSP6_5" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18562. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18563. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18564. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18565. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18566. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18567. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18568. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18569. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18570. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18571. </BitField>
  18572. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18573. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18574. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18575. </BitField>
  18576. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18577. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18578. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18579. </BitField>
  18580. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18581. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18582. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18583. </BitField>
  18584. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18585. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18586. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18587. </BitField>
  18588. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18589. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18590. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18591. </BitField>
  18592. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18593. </Register>
  18594. <Register start="+0x300+24" size="4" name="SFSP6_6" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18595. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18596. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18597. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18598. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18599. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18600. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18601. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18602. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18603. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18604. </BitField>
  18605. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18606. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18607. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18608. </BitField>
  18609. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18610. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18611. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18612. </BitField>
  18613. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18614. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18615. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18616. </BitField>
  18617. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18618. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18619. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18620. </BitField>
  18621. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18622. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18623. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18624. </BitField>
  18625. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18626. </Register>
  18627. <Register start="+0x300+28" size="4" name="SFSP6_7" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18628. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18629. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18630. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18631. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18632. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18633. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18634. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18635. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18636. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18637. </BitField>
  18638. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18639. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18640. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18641. </BitField>
  18642. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18643. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18644. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18645. </BitField>
  18646. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18647. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18648. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18649. </BitField>
  18650. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18651. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18652. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18653. </BitField>
  18654. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18655. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18656. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18657. </BitField>
  18658. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18659. </Register>
  18660. <Register start="+0x300+32" size="4" name="SFSP6_8" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18661. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18662. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18663. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18664. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18665. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18666. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18667. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18668. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18669. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18670. </BitField>
  18671. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18672. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18673. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18674. </BitField>
  18675. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18676. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18677. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18678. </BitField>
  18679. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18680. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18681. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18682. </BitField>
  18683. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18684. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18685. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18686. </BitField>
  18687. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18688. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18689. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18690. </BitField>
  18691. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18692. </Register>
  18693. <Register start="+0x300+36" size="4" name="SFSP6_9" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18694. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18695. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18696. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18697. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18698. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18699. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18700. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18701. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18702. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18703. </BitField>
  18704. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18705. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18706. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18707. </BitField>
  18708. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18709. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18710. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18711. </BitField>
  18712. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18713. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18714. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18715. </BitField>
  18716. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18717. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18718. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18719. </BitField>
  18720. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18721. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18722. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18723. </BitField>
  18724. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18725. </Register>
  18726. <Register start="+0x300+40" size="4" name="SFSP6_10" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18727. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18728. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18729. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18730. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18731. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18732. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18733. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18734. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18735. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18736. </BitField>
  18737. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18738. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18739. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18740. </BitField>
  18741. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18742. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18743. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18744. </BitField>
  18745. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18746. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18747. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18748. </BitField>
  18749. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18750. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18751. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18752. </BitField>
  18753. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18754. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18755. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18756. </BitField>
  18757. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18758. </Register>
  18759. <Register start="+0x300+44" size="4" name="SFSP6_11" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18760. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18761. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18762. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18763. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18764. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18765. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18766. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18767. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18768. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18769. </BitField>
  18770. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18771. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18772. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18773. </BitField>
  18774. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18775. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18776. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18777. </BitField>
  18778. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18779. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18780. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18781. </BitField>
  18782. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18783. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18784. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18785. </BitField>
  18786. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18787. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18788. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18789. </BitField>
  18790. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18791. </Register>
  18792. <Register start="+0x300+48" size="4" name="SFSP6_12" access="Read/Write" description="Pin configuration register for pins P6" reset_value="0" reset_mask="0xFFFFFFFF">
  18793. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18794. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18795. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18796. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18797. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18798. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18799. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18800. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18801. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18802. </BitField>
  18803. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18804. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18805. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18806. </BitField>
  18807. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18808. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18809. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18810. </BitField>
  18811. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18812. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18813. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18814. </BitField>
  18815. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18816. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18817. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18818. </BitField>
  18819. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18820. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18821. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18822. </BitField>
  18823. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18824. </Register>
  18825. <Register start="+0x380+0" size="4" name="SFSP7_0" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  18826. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18827. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18828. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18829. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18830. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18831. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18832. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18833. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18834. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18835. </BitField>
  18836. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18837. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18838. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18839. </BitField>
  18840. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18841. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18842. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18843. </BitField>
  18844. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18845. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18846. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18847. </BitField>
  18848. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18849. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18850. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18851. </BitField>
  18852. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18853. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18854. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18855. </BitField>
  18856. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18857. </Register>
  18858. <Register start="+0x380+4" size="4" name="SFSP7_1" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  18859. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18860. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18861. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18862. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18863. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18864. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18865. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18866. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18867. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18868. </BitField>
  18869. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18870. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18871. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18872. </BitField>
  18873. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18874. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18875. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18876. </BitField>
  18877. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18878. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18879. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18880. </BitField>
  18881. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18882. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18883. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18884. </BitField>
  18885. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18886. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18887. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18888. </BitField>
  18889. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18890. </Register>
  18891. <Register start="+0x380+8" size="4" name="SFSP7_2" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  18892. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18893. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18894. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18895. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18896. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18897. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18898. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18899. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18900. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18901. </BitField>
  18902. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18903. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18904. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18905. </BitField>
  18906. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18907. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18908. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18909. </BitField>
  18910. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18911. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18912. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18913. </BitField>
  18914. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18915. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18916. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18917. </BitField>
  18918. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18919. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18920. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18921. </BitField>
  18922. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18923. </Register>
  18924. <Register start="+0x380+12" size="4" name="SFSP7_3" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  18925. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18926. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18927. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18928. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18929. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18930. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18931. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18932. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18933. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18934. </BitField>
  18935. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18936. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18937. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18938. </BitField>
  18939. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18940. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18941. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18942. </BitField>
  18943. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18944. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18945. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18946. </BitField>
  18947. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18948. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18949. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18950. </BitField>
  18951. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18952. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18953. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18954. </BitField>
  18955. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18956. </Register>
  18957. <Register start="+0x380+16" size="4" name="SFSP7_4" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  18958. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18959. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18960. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18961. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18962. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18963. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18964. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18965. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18966. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  18967. </BitField>
  18968. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  18969. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  18970. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18971. </BitField>
  18972. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  18973. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  18974. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  18975. </BitField>
  18976. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  18977. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  18978. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  18979. </BitField>
  18980. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  18981. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  18982. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  18983. </BitField>
  18984. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  18985. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  18986. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  18987. </BitField>
  18988. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  18989. </Register>
  18990. <Register start="+0x380+20" size="4" name="SFSP7_5" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  18991. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  18992. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  18993. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  18994. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  18995. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  18996. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  18997. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  18998. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  18999. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19000. </BitField>
  19001. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19002. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19003. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19004. </BitField>
  19005. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19006. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19007. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19008. </BitField>
  19009. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19010. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19011. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19012. </BitField>
  19013. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19014. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19015. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19016. </BitField>
  19017. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19018. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19019. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19020. </BitField>
  19021. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19022. </Register>
  19023. <Register start="+0x380+24" size="4" name="SFSP7_6" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  19024. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19025. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19026. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19027. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19028. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19029. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19030. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19031. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19032. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19033. </BitField>
  19034. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19035. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19036. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19037. </BitField>
  19038. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19039. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19040. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19041. </BitField>
  19042. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19043. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19044. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19045. </BitField>
  19046. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19047. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19048. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19049. </BitField>
  19050. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19051. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19052. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19053. </BitField>
  19054. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19055. </Register>
  19056. <Register start="+0x380+28" size="4" name="SFSP7_7" access="Read/Write" description="Pin configuration register for pins P7" reset_value="0" reset_mask="0xFFFFFFFF">
  19057. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19058. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19059. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19060. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19061. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19062. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19063. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19064. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19065. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19066. </BitField>
  19067. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19068. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19069. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19070. </BitField>
  19071. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19072. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19073. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19074. </BitField>
  19075. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19076. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19077. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19078. </BitField>
  19079. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19080. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19081. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19082. </BitField>
  19083. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19084. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19085. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19086. </BitField>
  19087. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19088. </Register>
  19089. <Register start="+0x400+0" size="4" name="SFSP8_0" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19090. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19091. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19092. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19093. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19094. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19095. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19096. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19097. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19098. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19099. </BitField>
  19100. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19101. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19102. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19103. </BitField>
  19104. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19105. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19106. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19107. </BitField>
  19108. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19109. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19110. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19111. </BitField>
  19112. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19113. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19114. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19115. </BitField>
  19116. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19117. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19118. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19119. </BitField>
  19120. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19121. </Register>
  19122. <Register start="+0x400+4" size="4" name="SFSP8_1" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19123. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19124. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19125. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19126. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19127. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19128. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19129. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19130. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19131. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19132. </BitField>
  19133. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19134. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19135. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19136. </BitField>
  19137. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19138. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19139. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19140. </BitField>
  19141. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19142. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19143. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19144. </BitField>
  19145. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19146. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19147. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19148. </BitField>
  19149. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19150. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19151. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19152. </BitField>
  19153. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19154. </Register>
  19155. <Register start="+0x400+8" size="4" name="SFSP8_2" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19156. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19157. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19158. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19159. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19160. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19161. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19162. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19163. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19164. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19165. </BitField>
  19166. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19167. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19168. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19169. </BitField>
  19170. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19171. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19172. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19173. </BitField>
  19174. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19175. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19176. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19177. </BitField>
  19178. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19179. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19180. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19181. </BitField>
  19182. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19183. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19184. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19185. </BitField>
  19186. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19187. </Register>
  19188. <Register start="+0x40C+0" size="4" name="SFSP8_3" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19189. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19190. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19191. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19192. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19193. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19194. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19195. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19196. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19197. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19198. </BitField>
  19199. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19200. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19201. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19202. </BitField>
  19203. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19204. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19205. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19206. </BitField>
  19207. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19208. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19209. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19210. </BitField>
  19211. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19212. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19213. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19214. </BitField>
  19215. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19216. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19217. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19218. </BitField>
  19219. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19220. </Register>
  19221. <Register start="+0x40C+4" size="4" name="SFSP8_4" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19222. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19223. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19224. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19225. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19226. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19227. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19228. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19229. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19230. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19231. </BitField>
  19232. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19233. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19234. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19235. </BitField>
  19236. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19237. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19238. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19239. </BitField>
  19240. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19241. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19242. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19243. </BitField>
  19244. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19245. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19246. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19247. </BitField>
  19248. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19249. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19250. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19251. </BitField>
  19252. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19253. </Register>
  19254. <Register start="+0x40C+8" size="4" name="SFSP8_5" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19255. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19256. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19257. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19258. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19259. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19260. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19261. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19262. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19263. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19264. </BitField>
  19265. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19266. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19267. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19268. </BitField>
  19269. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19270. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19271. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19272. </BitField>
  19273. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19274. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19275. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19276. </BitField>
  19277. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19278. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19279. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19280. </BitField>
  19281. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19282. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19283. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19284. </BitField>
  19285. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19286. </Register>
  19287. <Register start="+0x40C+12" size="4" name="SFSP8_6" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19288. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19289. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19290. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19291. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19292. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19293. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19294. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19295. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19296. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19297. </BitField>
  19298. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19299. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19300. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19301. </BitField>
  19302. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19303. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19304. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19305. </BitField>
  19306. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19307. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19308. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19309. </BitField>
  19310. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19311. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19312. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19313. </BitField>
  19314. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19315. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19316. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19317. </BitField>
  19318. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19319. </Register>
  19320. <Register start="+0x40C+16" size="4" name="SFSP8_7" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19321. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19322. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19323. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19324. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19325. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19326. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19327. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19328. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19329. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19330. </BitField>
  19331. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19332. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19333. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19334. </BitField>
  19335. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19336. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19337. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19338. </BitField>
  19339. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19340. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19341. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19342. </BitField>
  19343. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19344. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19345. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19346. </BitField>
  19347. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19348. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19349. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19350. </BitField>
  19351. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19352. </Register>
  19353. <Register start="+0x40C+20" size="4" name="SFSP8_8" access="Read/Write" description="Pin configuration register for pins P8" reset_value="0" reset_mask="0xFFFFFFFF">
  19354. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19355. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19356. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19357. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19358. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19359. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19360. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19361. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19362. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19363. </BitField>
  19364. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19365. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19366. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19367. </BitField>
  19368. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19369. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19370. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19371. </BitField>
  19372. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19373. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19374. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19375. </BitField>
  19376. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19377. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19378. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19379. </BitField>
  19380. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19381. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19382. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19383. </BitField>
  19384. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19385. </Register>
  19386. <Register start="+0x480+0" size="4" name="SFSP9_0" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19387. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19388. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19389. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19390. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19391. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19392. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19393. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19394. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19395. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19396. </BitField>
  19397. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19398. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19399. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19400. </BitField>
  19401. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19402. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19403. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19404. </BitField>
  19405. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19406. <Enum name="SLOW" start="0" description="Slow" />
  19407. <Enum name="FAST" start="1" description="Fast" />
  19408. </BitField>
  19409. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19410. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19411. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19412. </BitField>
  19413. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19414. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19415. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19416. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19417. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19418. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19419. </BitField>
  19420. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19421. </Register>
  19422. <Register start="+0x480+4" size="4" name="SFSP9_1" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19423. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19424. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19425. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19426. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19427. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19428. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19429. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19430. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19431. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19432. </BitField>
  19433. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19434. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19435. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19436. </BitField>
  19437. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19438. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19439. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19440. </BitField>
  19441. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19442. <Enum name="SLOW" start="0" description="Slow" />
  19443. <Enum name="FAST" start="1" description="Fast" />
  19444. </BitField>
  19445. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19446. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19447. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19448. </BitField>
  19449. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19450. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19451. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19452. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19453. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19454. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19455. </BitField>
  19456. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19457. </Register>
  19458. <Register start="+0x480+8" size="4" name="SFSP9_2" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19459. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19460. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19461. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19462. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19463. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19464. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19465. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19466. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19467. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19468. </BitField>
  19469. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19470. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19471. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19472. </BitField>
  19473. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19474. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19475. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19476. </BitField>
  19477. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19478. <Enum name="SLOW" start="0" description="Slow" />
  19479. <Enum name="FAST" start="1" description="Fast" />
  19480. </BitField>
  19481. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19482. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19483. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19484. </BitField>
  19485. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19486. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19487. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19488. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19489. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19490. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19491. </BitField>
  19492. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19493. </Register>
  19494. <Register start="+0x480+12" size="4" name="SFSP9_3" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19495. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19496. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19497. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19498. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19499. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19500. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19501. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19502. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19503. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19504. </BitField>
  19505. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19506. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19507. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19508. </BitField>
  19509. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19510. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19511. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19512. </BitField>
  19513. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19514. <Enum name="SLOW" start="0" description="Slow" />
  19515. <Enum name="FAST" start="1" description="Fast" />
  19516. </BitField>
  19517. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19518. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19519. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19520. </BitField>
  19521. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19522. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19523. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19524. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19525. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19526. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19527. </BitField>
  19528. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19529. </Register>
  19530. <Register start="+0x480+16" size="4" name="SFSP9_4" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19531. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19532. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19533. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19534. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19535. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19536. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19537. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19538. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19539. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19540. </BitField>
  19541. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19542. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19543. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19544. </BitField>
  19545. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19546. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19547. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19548. </BitField>
  19549. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19550. <Enum name="SLOW" start="0" description="Slow" />
  19551. <Enum name="FAST" start="1" description="Fast" />
  19552. </BitField>
  19553. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19554. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19555. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19556. </BitField>
  19557. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19558. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19559. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19560. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19561. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19562. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19563. </BitField>
  19564. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19565. </Register>
  19566. <Register start="+0x480+20" size="4" name="SFSP9_5" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19567. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19568. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19569. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19570. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19571. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19572. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19573. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19574. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19575. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19576. </BitField>
  19577. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19578. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19579. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19580. </BitField>
  19581. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19582. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19583. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19584. </BitField>
  19585. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19586. <Enum name="SLOW" start="0" description="Slow" />
  19587. <Enum name="FAST" start="1" description="Fast" />
  19588. </BitField>
  19589. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19590. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19591. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19592. </BitField>
  19593. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19594. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19595. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19596. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19597. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19598. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19599. </BitField>
  19600. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19601. </Register>
  19602. <Register start="+0x480+24" size="4" name="SFSP9_6" access="Read/Write" description="Pin configuration register for pins P9" reset_value="0" reset_mask="0xFFFFFFFF">
  19603. <BitField start="0" size="3" name="MODE" description="Select pin function">
  19604. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19605. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19606. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19607. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19608. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19609. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19610. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19611. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19612. </BitField>
  19613. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad">
  19614. <Enum name="DISABLE_PULL_DOWN_" start="0" description="Disable pull-down." />
  19615. <Enum name="ENABLE_PULL_DOWN_" start="1" description="Enable pull-down." />
  19616. </BitField>
  19617. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19618. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up" />
  19619. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19620. </BitField>
  19621. <BitField start="5" size="1" name="EHS" description="Slew rate">
  19622. <Enum name="SLOW" start="0" description="Slow" />
  19623. <Enum name="FAST" start="1" description="Fast" />
  19624. </BitField>
  19625. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19626. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19627. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19628. </BitField>
  19629. <BitField start="7" size="1" name="RESERVED" description="Reserved" />
  19630. <BitField start="8" size="2" name="EHD" description="Select drive strength">
  19631. <Enum name="STANDARD_DRIVE_4_MA" start="0x0" description="Standard drive: 4 mA drive strength" />
  19632. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium drive: 8 mA drive strength" />
  19633. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High drive: 14 mA drive strength" />
  19634. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra-high drive: 20 mA drive strength" />
  19635. </BitField>
  19636. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19637. </Register>
  19638. <Register start="+0x500" size="4" name="SFSPA_0" access="Read/Write" description="Pin configuration register for pins PA" reset_value="0" reset_mask="0xFFFFFFFF">
  19639. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19640. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19641. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19642. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19643. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19644. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19645. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19646. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19647. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19648. </BitField>
  19649. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19650. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19651. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19652. </BitField>
  19653. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19654. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19655. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19656. </BitField>
  19657. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19658. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19659. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19660. </BitField>
  19661. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19662. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19663. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19664. </BitField>
  19665. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19666. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19667. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19668. </BitField>
  19669. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19670. </Register>
  19671. <Register start="+0x504+0" size="4" name="SFSPA_1" access="Read/Write" description="Pin configuration register for pins PA" reset_value="0" reset_mask="0xFFFFFFFF">
  19672. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19673. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19674. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19675. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19676. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19677. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19678. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19679. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19680. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19681. </BitField>
  19682. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19683. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19684. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19685. </BitField>
  19686. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19687. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19688. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19689. </BitField>
  19690. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  19691. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19692. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19693. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19694. </BitField>
  19695. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19696. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19697. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19698. </BitField>
  19699. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  19700. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  19701. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  19702. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  19703. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  19704. </BitField>
  19705. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19706. </Register>
  19707. <Register start="+0x504+4" size="4" name="SFSPA_2" access="Read/Write" description="Pin configuration register for pins PA" reset_value="0" reset_mask="0xFFFFFFFF">
  19708. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19709. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19710. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19711. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19712. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19713. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19714. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19715. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19716. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19717. </BitField>
  19718. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19719. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19720. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19721. </BitField>
  19722. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19723. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19724. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19725. </BitField>
  19726. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  19727. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19728. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19729. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19730. </BitField>
  19731. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19732. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19733. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19734. </BitField>
  19735. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  19736. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  19737. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  19738. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  19739. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  19740. </BitField>
  19741. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19742. </Register>
  19743. <Register start="+0x504+8" size="4" name="SFSPA_3" access="Read/Write" description="Pin configuration register for pins PA" reset_value="0" reset_mask="0xFFFFFFFF">
  19744. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19745. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19746. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19747. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19748. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19749. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19750. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19751. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19752. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19753. </BitField>
  19754. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19755. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19756. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19757. </BitField>
  19758. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19759. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19760. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up" />
  19761. </BitField>
  19762. <BitField start="5" size="1" name="RESERVED" description="Reserved" />
  19763. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset but must be enabled to transfer data from the I/O buffer to the pad.">
  19764. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19765. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19766. </BitField>
  19767. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19768. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19769. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19770. </BitField>
  19771. <BitField start="8" size="2" name="EHD" description="Select drive strength.">
  19772. <Enum name="NORMAL_DRIVE_4_MA_D" start="0x0" description="Normal-drive: 4 mA drive strength" />
  19773. <Enum name="MEDIUM_DRIVE_8_MA_D" start="0x1" description="Medium-drive: 8 mA drive strength" />
  19774. <Enum name="HIGH_DRIVE_14_MA_DR" start="0x2" description="High-drive: 14 mA drive strength" />
  19775. <Enum name="ULTRA_HIGH_DRIVE_20" start="0x3" description="Ultra high-drive: 20 mA drive strength" />
  19776. </BitField>
  19777. <BitField start="10" size="22" name="RESERVED" description="Reserved" />
  19778. </Register>
  19779. <Register start="+0x510" size="4" name="SFSPA_4" access="Read/Write" description="Pin configuration register for pins PA" reset_value="0" reset_mask="0xFFFFFFFF">
  19780. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19781. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19782. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19783. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19784. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19785. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19786. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19787. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19788. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19789. </BitField>
  19790. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19791. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19792. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19793. </BitField>
  19794. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19795. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19796. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19797. </BitField>
  19798. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19799. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19800. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19801. </BitField>
  19802. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19803. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19804. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19805. </BitField>
  19806. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19807. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19808. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19809. </BitField>
  19810. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19811. </Register>
  19812. <Register start="+0x580+0" size="4" name="SFSPB_0" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  19813. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19814. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19815. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19816. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19817. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19818. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19819. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19820. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19821. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19822. </BitField>
  19823. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19824. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19825. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19826. </BitField>
  19827. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19828. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19829. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19830. </BitField>
  19831. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19832. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19833. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19834. </BitField>
  19835. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19836. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19837. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19838. </BitField>
  19839. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19840. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19841. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19842. </BitField>
  19843. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19844. </Register>
  19845. <Register start="+0x580+4" size="4" name="SFSPB_1" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  19846. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19847. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19848. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19849. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19850. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19851. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19852. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19853. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19854. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19855. </BitField>
  19856. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19857. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19858. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19859. </BitField>
  19860. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19861. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19862. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19863. </BitField>
  19864. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19865. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19866. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19867. </BitField>
  19868. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19869. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19870. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19871. </BitField>
  19872. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19873. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19874. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19875. </BitField>
  19876. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19877. </Register>
  19878. <Register start="+0x580+8" size="4" name="SFSPB_2" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  19879. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19880. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19881. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19882. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19883. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19884. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19885. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19886. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19887. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19888. </BitField>
  19889. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19890. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19891. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19892. </BitField>
  19893. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19894. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19895. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19896. </BitField>
  19897. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19898. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19899. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19900. </BitField>
  19901. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19902. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19903. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19904. </BitField>
  19905. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19906. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19907. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19908. </BitField>
  19909. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19910. </Register>
  19911. <Register start="+0x580+12" size="4" name="SFSPB_3" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  19912. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19913. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19914. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19915. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19916. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19917. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19918. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19919. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19920. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19921. </BitField>
  19922. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19923. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19924. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19925. </BitField>
  19926. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19927. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19928. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19929. </BitField>
  19930. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19931. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19932. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19933. </BitField>
  19934. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19935. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19936. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19937. </BitField>
  19938. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19939. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19940. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19941. </BitField>
  19942. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19943. </Register>
  19944. <Register start="+0x580+16" size="4" name="SFSPB_4" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  19945. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19946. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19947. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19948. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19949. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19950. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19951. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19952. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19953. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19954. </BitField>
  19955. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19956. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19957. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19958. </BitField>
  19959. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19960. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19961. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19962. </BitField>
  19963. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19964. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19965. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19966. </BitField>
  19967. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  19968. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  19969. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  19970. </BitField>
  19971. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  19972. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  19973. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  19974. </BitField>
  19975. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  19976. </Register>
  19977. <Register start="+0x580+20" size="4" name="SFSPB_5" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  19978. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  19979. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  19980. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  19981. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  19982. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  19983. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  19984. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  19985. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  19986. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  19987. </BitField>
  19988. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  19989. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  19990. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19991. </BitField>
  19992. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  19993. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  19994. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  19995. </BitField>
  19996. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  19997. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  19998. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  19999. </BitField>
  20000. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20001. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20002. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20003. </BitField>
  20004. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20005. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20006. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20007. </BitField>
  20008. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20009. </Register>
  20010. <Register start="+0x580+24" size="4" name="SFSPB_6" access="Read/Write" description="Pin configuration register for pins PB" reset_value="0" reset_mask="0xFFFFFFFF">
  20011. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20012. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20013. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20014. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20015. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20016. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20017. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20018. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20019. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20020. </BitField>
  20021. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20022. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20023. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20024. </BitField>
  20025. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20026. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20027. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20028. </BitField>
  20029. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20030. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20031. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20032. </BitField>
  20033. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20034. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20035. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20036. </BitField>
  20037. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20038. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20039. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20040. </BitField>
  20041. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20042. </Register>
  20043. <Register start="+0x600+0" size="4" name="SFSPC_0" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20044. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20045. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20046. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20047. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20048. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20049. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20050. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20051. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20052. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20053. </BitField>
  20054. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20055. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20056. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20057. </BitField>
  20058. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20059. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20060. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20061. </BitField>
  20062. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20063. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20064. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20065. </BitField>
  20066. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20067. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20068. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20069. </BitField>
  20070. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20071. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20072. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20073. </BitField>
  20074. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20075. </Register>
  20076. <Register start="+0x600+4" size="4" name="SFSPC_1" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20077. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20078. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20079. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20080. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20081. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20082. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20083. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20084. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20085. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20086. </BitField>
  20087. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20088. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20089. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20090. </BitField>
  20091. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20092. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20093. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20094. </BitField>
  20095. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20096. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20097. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20098. </BitField>
  20099. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20100. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20101. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20102. </BitField>
  20103. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20104. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20105. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20106. </BitField>
  20107. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20108. </Register>
  20109. <Register start="+0x600+8" size="4" name="SFSPC_2" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20110. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20111. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20112. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20113. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20114. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20115. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20116. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20117. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20118. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20119. </BitField>
  20120. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20121. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20122. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20123. </BitField>
  20124. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20125. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20126. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20127. </BitField>
  20128. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20129. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20130. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20131. </BitField>
  20132. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20133. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20134. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20135. </BitField>
  20136. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20137. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20138. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20139. </BitField>
  20140. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20141. </Register>
  20142. <Register start="+0x600+12" size="4" name="SFSPC_3" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20143. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20144. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20145. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20146. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20147. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20148. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20149. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20150. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20151. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20152. </BitField>
  20153. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20154. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20155. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20156. </BitField>
  20157. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20158. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20159. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20160. </BitField>
  20161. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20162. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20163. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20164. </BitField>
  20165. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20166. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20167. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20168. </BitField>
  20169. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20170. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20171. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20172. </BitField>
  20173. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20174. </Register>
  20175. <Register start="+0x600+16" size="4" name="SFSPC_4" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20176. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20177. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20178. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20179. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20180. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20181. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20182. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20183. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20184. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20185. </BitField>
  20186. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20187. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20188. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20189. </BitField>
  20190. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20191. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20192. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20193. </BitField>
  20194. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20195. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20196. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20197. </BitField>
  20198. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20199. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20200. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20201. </BitField>
  20202. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20203. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20204. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20205. </BitField>
  20206. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20207. </Register>
  20208. <Register start="+0x600+20" size="4" name="SFSPC_5" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20209. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20210. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20211. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20212. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20213. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20214. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20215. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20216. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20217. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20218. </BitField>
  20219. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20220. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20221. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20222. </BitField>
  20223. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20224. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20225. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20226. </BitField>
  20227. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20228. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20229. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20230. </BitField>
  20231. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20232. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20233. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20234. </BitField>
  20235. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20236. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20237. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20238. </BitField>
  20239. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20240. </Register>
  20241. <Register start="+0x600+24" size="4" name="SFSPC_6" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20242. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20243. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20244. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20245. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20246. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20247. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20248. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20249. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20250. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20251. </BitField>
  20252. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20253. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20254. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20255. </BitField>
  20256. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20257. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20258. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20259. </BitField>
  20260. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20261. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20262. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20263. </BitField>
  20264. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20265. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20266. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20267. </BitField>
  20268. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20269. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20270. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20271. </BitField>
  20272. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20273. </Register>
  20274. <Register start="+0x600+28" size="4" name="SFSPC_7" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20275. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20276. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20277. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20278. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20279. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20280. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20281. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20282. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20283. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20284. </BitField>
  20285. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20286. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20287. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20288. </BitField>
  20289. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20290. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20291. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20292. </BitField>
  20293. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20294. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20295. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20296. </BitField>
  20297. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20298. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20299. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20300. </BitField>
  20301. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20302. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20303. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20304. </BitField>
  20305. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20306. </Register>
  20307. <Register start="+0x600+32" size="4" name="SFSPC_8" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20308. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20309. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20310. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20311. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20312. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20313. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20314. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20315. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20316. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20317. </BitField>
  20318. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20319. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20320. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20321. </BitField>
  20322. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20323. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20324. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20325. </BitField>
  20326. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20327. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20328. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20329. </BitField>
  20330. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20331. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20332. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20333. </BitField>
  20334. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20335. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20336. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20337. </BitField>
  20338. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20339. </Register>
  20340. <Register start="+0x600+36" size="4" name="SFSPC_9" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20341. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20342. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20343. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20344. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20345. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20346. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20347. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20348. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20349. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20350. </BitField>
  20351. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20352. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20353. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20354. </BitField>
  20355. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20356. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20357. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20358. </BitField>
  20359. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20360. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20361. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20362. </BitField>
  20363. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20364. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20365. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20366. </BitField>
  20367. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20368. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20369. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20370. </BitField>
  20371. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20372. </Register>
  20373. <Register start="+0x600+40" size="4" name="SFSPC_10" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20374. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20375. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20376. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20377. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20378. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20379. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20380. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20381. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20382. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20383. </BitField>
  20384. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20385. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20386. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20387. </BitField>
  20388. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20389. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20390. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20391. </BitField>
  20392. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20393. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20394. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20395. </BitField>
  20396. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20397. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20398. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20399. </BitField>
  20400. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20401. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20402. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20403. </BitField>
  20404. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20405. </Register>
  20406. <Register start="+0x600+44" size="4" name="SFSPC_11" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20407. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20408. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20409. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20410. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20411. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20412. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20413. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20414. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20415. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20416. </BitField>
  20417. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20418. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20419. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20420. </BitField>
  20421. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20422. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20423. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20424. </BitField>
  20425. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20426. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20427. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20428. </BitField>
  20429. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20430. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20431. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20432. </BitField>
  20433. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20434. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20435. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20436. </BitField>
  20437. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20438. </Register>
  20439. <Register start="+0x600+48" size="4" name="SFSPC_12" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20440. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20441. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20442. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20443. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20444. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20445. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20446. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20447. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20448. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20449. </BitField>
  20450. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20451. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20452. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20453. </BitField>
  20454. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20455. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20456. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20457. </BitField>
  20458. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20459. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20460. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20461. </BitField>
  20462. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20463. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20464. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20465. </BitField>
  20466. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20467. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20468. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20469. </BitField>
  20470. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20471. </Register>
  20472. <Register start="+0x600+52" size="4" name="SFSPC_13" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20473. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20474. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20475. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20476. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20477. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20478. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20479. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20480. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20481. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20482. </BitField>
  20483. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20484. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20485. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20486. </BitField>
  20487. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20488. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20489. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20490. </BitField>
  20491. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20492. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20493. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20494. </BitField>
  20495. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20496. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20497. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20498. </BitField>
  20499. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20500. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20501. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20502. </BitField>
  20503. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20504. </Register>
  20505. <Register start="+0x600+56" size="4" name="SFSPC_14" access="Read/Write" description="Pin configuration register for pins PC" reset_value="0" reset_mask="0xFFFFFFFF">
  20506. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20507. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20508. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20509. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20510. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20511. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20512. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20513. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20514. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20515. </BitField>
  20516. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20517. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20518. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20519. </BitField>
  20520. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20521. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20522. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20523. </BitField>
  20524. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20525. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20526. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20527. </BitField>
  20528. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20529. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20530. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20531. </BitField>
  20532. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20533. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20534. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20535. </BitField>
  20536. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20537. </Register>
  20538. <Register start="+0x680+0" size="4" name="SFSPD_0" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20539. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20540. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20541. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20542. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20543. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20544. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20545. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20546. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20547. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20548. </BitField>
  20549. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20550. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20551. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20552. </BitField>
  20553. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20554. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20555. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20556. </BitField>
  20557. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20558. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20559. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20560. </BitField>
  20561. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20562. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20563. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20564. </BitField>
  20565. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20566. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20567. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20568. </BitField>
  20569. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20570. </Register>
  20571. <Register start="+0x680+4" size="4" name="SFSPD_1" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20572. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20573. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20574. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20575. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20576. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20577. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20578. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20579. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20580. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20581. </BitField>
  20582. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20583. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20584. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20585. </BitField>
  20586. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20587. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20588. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20589. </BitField>
  20590. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20591. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20592. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20593. </BitField>
  20594. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20595. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20596. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20597. </BitField>
  20598. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20599. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20600. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20601. </BitField>
  20602. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20603. </Register>
  20604. <Register start="+0x680+8" size="4" name="SFSPD_2" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20605. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20606. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20607. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20608. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20609. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20610. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20611. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20612. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20613. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20614. </BitField>
  20615. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20616. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20617. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20618. </BitField>
  20619. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20620. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20621. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20622. </BitField>
  20623. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20624. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20625. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20626. </BitField>
  20627. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20628. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20629. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20630. </BitField>
  20631. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20632. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20633. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20634. </BitField>
  20635. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20636. </Register>
  20637. <Register start="+0x680+12" size="4" name="SFSPD_3" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20638. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20639. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20640. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20641. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20642. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20643. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20644. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20645. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20646. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20647. </BitField>
  20648. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20649. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20650. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20651. </BitField>
  20652. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20653. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20654. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20655. </BitField>
  20656. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20657. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20658. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20659. </BitField>
  20660. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20661. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20662. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20663. </BitField>
  20664. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20665. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20666. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20667. </BitField>
  20668. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20669. </Register>
  20670. <Register start="+0x680+16" size="4" name="SFSPD_4" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20671. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20672. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20673. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20674. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20675. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20676. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20677. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20678. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20679. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20680. </BitField>
  20681. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20682. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20683. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20684. </BitField>
  20685. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20686. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20687. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20688. </BitField>
  20689. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20690. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20691. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20692. </BitField>
  20693. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20694. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20695. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20696. </BitField>
  20697. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20698. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20699. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20700. </BitField>
  20701. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20702. </Register>
  20703. <Register start="+0x680+20" size="4" name="SFSPD_5" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20704. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20705. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20706. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20707. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20708. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20709. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20710. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20711. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20712. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20713. </BitField>
  20714. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20715. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20716. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20717. </BitField>
  20718. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20719. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20720. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20721. </BitField>
  20722. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20723. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20724. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20725. </BitField>
  20726. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20727. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20728. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20729. </BitField>
  20730. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20731. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20732. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20733. </BitField>
  20734. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20735. </Register>
  20736. <Register start="+0x680+24" size="4" name="SFSPD_6" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20737. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20738. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20739. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20740. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20741. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20742. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20743. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20744. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20745. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20746. </BitField>
  20747. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20748. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20749. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20750. </BitField>
  20751. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20752. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20753. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20754. </BitField>
  20755. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20756. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20757. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20758. </BitField>
  20759. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20760. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20761. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20762. </BitField>
  20763. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20764. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20765. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20766. </BitField>
  20767. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20768. </Register>
  20769. <Register start="+0x680+28" size="4" name="SFSPD_7" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20770. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20771. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20772. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20773. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20774. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20775. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20776. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20777. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20778. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20779. </BitField>
  20780. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20781. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20782. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20783. </BitField>
  20784. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20785. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20786. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20787. </BitField>
  20788. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20789. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20790. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20791. </BitField>
  20792. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20793. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20794. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20795. </BitField>
  20796. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20797. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20798. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20799. </BitField>
  20800. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20801. </Register>
  20802. <Register start="+0x680+32" size="4" name="SFSPD_8" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20803. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20804. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20805. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20806. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20807. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20808. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20809. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20810. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20811. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20812. </BitField>
  20813. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20814. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20815. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20816. </BitField>
  20817. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20818. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20819. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20820. </BitField>
  20821. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20822. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20823. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20824. </BitField>
  20825. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20826. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20827. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20828. </BitField>
  20829. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20830. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20831. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20832. </BitField>
  20833. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20834. </Register>
  20835. <Register start="+0x680+36" size="4" name="SFSPD_9" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20836. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20837. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20838. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20839. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20840. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20841. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20842. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20843. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20844. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20845. </BitField>
  20846. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20847. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20848. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20849. </BitField>
  20850. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20851. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20852. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20853. </BitField>
  20854. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20855. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20856. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20857. </BitField>
  20858. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20859. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20860. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20861. </BitField>
  20862. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20863. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20864. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20865. </BitField>
  20866. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20867. </Register>
  20868. <Register start="+0x680+40" size="4" name="SFSPD_10" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20869. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20870. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20871. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20872. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20873. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20874. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20875. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20876. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20877. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20878. </BitField>
  20879. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20880. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20881. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20882. </BitField>
  20883. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20884. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20885. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20886. </BitField>
  20887. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20888. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20889. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20890. </BitField>
  20891. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20892. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20893. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20894. </BitField>
  20895. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20896. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20897. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20898. </BitField>
  20899. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20900. </Register>
  20901. <Register start="+0x680+44" size="4" name="SFSPD_11" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20902. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20903. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20904. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20905. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20906. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20907. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20908. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20909. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20910. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20911. </BitField>
  20912. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20913. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20914. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20915. </BitField>
  20916. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20917. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20918. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20919. </BitField>
  20920. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20921. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20922. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20923. </BitField>
  20924. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20925. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20926. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20927. </BitField>
  20928. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20929. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20930. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20931. </BitField>
  20932. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20933. </Register>
  20934. <Register start="+0x680+48" size="4" name="SFSPD_12" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20935. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20936. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20937. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20938. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20939. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20940. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20941. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20942. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20943. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20944. </BitField>
  20945. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20946. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20947. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20948. </BitField>
  20949. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20950. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20951. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20952. </BitField>
  20953. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20954. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20955. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20956. </BitField>
  20957. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20958. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20959. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20960. </BitField>
  20961. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20962. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20963. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20964. </BitField>
  20965. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20966. </Register>
  20967. <Register start="+0x680+52" size="4" name="SFSPD_13" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  20968. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  20969. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  20970. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  20971. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  20972. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  20973. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  20974. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  20975. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  20976. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  20977. </BitField>
  20978. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  20979. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  20980. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20981. </BitField>
  20982. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  20983. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  20984. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  20985. </BitField>
  20986. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  20987. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  20988. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  20989. </BitField>
  20990. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  20991. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  20992. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  20993. </BitField>
  20994. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  20995. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  20996. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  20997. </BitField>
  20998. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  20999. </Register>
  21000. <Register start="+0x680+56" size="4" name="SFSPD_14" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  21001. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21002. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21003. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21004. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21005. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21006. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21007. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21008. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21009. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21010. </BitField>
  21011. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21012. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21013. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21014. </BitField>
  21015. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21016. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21017. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21018. </BitField>
  21019. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21020. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21021. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21022. </BitField>
  21023. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21024. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21025. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21026. </BitField>
  21027. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21028. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21029. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21030. </BitField>
  21031. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21032. </Register>
  21033. <Register start="+0x680+60" size="4" name="SFSPD_15" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  21034. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21035. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21036. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21037. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21038. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21039. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21040. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21041. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21042. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21043. </BitField>
  21044. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21045. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21046. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21047. </BitField>
  21048. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21049. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21050. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21051. </BitField>
  21052. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21053. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21054. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21055. </BitField>
  21056. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21057. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21058. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21059. </BitField>
  21060. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21061. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21062. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21063. </BitField>
  21064. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21065. </Register>
  21066. <Register start="+0x680+64" size="4" name="SFSPD_16" access="Read/Write" description="Pin configuration register for pins PD" reset_value="0" reset_mask="0xFFFFFFFF">
  21067. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21068. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21069. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21070. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21071. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21072. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21073. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21074. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21075. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21076. </BitField>
  21077. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21078. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21079. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21080. </BitField>
  21081. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21082. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21083. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21084. </BitField>
  21085. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21086. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21087. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21088. </BitField>
  21089. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21090. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21091. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21092. </BitField>
  21093. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21094. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21095. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21096. </BitField>
  21097. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21098. </Register>
  21099. <Register start="+0x700+0" size="4" name="SFSPE_0" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21100. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21101. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21102. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21103. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21104. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21105. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21106. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21107. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21108. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21109. </BitField>
  21110. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21111. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21112. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21113. </BitField>
  21114. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21115. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21116. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21117. </BitField>
  21118. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21119. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21120. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21121. </BitField>
  21122. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21123. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21124. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21125. </BitField>
  21126. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21127. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21128. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21129. </BitField>
  21130. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21131. </Register>
  21132. <Register start="+0x700+4" size="4" name="SFSPE_1" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21133. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21134. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21135. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21136. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21137. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21138. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21139. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21140. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21141. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21142. </BitField>
  21143. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21144. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21145. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21146. </BitField>
  21147. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21148. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21149. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21150. </BitField>
  21151. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21152. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21153. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21154. </BitField>
  21155. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21156. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21157. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21158. </BitField>
  21159. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21160. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21161. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21162. </BitField>
  21163. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21164. </Register>
  21165. <Register start="+0x700+8" size="4" name="SFSPE_2" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21166. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21167. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21168. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21169. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21170. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21171. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21172. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21173. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21174. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21175. </BitField>
  21176. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21177. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21178. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21179. </BitField>
  21180. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21181. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21182. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21183. </BitField>
  21184. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21185. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21186. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21187. </BitField>
  21188. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21189. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21190. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21191. </BitField>
  21192. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21193. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21194. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21195. </BitField>
  21196. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21197. </Register>
  21198. <Register start="+0x700+12" size="4" name="SFSPE_3" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21199. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21200. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21201. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21202. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21203. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21204. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21205. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21206. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21207. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21208. </BitField>
  21209. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21210. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21211. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21212. </BitField>
  21213. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21214. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21215. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21216. </BitField>
  21217. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21218. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21219. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21220. </BitField>
  21221. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21222. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21223. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21224. </BitField>
  21225. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21226. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21227. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21228. </BitField>
  21229. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21230. </Register>
  21231. <Register start="+0x700+16" size="4" name="SFSPE_4" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21232. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21233. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21234. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21235. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21236. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21237. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21238. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21239. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21240. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21241. </BitField>
  21242. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21243. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21244. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21245. </BitField>
  21246. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21247. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21248. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21249. </BitField>
  21250. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21251. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21252. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21253. </BitField>
  21254. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21255. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21256. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21257. </BitField>
  21258. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21259. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21260. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21261. </BitField>
  21262. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21263. </Register>
  21264. <Register start="+0x700+20" size="4" name="SFSPE_5" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21265. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21266. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21267. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21268. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21269. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21270. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21271. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21272. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21273. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21274. </BitField>
  21275. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21276. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21277. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21278. </BitField>
  21279. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21280. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21281. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21282. </BitField>
  21283. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21284. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21285. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21286. </BitField>
  21287. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21288. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21289. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21290. </BitField>
  21291. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21292. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21293. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21294. </BitField>
  21295. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21296. </Register>
  21297. <Register start="+0x700+24" size="4" name="SFSPE_6" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21298. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21299. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21300. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21301. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21302. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21303. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21304. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21305. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21306. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21307. </BitField>
  21308. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21309. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21310. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21311. </BitField>
  21312. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21313. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21314. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21315. </BitField>
  21316. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21317. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21318. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21319. </BitField>
  21320. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21321. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21322. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21323. </BitField>
  21324. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21325. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21326. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21327. </BitField>
  21328. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21329. </Register>
  21330. <Register start="+0x700+28" size="4" name="SFSPE_7" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21331. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21332. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21333. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21334. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21335. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21336. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21337. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21338. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21339. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21340. </BitField>
  21341. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21342. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21343. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21344. </BitField>
  21345. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21346. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21347. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21348. </BitField>
  21349. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21350. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21351. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21352. </BitField>
  21353. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21354. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21355. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21356. </BitField>
  21357. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21358. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21359. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21360. </BitField>
  21361. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21362. </Register>
  21363. <Register start="+0x700+32" size="4" name="SFSPE_8" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21364. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21365. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21366. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21367. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21368. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21369. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21370. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21371. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21372. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21373. </BitField>
  21374. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21375. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21376. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21377. </BitField>
  21378. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21379. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21380. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21381. </BitField>
  21382. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21383. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21384. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21385. </BitField>
  21386. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21387. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21388. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21389. </BitField>
  21390. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21391. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21392. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21393. </BitField>
  21394. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21395. </Register>
  21396. <Register start="+0x700+36" size="4" name="SFSPE_9" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21397. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21398. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21399. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21400. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21401. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21402. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21403. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21404. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21405. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21406. </BitField>
  21407. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21408. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21409. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21410. </BitField>
  21411. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21412. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21413. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21414. </BitField>
  21415. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21416. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21417. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21418. </BitField>
  21419. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21420. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21421. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21422. </BitField>
  21423. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21424. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21425. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21426. </BitField>
  21427. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21428. </Register>
  21429. <Register start="+0x700+40" size="4" name="SFSPE_10" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21430. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21431. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21432. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21433. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21434. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21435. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21436. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21437. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21438. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21439. </BitField>
  21440. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21441. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21442. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21443. </BitField>
  21444. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21445. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21446. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21447. </BitField>
  21448. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21449. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21450. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21451. </BitField>
  21452. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21453. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21454. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21455. </BitField>
  21456. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21457. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21458. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21459. </BitField>
  21460. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21461. </Register>
  21462. <Register start="+0x700+44" size="4" name="SFSPE_11" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21463. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21464. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21465. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21466. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21467. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21468. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21469. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21470. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21471. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21472. </BitField>
  21473. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21474. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21475. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21476. </BitField>
  21477. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21478. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21479. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21480. </BitField>
  21481. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21482. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21483. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21484. </BitField>
  21485. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21486. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21487. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21488. </BitField>
  21489. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21490. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21491. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21492. </BitField>
  21493. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21494. </Register>
  21495. <Register start="+0x700+48" size="4" name="SFSPE_12" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21496. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21497. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21498. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21499. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21500. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21501. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21502. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21503. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21504. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21505. </BitField>
  21506. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21507. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21508. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21509. </BitField>
  21510. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21511. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21512. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21513. </BitField>
  21514. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21515. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21516. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21517. </BitField>
  21518. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21519. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21520. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21521. </BitField>
  21522. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21523. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21524. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21525. </BitField>
  21526. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21527. </Register>
  21528. <Register start="+0x700+52" size="4" name="SFSPE_13" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21529. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21530. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21531. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21532. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21533. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21534. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21535. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21536. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21537. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21538. </BitField>
  21539. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21540. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21541. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21542. </BitField>
  21543. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21544. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21545. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21546. </BitField>
  21547. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21548. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21549. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21550. </BitField>
  21551. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21552. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21553. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21554. </BitField>
  21555. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21556. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21557. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21558. </BitField>
  21559. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21560. </Register>
  21561. <Register start="+0x700+56" size="4" name="SFSPE_14" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21562. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21563. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21564. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21565. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21566. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21567. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21568. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21569. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21570. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21571. </BitField>
  21572. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21573. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21574. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21575. </BitField>
  21576. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21577. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21578. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21579. </BitField>
  21580. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21581. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21582. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21583. </BitField>
  21584. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21585. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21586. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21587. </BitField>
  21588. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21589. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21590. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21591. </BitField>
  21592. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21593. </Register>
  21594. <Register start="+0x700+60" size="4" name="SFSPE_15" access="Read/Write" description="Pin configuration register for pins PE" reset_value="0" reset_mask="0xFFFFFFFF">
  21595. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21596. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21597. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21598. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21599. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21600. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21601. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21602. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21603. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21604. </BitField>
  21605. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21606. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21607. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21608. </BitField>
  21609. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21610. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21611. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21612. </BitField>
  21613. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21614. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21615. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21616. </BitField>
  21617. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21618. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21619. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21620. </BitField>
  21621. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21622. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21623. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21624. </BitField>
  21625. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21626. </Register>
  21627. <Register start="+0x780+0" size="4" name="SFSPF_0" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21628. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21629. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21630. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21631. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21632. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21633. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21634. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21635. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21636. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21637. </BitField>
  21638. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21639. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21640. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21641. </BitField>
  21642. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21643. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21644. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21645. </BitField>
  21646. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21647. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21648. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21649. </BitField>
  21650. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21651. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21652. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21653. </BitField>
  21654. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21655. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21656. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21657. </BitField>
  21658. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21659. </Register>
  21660. <Register start="+0x780+4" size="4" name="SFSPF_1" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21661. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21662. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21663. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21664. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21665. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21666. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21667. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21668. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21669. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21670. </BitField>
  21671. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21672. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21673. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21674. </BitField>
  21675. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21676. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21677. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21678. </BitField>
  21679. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21680. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21681. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21682. </BitField>
  21683. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21684. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21685. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21686. </BitField>
  21687. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21688. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21689. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21690. </BitField>
  21691. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21692. </Register>
  21693. <Register start="+0x780+8" size="4" name="SFSPF_2" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21694. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21695. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21696. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21697. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21698. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21699. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21700. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21701. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21702. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21703. </BitField>
  21704. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21705. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21706. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21707. </BitField>
  21708. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21709. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21710. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21711. </BitField>
  21712. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21713. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21714. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21715. </BitField>
  21716. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21717. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21718. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21719. </BitField>
  21720. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21721. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21722. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21723. </BitField>
  21724. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21725. </Register>
  21726. <Register start="+0x780+12" size="4" name="SFSPF_3" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21727. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21728. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21729. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21730. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21731. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21732. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21733. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21734. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21735. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21736. </BitField>
  21737. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21738. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21739. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21740. </BitField>
  21741. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21742. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21743. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21744. </BitField>
  21745. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21746. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21747. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21748. </BitField>
  21749. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21750. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21751. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21752. </BitField>
  21753. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21754. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21755. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21756. </BitField>
  21757. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21758. </Register>
  21759. <Register start="+0x780+16" size="4" name="SFSPF_4" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21760. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21761. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21762. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21763. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21764. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21765. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21766. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21767. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21768. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21769. </BitField>
  21770. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21771. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21772. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21773. </BitField>
  21774. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21775. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21776. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21777. </BitField>
  21778. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21779. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21780. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21781. </BitField>
  21782. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21783. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21784. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21785. </BitField>
  21786. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21787. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21788. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21789. </BitField>
  21790. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21791. </Register>
  21792. <Register start="+0x780+20" size="4" name="SFSPF_5" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21793. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21794. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21795. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21796. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21797. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21798. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21799. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21800. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21801. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21802. </BitField>
  21803. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21804. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21805. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21806. </BitField>
  21807. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21808. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21809. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21810. </BitField>
  21811. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21812. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21813. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21814. </BitField>
  21815. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21816. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21817. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21818. </BitField>
  21819. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21820. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21821. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21822. </BitField>
  21823. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21824. </Register>
  21825. <Register start="+0x780+24" size="4" name="SFSPF_6" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21826. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21827. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21828. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21829. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21830. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21831. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21832. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21833. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21834. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21835. </BitField>
  21836. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21837. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21838. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21839. </BitField>
  21840. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21841. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21842. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21843. </BitField>
  21844. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21845. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21846. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21847. </BitField>
  21848. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21849. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21850. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21851. </BitField>
  21852. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21853. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21854. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21855. </BitField>
  21856. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21857. </Register>
  21858. <Register start="+0x780+28" size="4" name="SFSPF_7" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21859. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21860. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21861. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21862. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21863. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21864. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21865. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21866. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21867. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21868. </BitField>
  21869. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21870. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21871. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21872. </BitField>
  21873. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21874. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21875. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21876. </BitField>
  21877. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21878. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21879. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21880. </BitField>
  21881. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21882. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21883. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21884. </BitField>
  21885. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21886. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21887. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21888. </BitField>
  21889. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21890. </Register>
  21891. <Register start="+0x780+32" size="4" name="SFSPF_8" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21892. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21893. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21894. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21895. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21896. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21897. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21898. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21899. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21900. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21901. </BitField>
  21902. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21903. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21904. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21905. </BitField>
  21906. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21907. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21908. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21909. </BitField>
  21910. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21911. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21912. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21913. </BitField>
  21914. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21915. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21916. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21917. </BitField>
  21918. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21919. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21920. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21921. </BitField>
  21922. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21923. </Register>
  21924. <Register start="+0x780+36" size="4" name="SFSPF_9" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21925. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21926. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21927. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21928. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21929. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21930. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21931. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21932. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21933. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21934. </BitField>
  21935. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21936. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21937. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21938. </BitField>
  21939. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21940. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21941. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21942. </BitField>
  21943. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21944. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21945. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21946. </BitField>
  21947. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21948. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21949. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21950. </BitField>
  21951. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21952. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21953. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21954. </BitField>
  21955. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21956. </Register>
  21957. <Register start="+0x780+40" size="4" name="SFSPF_10" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21958. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21959. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21960. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21961. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21962. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21963. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21964. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21965. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21966. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  21967. </BitField>
  21968. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  21969. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  21970. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21971. </BitField>
  21972. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  21973. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  21974. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  21975. </BitField>
  21976. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  21977. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  21978. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  21979. </BitField>
  21980. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  21981. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  21982. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  21983. </BitField>
  21984. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  21985. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  21986. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  21987. </BitField>
  21988. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  21989. </Register>
  21990. <Register start="+0x780+44" size="4" name="SFSPF_11" access="Read/Write" description="Pin configuration register for pins PF" reset_value="0" reset_mask="0xFFFFFFFF">
  21991. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  21992. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  21993. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  21994. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  21995. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  21996. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  21997. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  21998. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  21999. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  22000. </BitField>
  22001. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  22002. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  22003. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down.Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22004. </BitField>
  22005. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  22006. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22007. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  22008. </BitField>
  22009. <BitField start="5" size="1" name="EHS" description="Select Slew rate.">
  22010. <Enum name="SLOW_LOW_NOISE_WITH" start="0" description="Slow (low noise with medium speed)" />
  22011. <Enum name="FAST_MEDIUM_NOISE_W" start="1" description="Fast (medium noise with fast speed)" />
  22012. </BitField>
  22013. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  22014. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  22015. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  22016. </BitField>
  22017. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  22018. <Enum name="ENABLE_INPUT_GLITCH" start="0" description="Enable input glitch filter" />
  22019. <Enum name="DISABLE_INPUT_GLITCH" start="1" description="Disable input glitch filter" />
  22020. </BitField>
  22021. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  22022. </Register>
  22023. <Register start="+0xC00+0" size="4" name="SFSCLK_0" access="Read/Write" description="Pin configuration register for pins CLK" reset_value="0" reset_mask="0xFFFFFFFF">
  22024. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  22025. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  22026. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  22027. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  22028. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  22029. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  22030. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  22031. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  22032. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  22033. </BitField>
  22034. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  22035. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  22036. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22037. </BitField>
  22038. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  22039. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22040. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  22041. </BitField>
  22042. <BitField start="5" size="1" name="EHS" description="Slew rate">
  22043. <Enum name="FAST_LOW_NOISE_WITH" start="0" description="Fast (low noise with fast speed)" />
  22044. <Enum name="HIGH_SPEED_MEDIUM_N" start="1" description="High-speed (medium noise with high speed)" />
  22045. </BitField>
  22046. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  22047. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  22048. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  22049. </BitField>
  22050. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  22051. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  22052. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  22053. </BitField>
  22054. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  22055. </Register>
  22056. <Register start="+0xC00+4" size="4" name="SFSCLK_1" access="Read/Write" description="Pin configuration register for pins CLK" reset_value="0" reset_mask="0xFFFFFFFF">
  22057. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  22058. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  22059. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  22060. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  22061. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  22062. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  22063. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  22064. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  22065. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  22066. </BitField>
  22067. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  22068. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  22069. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22070. </BitField>
  22071. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  22072. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22073. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  22074. </BitField>
  22075. <BitField start="5" size="1" name="EHS" description="Slew rate">
  22076. <Enum name="FAST_LOW_NOISE_WITH" start="0" description="Fast (low noise with fast speed)" />
  22077. <Enum name="HIGH_SPEED_MEDIUM_N" start="1" description="High-speed (medium noise with high speed)" />
  22078. </BitField>
  22079. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  22080. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  22081. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  22082. </BitField>
  22083. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  22084. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  22085. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  22086. </BitField>
  22087. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  22088. </Register>
  22089. <Register start="+0xC00+8" size="4" name="SFSCLK_2" access="Read/Write" description="Pin configuration register for pins CLK" reset_value="0" reset_mask="0xFFFFFFFF">
  22090. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  22091. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  22092. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  22093. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  22094. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  22095. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  22096. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  22097. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  22098. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  22099. </BitField>
  22100. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  22101. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  22102. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22103. </BitField>
  22104. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  22105. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22106. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  22107. </BitField>
  22108. <BitField start="5" size="1" name="EHS" description="Slew rate">
  22109. <Enum name="FAST_LOW_NOISE_WITH" start="0" description="Fast (low noise with fast speed)" />
  22110. <Enum name="HIGH_SPEED_MEDIUM_N" start="1" description="High-speed (medium noise with high speed)" />
  22111. </BitField>
  22112. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  22113. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  22114. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  22115. </BitField>
  22116. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  22117. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  22118. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  22119. </BitField>
  22120. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  22121. </Register>
  22122. <Register start="+0xC00+12" size="4" name="SFSCLK_3" access="Read/Write" description="Pin configuration register for pins CLK" reset_value="0" reset_mask="0xFFFFFFFF">
  22123. <BitField start="0" size="3" name="MODE" description="Select pin function.">
  22124. <Enum name="FUNCTION_0_DEFAULT" start="0x0" description="Function 0 (default)" />
  22125. <Enum name="FUNCTION_1" start="0x1" description="Function 1" />
  22126. <Enum name="FUNCTION_2" start="0x2" description="Function 2" />
  22127. <Enum name="FUNCTION_3" start="0x3" description="Function 3" />
  22128. <Enum name="FUNCTION_4" start="0x4" description="Function 4" />
  22129. <Enum name="FUNCTION_5" start="0x5" description="Function 5" />
  22130. <Enum name="FUNCTION_6" start="0x6" description="Function 6" />
  22131. <Enum name="FUNCTION_7" start="0x7" description="Function 7" />
  22132. </BitField>
  22133. <BitField start="3" size="1" name="EPD" description="Enable pull-down resistor at pad.">
  22134. <Enum name="DISABLE_PULL_DOWN" start="0" description="Disable pull-down." />
  22135. <Enum name="ENABLE_PULL_DOWN" start="1" description="Enable pull-down. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22136. </BitField>
  22137. <BitField start="4" size="1" name="EPUN" description="Disable pull-up resistor at pad. By default, the pull-up resistor is enabled at reset.">
  22138. <Enum name="ENABLE_PULL_UP" start="0" description="Enable pull-up. Enable both pull-down resistor and pull-up resistor for repeater mode." />
  22139. <Enum name="DISABLE_PULL_UP" start="1" description="Disable pull-up." />
  22140. </BitField>
  22141. <BitField start="5" size="1" name="EHS" description="Slew rate">
  22142. <Enum name="FAST_LOW_NOISE_WITH" start="0" description="Fast (low noise with fast speed)" />
  22143. <Enum name="HIGH_SPEED_MEDIUM_N" start="1" description="High-speed (medium noise with high speed)" />
  22144. </BitField>
  22145. <BitField start="6" size="1" name="EZI" description="Input buffer enable. The input buffer is disabled by default at reset and must be enabled for receiving.">
  22146. <Enum name="DISABLE_INPUT_BUFFER" start="0" description="Disable input buffer" />
  22147. <Enum name="ENABLE_INPUT_BUFFER" start="1" description="Enable input buffer" />
  22148. </BitField>
  22149. <BitField start="7" size="1" name="ZIF" description="Input glitch filter. Disable the input glitch filter for clocking signals higher than 30 MHz.">
  22150. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  22151. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  22152. </BitField>
  22153. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  22154. </Register>
  22155. <Register start="+0xC80" size="4" name="SFSUSB" access="Read/Write" description="Pin configuration register for pins USB1_DM and USB1_DP" reset_value="0x02" reset_mask="0xFFFFFFFF">
  22156. <BitField start="0" size="1" name="USB_AIM" description="Differential data input AIP/AIM.">
  22157. <Enum name="GOING_LOW_WITH_FULL" start="0" description="Going LOW with full speed edge rate" />
  22158. <Enum name="GOING_HIGH_WITH_FULL" start="1" description="Going HIGH with full speed edge rate" />
  22159. </BitField>
  22160. <BitField start="1" size="1" name="USB_ESEA" description="Control signal for differential input or single input.">
  22161. <Enum name="RESERVED" start="0" description="Reserved. Do not use." />
  22162. <Enum name="SINGLE_INPUT" start="1" description="Single input. Enables USB1. Use with the on-chip full-speed PHY." />
  22163. </BitField>
  22164. <BitField start="2" size="1" name="USB_EPD" description="Enable pull-down connect.">
  22165. <Enum name="PULL_DOWN_DISCONNECT" start="0" description="Pull-down disconnected" />
  22166. <Enum name="PULL_DOWN_CONNECTED" start="1" description="Pull-down connected" />
  22167. </BitField>
  22168. <BitField start="3" size="1" name="RESERVED" description="Reserved" />
  22169. <BitField start="4" size="1" name="USB_EPWR" description="Power mode.">
  22170. <Enum name="POWER_SAVING_MODE_S" start="0" description="Power saving mode (Suspend mode)" />
  22171. <Enum name="NORMAL_MODE" start="1" description="Normal mode" />
  22172. </BitField>
  22173. <BitField start="5" size="1" name="USB_VBUS" description="Enable the vbus_valid signal. This signal is monitored by the USB1 block. Use this bit for software de-bouncing of the VBUS sense signal or to indicate the VBUS state to the USB1 controller when the VBUS signal is present but the USB1_VBUS function is not connected in the SFSP2_5 register. The setting of this bit has no effect if the USB1_VBUS function of pin P2_5 is enabled through the SFSP2_5 register.">
  22174. <Enum name="VBUS_SIGNAL_LOW_OR_I" start="0" description="VBUS signal LOW or inactive" />
  22175. <Enum name="VBUS_SIGNAL_HIGH_OR" start="1" description="VBUS signal HIGH or active" />
  22176. </BitField>
  22177. <BitField start="6" size="26" name="RESERVED" description="Reserved" />
  22178. </Register>
  22179. <Register start="+0xC84" size="4" name="SFSI2C0" access="Read/Write" description="Pin configuration register for I2C0-bus pins" reset_value="0x00" reset_mask="0xFFFFFFFF">
  22180. <BitField start="0" size="1" name="SCL_EFP" description="Select input glitch filter time constant for the SCL pin.">
  22181. <Enum name="50_NS_GLITCH_FILTER" start="0" description="50 ns glitch filter" />
  22182. <Enum name="3_NS_GLITCH_FILTER" start="1" description="3 ns glitch filter" />
  22183. </BitField>
  22184. <BitField start="1" size="1" name="RESERVED" description="Reserved. Always write a 0 to this bit." />
  22185. <BitField start="2" size="1" name="SCL_EHD" description="Select I2C mode for the SCL pin.">
  22186. <Enum name="STANDARDFAST_MODE" start="0" description="Standard/Fast mode transmit" />
  22187. <Enum name="FAST_MODE_PLUS_TRANS" start="1" description="Fast-mode Plus transmit" />
  22188. </BitField>
  22189. <BitField start="3" size="1" name="SCL_EZI" description="Enable the input receiver for the SCL pin. Always write a 1 to this bit when using the I2C0.">
  22190. <Enum name="DISABLED" start="0" description="Disabled" />
  22191. <Enum name="ENABLED" start="1" description="Enabled" />
  22192. </BitField>
  22193. <BitField start="4" size="3" name="RESERVED" description="Reserved" />
  22194. <BitField start="7" size="1" name="SCL_ZIF" description="Enable or disable input glitch filter for the SCL pin. The filter time constant is determined by bit EFP.">
  22195. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  22196. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  22197. </BitField>
  22198. <BitField start="8" size="1" name="SDA_EFP" description="Select input glitch filter time constant for the SDA pin.">
  22199. <Enum name="50_NS_GLITCH_FILTER" start="0" description="50 ns glitch filter" />
  22200. <Enum name="3_NS_GLITCH_FILTER" start="1" description="3 ns glitch filter" />
  22201. </BitField>
  22202. <BitField start="9" size="1" name="RESERVED" description="Reserved. Always write a 0 to this bit." />
  22203. <BitField start="10" size="1" name="SDA_EHD" description="Select I2C mode for the SDA pin.">
  22204. <Enum name="STANDARDFAST_MODE" start="0" description="Standard/Fast mode transmit" />
  22205. <Enum name="FAST_MODE_PLUS_TRANS" start="1" description="Fast-mode Plus transmit" />
  22206. </BitField>
  22207. <BitField start="11" size="1" name="SDA_EZI" description="Enable the input receiver for the SDA pin. Always write a 1 to this bit when using the I2C0.">
  22208. <Enum name="DISABLED" start="0" description="Disabled" />
  22209. <Enum name="ENABLED" start="1" description="Enabled" />
  22210. </BitField>
  22211. <BitField start="12" size="3" name="RESERVED" description="Reserved" />
  22212. <BitField start="15" size="1" name="SDA_ZIF" description="Enable or disable input glitch filter for the SDA pin. The filter time constant is determined by bit SDA_EFP.">
  22213. <Enum name="ENABLE_INPUT_FILTER" start="0" description="Enable input filter" />
  22214. <Enum name="DISABLE_INPUT_FILTER" start="1" description="Disable input filter" />
  22215. </BitField>
  22216. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  22217. </Register>
  22218. <Register start="+0xC88" size="4" name="ENAIO0" access="Read/Write" description="ADC0 function select register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  22219. <BitField start="0" size="1" name="ADC0_0" description="Select ADC0_0">
  22220. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin P4_3." />
  22221. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_0 selected on pin P4_3" />
  22222. </BitField>
  22223. <BitField start="1" size="1" name="ADC0_1" description="Select ADC0_1">
  22224. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin P4_1." />
  22225. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_1 selected on pin P4_1." />
  22226. </BitField>
  22227. <BitField start="2" size="1" name="ADC0_2" description="Select ADC0_2">
  22228. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_8." />
  22229. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_2 selected on pin PF_8." />
  22230. </BitField>
  22231. <BitField start="3" size="1" name="ADC0_3" description="Select ADC0_3">
  22232. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin P7_5." />
  22233. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_3 selected on pin P7_5." />
  22234. </BitField>
  22235. <BitField start="4" size="1" name="ADC0_4" description="Select ADC0_4">
  22236. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin P7_4." />
  22237. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_4 selected on pin P7_4." />
  22238. </BitField>
  22239. <BitField start="5" size="1" name="ADC0_5" description="Select ADC0_5">
  22240. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_10." />
  22241. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_5 selected on pin PF_10." />
  22242. </BitField>
  22243. <BitField start="6" size="1" name="ADC0_6" description="Select ADC0_6">
  22244. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PB_6." />
  22245. <Enum name="ANALOG_FUNCTION_ADC0" start="1" description="Analog function ADC0_6 selected on pin PB_6." />
  22246. </BitField>
  22247. </Register>
  22248. <Register start="+0xC8C" size="4" name="ENAIO1" access="Read/Write" description="ADC1 function select register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  22249. <BitField start="0" size="1" name="ADC1_0" description="Select ADC1_0">
  22250. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PC_3." />
  22251. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_0 selected on pin PC_3." />
  22252. </BitField>
  22253. <BitField start="1" size="1" name="ADC1_1" description="Select ADC1_1">
  22254. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PC_0." />
  22255. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_1 selected on pin PC_0." />
  22256. </BitField>
  22257. <BitField start="2" size="1" name="ADC1_2" description="Select ADC1_2">
  22258. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_9." />
  22259. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_2 selected on pin PF_9." />
  22260. </BitField>
  22261. <BitField start="3" size="1" name="ADC1_3" description="Select ADC1_3">
  22262. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_6." />
  22263. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_3 selected on pin PF_6." />
  22264. </BitField>
  22265. <BitField start="4" size="1" name="ADC1_4" description="Select ADC1_4">
  22266. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_5." />
  22267. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_4 selected on pin PF_5." />
  22268. </BitField>
  22269. <BitField start="5" size="1" name="ADC1_5" description="Select ADC1_5">
  22270. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_11." />
  22271. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_5 selected on pin PF_11." />
  22272. </BitField>
  22273. <BitField start="6" size="1" name="ADC1_6" description="Select ADC1_6">
  22274. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin P7_7." />
  22275. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_6 selected on pin P7_7." />
  22276. </BitField>
  22277. <BitField start="7" size="1" name="ADC1_7" description="Select ADC1_7.">
  22278. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_7." />
  22279. <Enum name="ANALOG_FUNCTION_ADC1" start="1" description="Analog function ADC1_7 selected on pin PF_7." />
  22280. </BitField>
  22281. </Register>
  22282. <Register start="+0xC90" size="4" name="ENAIO2" access="Read/Write" description="Analog function select register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  22283. <BitField start="0" size="1" name="DAC" description="Select DAC">
  22284. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin P4_4." />
  22285. <Enum name="ANALOG_FUNCTION_DAC" start="1" description="Analog function DAC selected on pin P4_4." />
  22286. </BitField>
  22287. <BitField start="4" size="1" name="BG" description="Select band gap output. To measure the band gap, disable the pull-up on pin PF_7 and connect PF_7 to the digital pad. Do not use the digital pad nor the ADC1_7 on the board when measuring the band gap (see Section 15.4.8.1).">
  22288. <Enum name="DIGITAL_FUNCTION_SEL" start="0" description="Digital function selected on pin PF_7." />
  22289. <Enum name="BAND_GAP_OUTPUT_SELE" start="1" description="Band gap output selected for pin PF_7." />
  22290. </BitField>
  22291. </Register>
  22292. <Register start="+0xD00" size="4" name="EMCDELAYCLK" access="Read/Write" description="EMC clock delay register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  22293. <BitField start="0" size="16" name="CLK_DELAY" description="EMC_CLKn SDRAM clock output delay. 0x0 = no delay 0x1111 approximately 0.5 ns delay 0x2222 approximately 1.0 ns delay 0x3333 approximately 1.5 ns delay 0x4444 approximately 2.0 ns delay 0x5555 approximately 2.5 ns delay 0x6666 approximately 3.0 ns delay 0x7777 approximately 3.5 ns delay" />
  22294. <BitField start="16" size="16" name="RESERVED" description="Reserved. Do not write ones to reserved register bits." />
  22295. </Register>
  22296. <Register start="+0xD80" size="4" name="SDDELAY" access="Read/Write" description="SD/MMC sample and drive delay register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  22297. <BitField start="0" size="4" name="SAMPLE_DELAY" description="SD/MMC sample delay. The delay value is SAMPLE_DELAY x 0.5 ns." />
  22298. <BitField start="4" size="4" name="RESERVED" description="Reserved. Do not write ones to reserved register bits." />
  22299. <BitField start="8" size="4" name="DRV_DELAY" description="SD/MMC drive delay. The delay value is DRV_DELAY x 0.5 ns. The values DRV_DELAY = 0 and DRV_DELAY = 1 are not allowed." />
  22300. <BitField start="12" size="20" name="RESERVED" description="Reserved. Do not write ones to reserved register bits." />
  22301. </Register>
  22302. <Register start="+0xE00" size="4" name="PINTSEL0" access="Read/Write" description="Pin interrupt select register for pin interrupts 0 to 3." reset_value="0x00" reset_mask="0xFFFFFFFF">
  22303. <BitField start="0" size="5" name="INTPIN0" description="Pint interrupt 0: Select the pin number within the GPIO port selected by the PORTSEL0 bit in this register." />
  22304. <BitField start="5" size="3" name="PORTSEL0" description="Pin interrupt 0: Select the port for the pin number to be selected in the INTPIN0 bits of this register.">
  22305. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22306. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22307. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22308. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22309. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22310. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22311. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22312. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22313. </BitField>
  22314. <BitField start="8" size="5" name="INTPIN1" description="Pint interrupt 1: Select the pin number within the GPIO port selected by the PORTSEL1 bit in this register." />
  22315. <BitField start="13" size="3" name="PORTSEL1" description="Pin interrupt 1: Select the port for the pin number to be selected in the INTPIN1 bits of this register.">
  22316. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22317. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22318. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22319. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22320. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22321. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22322. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22323. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22324. </BitField>
  22325. <BitField start="16" size="5" name="INTPIN2" description="Pint interrupt 2: Select the pin number within the GPIO port selected by the PORTSEL2 bit in this register." />
  22326. <BitField start="21" size="3" name="PORTSEL2" description="Pin interrupt 2: Select the port for the pin number to be selected in the INTPIN2 bits of this register.">
  22327. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22328. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22329. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22330. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22331. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22332. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22333. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22334. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22335. </BitField>
  22336. <BitField start="24" size="5" name="INTPIN3" description="Pint interrupt 3: Select the pin number within the GPIO port selected by the PORTSEL3 bit in this register." />
  22337. <BitField start="29" size="3" name="PORTSEL3" description="Pin interrupt 3: Select the port for the pin number to be selected in the INTPIN3 bits of this register.">
  22338. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22339. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22340. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22341. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22342. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22343. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22344. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22345. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22346. </BitField>
  22347. </Register>
  22348. <Register start="+0xE04" size="4" name="PINTSEL1" access="Read/Write" description="Pin interrupt select register for pin interrupts 4 to 7." reset_value="0x00" reset_mask="0xFFFFFFFF">
  22349. <BitField start="0" size="5" name="INTPIN4" description="Pint interrupt 4: Select the pin number within the GPIO port selected by the PORTSEL4 bit in this register." />
  22350. <BitField start="5" size="3" name="PORTSEL4" description="Pin interrupt 4: Select the port for the pin number to be selected in the INTPIN4 bits of this register.">
  22351. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22352. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22353. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22354. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22355. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22356. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22357. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22358. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22359. </BitField>
  22360. <BitField start="8" size="5" name="INTPIN5" description="Pint interrupt 5: Select the pin number within the GPIO port selected by the PORTSEL5 bit in this register." />
  22361. <BitField start="13" size="3" name="PORTSEL5" description="Pin interrupt 5: Select the port for the pin number to be selected in the INTPIN5 bits of this register.">
  22362. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22363. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22364. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22365. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22366. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22367. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22368. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22369. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22370. </BitField>
  22371. <BitField start="16" size="5" name="INTPIN6" description="Pint interrupt 6: Select the pin number within the GPIO port selected by the PORTSEL6 bit in this register." />
  22372. <BitField start="21" size="3" name="PORTSEL6" description="Pin interrupt 6: Select the port for the pin number to be selected in the INTPIN6 bits of this register.">
  22373. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22374. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22375. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22376. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22377. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22378. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22379. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22380. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22381. </BitField>
  22382. <BitField start="24" size="5" name="INTPIN7" description="Pint interrupt 7: Select the pin number within the GPIO port selected by the PORTSEL7 bit in this register." />
  22383. <BitField start="29" size="3" name="PORTSEL7" description="Pin interrupt 7: Select the port for the pin number to be selected in the INTPIN7 bits of this register.">
  22384. <Enum name="GPIO_PORT_0" start="0x0" description="GPIO Port 0" />
  22385. <Enum name="GPIO_PORT_1" start="0x1" description="GPIO Port 1" />
  22386. <Enum name="GPIO_PORT_2" start="0x2" description="GPIO Port 2" />
  22387. <Enum name="GPIO_PORT_3" start="0x3" description="GPIO Port 3" />
  22388. <Enum name="GPIO_PORT_4" start="0x4" description="GPIO Port 4" />
  22389. <Enum name="GPIO_PORT_5" start="0x5" description="GPIO Port 5" />
  22390. <Enum name="GPIO_PORT_6" start="0x6" description="GPIO Port 6" />
  22391. <Enum name="GPIO_PORT_7" start="0x7" description="GPIO Port 7" />
  22392. </BitField>
  22393. </Register>
  22394. </RegisterGroup>
  22395. <RegisterGroup name="GPIO_PIN_INT" start="0x40087000" description="GPIO pin interrupt">
  22396. <Register start="+0x000" size="4" name="ISEL" access="Read/Write" description="Pin Interrupt Mode register" reset_value="0" reset_mask="0xFFFFFFFF">
  22397. <BitField start="0" size="1" name="PMODE0" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22398. <BitField start="1" size="1" name="PMODE1" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22399. <BitField start="2" size="1" name="PMODE2" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22400. <BitField start="3" size="1" name="PMODE3" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22401. <BitField start="4" size="1" name="PMODE4" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22402. <BitField start="5" size="1" name="PMODE5" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22403. <BitField start="6" size="1" name="PMODE6" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22404. <BitField start="7" size="1" name="PMODE7" description="Selects the interrupt mode for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Edge sensitive 1 = Level sensitive" />
  22405. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22406. </Register>
  22407. <Register start="+0x004" size="4" name="IENR" access="Read/Write" description="Pin Interrupt Enable (Rising) register" reset_value="0" reset_mask="0xFFFFFFFF">
  22408. <BitField start="0" size="1" name="ENRL0" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22409. <BitField start="1" size="1" name="ENRL1" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22410. <BitField start="2" size="1" name="ENRL2" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22411. <BitField start="3" size="1" name="ENRL3" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22412. <BitField start="4" size="1" name="ENRL4" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22413. <BitField start="5" size="1" name="ENRL5" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22414. <BitField start="6" size="1" name="ENRL6" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22415. <BitField start="7" size="1" name="ENRL7" description="Enables the rising edge or level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable rising edge or level interrupt. 1 = Enable rising edge or level interrupt." />
  22416. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22417. </Register>
  22418. <Register start="+0x008" size="4" name="SIENR" access="WriteOnly" description="Set Pin Interrupt Enable (Rising) register" reset_value="0" reset_mask="0x00000000">
  22419. <BitField start="0" size="1" name="SETENRL0" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22420. <BitField start="1" size="1" name="SETENRL1" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22421. <BitField start="2" size="1" name="SETENRL2" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22422. <BitField start="3" size="1" name="SETENRL3" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22423. <BitField start="4" size="1" name="SETENRL4" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22424. <BitField start="5" size="1" name="SETENRL5" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22425. <BitField start="6" size="1" name="SETENRL6" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22426. <BitField start="7" size="1" name="SETENRL7" description="Ones written to this address set bits in the PINTEN_R, thus enabling interrupts. Bit n sets bit n in the PINTEN_R register. 0 = No operation. 1 = Enable rising edge or level interrupt." />
  22427. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22428. </Register>
  22429. <Register start="+0x00C" size="4" name="CIENR" access="WriteOnly" description="Clear Pin Interrupt Enable (Rising) register" reset_value="0" reset_mask="0x00000000">
  22430. <BitField start="0" size="1" name="CENRL0" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22431. <BitField start="1" size="1" name="CENRL1" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22432. <BitField start="2" size="1" name="CENRL2" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22433. <BitField start="3" size="1" name="CENRL3" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22434. <BitField start="4" size="1" name="CENRL4" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22435. <BitField start="5" size="1" name="CENRL5" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22436. <BitField start="6" size="1" name="CENRL6" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22437. <BitField start="7" size="1" name="CENRL7" description="Ones written to this address clear bits in the IENR, thus disabling the interrupts. Bit n clears bit n in the IENR register. 0 = No operation. 1 = Disable rising edge or level interrupt." />
  22438. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22439. </Register>
  22440. <Register start="+0x010" size="4" name="IENF" access="Read/Write" description="Pin Interrupt Enable Falling Edge / Active Level register" reset_value="0" reset_mask="0xFFFFFFFF">
  22441. <BitField start="0" size="1" name="ENAF0" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22442. <BitField start="1" size="1" name="ENAF1" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22443. <BitField start="2" size="1" name="ENAF2" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22444. <BitField start="3" size="1" name="ENAF3" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22445. <BitField start="4" size="1" name="ENAF4" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22446. <BitField start="5" size="1" name="ENAF5" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22447. <BitField start="6" size="1" name="ENAF6" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22448. <BitField start="7" size="1" name="ENAF7" description="Enables the falling edge or configures the active level interrupt for each pin interrupt. Bit n configures the pin interrupt selected in PINTSELn. 0 = Disable falling edge interrupt or set active interrupt level LOW. 1 = Enable falling edge interrupt enabled or set active interrupt level HIGH." />
  22449. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22450. </Register>
  22451. <Register start="+0x014" size="4" name="SIENF" access="WriteOnly" description="Set Pin Interrupt Enable Falling Edge / Active Level register" reset_value="0" reset_mask="0x00000000">
  22452. <BitField start="0" size="1" name="SETENAF0" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22453. <BitField start="1" size="1" name="SETENAF1" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22454. <BitField start="2" size="1" name="SETENAF2" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22455. <BitField start="3" size="1" name="SETENAF3" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22456. <BitField start="4" size="1" name="SETENAF4" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22457. <BitField start="5" size="1" name="SETENAF5" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22458. <BitField start="6" size="1" name="SETENAF6" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22459. <BitField start="7" size="1" name="SETENAF7" description="Ones written to this address set bits in the IENF, thus enabling interrupts. Bit n sets bit n in the IENF register. 0 = No operation. 1 = Select HIGH-active interrupt or enable falling edge interrupt." />
  22460. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22461. </Register>
  22462. <Register start="+0x018" size="4" name="CIENF" access="WriteOnly" description="Clear Pin Interrupt Enable Falling Edge / Active Level address" reset_value="0" reset_mask="0x00000000">
  22463. <BitField start="0" size="1" name="CENAF0" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22464. <BitField start="1" size="1" name="CENAF1" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22465. <BitField start="2" size="1" name="CENAF2" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22466. <BitField start="3" size="1" name="CENAF3" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22467. <BitField start="4" size="1" name="CENAF4" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22468. <BitField start="5" size="1" name="CENAF5" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22469. <BitField start="6" size="1" name="CENAF6" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22470. <BitField start="7" size="1" name="CENAF7" description="Ones written to this address clears bits in the IENF, thus disabling interrupts. Bit n clears bit n in the IENF register. 0 = No operation. 1 = LOW-active interrupt selected or falling edge interrupt disabled." />
  22471. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22472. </Register>
  22473. <Register start="+0x01C" size="4" name="RISE" access="Read/Write" description="Pin Interrupt Rising Edge register" reset_value="0" reset_mask="0xFFFFFFFF">
  22474. <BitField start="0" size="1" name="RDET0" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22475. <BitField start="1" size="1" name="RDET1" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22476. <BitField start="2" size="1" name="RDET2" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22477. <BitField start="3" size="1" name="RDET3" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22478. <BitField start="4" size="1" name="RDET4" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22479. <BitField start="5" size="1" name="RDET5" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22480. <BitField start="6" size="1" name="RDET6" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22481. <BitField start="7" size="1" name="RDET7" description="Rising edge detect. Bit n detects the rising edge of the pin selected in PINTSELn. Read 0: No rising edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a rising edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear rising edge detection for this pin." />
  22482. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22483. </Register>
  22484. <Register start="+0x020" size="4" name="FALL" access="Read/Write" description="Pin Interrupt Falling Edge register" reset_value="0" reset_mask="0xFFFFFFFF">
  22485. <BitField start="0" size="1" name="FDET0" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22486. <BitField start="1" size="1" name="FDET1" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22487. <BitField start="2" size="1" name="FDET2" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22488. <BitField start="3" size="1" name="FDET3" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22489. <BitField start="4" size="1" name="FDET4" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22490. <BitField start="5" size="1" name="FDET5" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22491. <BitField start="6" size="1" name="FDET6" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22492. <BitField start="7" size="1" name="FDET7" description="Falling edge detect. Bit n detects the falling edge of the pin selected in PINTSELn. Read 0: No falling edge has been detected on this pin since Reset or the last time a one was written to this bit. Write 0: no operation. Read 1: a falling edge has been detected since Reset or the last time a one was written to this bit. Write 1: clear falling edge detection for this pin." />
  22493. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22494. </Register>
  22495. <Register start="+0x024" size="4" name="IST" access="Read/Write" description="Pin Interrupt Status register" reset_value="0" reset_mask="0xFFFFFFFF">
  22496. <BitField start="0" size="1" name="PSTAT0" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22497. <BitField start="1" size="1" name="PSTAT1" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22498. <BitField start="2" size="1" name="PSTAT2" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22499. <BitField start="3" size="1" name="PSTAT3" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22500. <BitField start="4" size="1" name="PSTAT4" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22501. <BitField start="5" size="1" name="PSTAT5" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22502. <BitField start="6" size="1" name="PSTAT6" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22503. <BitField start="7" size="1" name="PSTAT7" description="Pin interrupt status. Bit n returns the status, clears the edge interrupt, or inverts the active level of the pin selected in PINTSELn. Read 0: interrupt is not being requested for this interrupt pin. Write 0: no operation. Read 1: interrupt is being requested for this interrupt pin. Write 1 (edge-sensitive): clear rising- and falling-edge detection for this pin. Write 1 (level-sensitive): switch the active level for this pin (in the PINTENT_F register)." />
  22504. <BitField start="8" size="24" name="RESERVED" description="Reserved." />
  22505. </Register>
  22506. </RegisterGroup>
  22507. <RegisterGroup name="GPIO_GROUP_INT0" start="0x40088000" description="GPIO group interrupt 0">
  22508. <Register start="+0x000" size="4" name="CTRL" access="Read/Write" description="GPIO grouped interrupt control register" reset_value="0" reset_mask="0xFFFFFFFF">
  22509. <BitField start="0" size="1" name="INT" description="Group interrupt status. This bit is cleared by writing a one to it. Writing zero has no effect.">
  22510. <Enum name="NO_INTERRUPT_REQUEST" start="0" description="No interrupt request is pending." />
  22511. <Enum name="INTERRUPT_REQUEST_IS" start="1" description="Interrupt request is active." />
  22512. </BitField>
  22513. <BitField start="1" size="1" name="COMB" description="Combine enabled inputs for group interrupt">
  22514. <Enum name="OR_FUNCTIONALITY_A_" start="0" description="OR functionality: A grouped interrupt is generated when any one of the enabled inputs is active (based on its programmed polarity)." />
  22515. <Enum name="AND_FUNCTIONALITY_A" start="1" description="AND functionality: An interrupt is generated when all enabled bits are active (based on their programmed polarity)." />
  22516. </BitField>
  22517. <BitField start="2" size="1" name="TRIG" description="Group interrupt trigger">
  22518. <Enum name="EDGE_TRIGGERED" start="0" description="Edge-triggered" />
  22519. <Enum name="LEVEL_TRIGGERED" start="1" description="Level-triggered" />
  22520. </BitField>
  22521. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  22522. </Register>
  22523. <Register start="+0x020+0" size="4" name="PORT_POL0" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22524. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22525. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22526. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22527. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22528. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22529. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22530. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22531. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22532. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22533. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22534. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22535. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22536. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22537. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22538. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22539. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22540. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22541. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22542. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22543. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22544. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22545. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22546. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22547. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22548. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22549. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22550. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22551. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22552. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22553. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22554. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22555. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22556. </Register>
  22557. <Register start="+0x020+4" size="4" name="PORT_POL1" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22558. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22559. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22560. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22561. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22562. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22563. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22564. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22565. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22566. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22567. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22568. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22569. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22570. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22571. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22572. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22573. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22574. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22575. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22576. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22577. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22578. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22579. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22580. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22581. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22582. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22583. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22584. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22585. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22586. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22587. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22588. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22589. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22590. </Register>
  22591. <Register start="+0x020+8" size="4" name="PORT_POL2" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22592. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22593. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22594. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22595. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22596. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22597. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22598. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22599. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22600. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22601. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22602. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22603. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22604. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22605. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22606. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22607. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22608. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22609. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22610. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22611. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22612. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22613. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22614. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22615. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22616. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22617. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22618. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22619. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22620. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22621. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22622. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22623. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22624. </Register>
  22625. <Register start="+0x020+12" size="4" name="PORT_POL3" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22626. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22627. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22628. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22629. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22630. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22631. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22632. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22633. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22634. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22635. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22636. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22637. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22638. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22639. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22640. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22641. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22642. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22643. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22644. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22645. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22646. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22647. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22648. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22649. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22650. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22651. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22652. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22653. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22654. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22655. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22656. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22657. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22658. </Register>
  22659. <Register start="+0x020+16" size="4" name="PORT_POL4" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22660. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22661. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22662. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22663. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22664. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22665. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22666. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22667. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22668. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22669. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22670. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22671. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22672. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22673. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22674. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22675. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22676. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22677. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22678. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22679. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22680. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22681. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22682. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22683. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22684. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22685. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22686. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22687. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22688. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22689. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22690. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22691. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22692. </Register>
  22693. <Register start="+0x020+20" size="4" name="PORT_POL5" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22694. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22695. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22696. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22697. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22698. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22699. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22700. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22701. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22702. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22703. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22704. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22705. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22706. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22707. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22708. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22709. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22710. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22711. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22712. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22713. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22714. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22715. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22716. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22717. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22718. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22719. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22720. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22721. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22722. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22723. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22724. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22725. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22726. </Register>
  22727. <Register start="+0x020+24" size="4" name="PORT_POL6" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22728. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22729. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22730. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22731. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22732. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22733. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22734. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22735. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22736. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22737. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22738. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22739. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22740. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22741. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22742. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22743. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22744. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22745. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22746. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22747. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22748. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22749. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22750. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22751. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22752. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22753. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22754. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22755. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22756. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22757. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22758. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22759. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22760. </Register>
  22761. <Register start="+0x020+28" size="4" name="PORT_POL7" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  22762. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22763. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22764. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22765. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22766. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22767. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22768. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22769. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22770. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22771. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22772. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22773. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22774. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22775. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22776. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22777. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22778. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22779. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22780. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22781. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22782. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22783. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22784. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22785. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22786. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22787. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22788. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22789. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22790. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22791. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22792. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22793. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  22794. </Register>
  22795. <Register start="+0x040+0" size="4" name="PORT_ENA0" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  22796. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22797. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22798. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22799. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22800. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22801. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22802. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22803. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22804. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22805. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22806. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22807. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22808. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22809. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22810. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22811. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22812. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22813. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22814. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22815. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22816. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22817. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22818. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22819. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22820. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22821. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22822. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22823. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22824. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22825. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22826. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22827. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22828. </Register>
  22829. <Register start="+0x040+4" size="4" name="PORT_ENA1" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  22830. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22831. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22832. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22833. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22834. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22835. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22836. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22837. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22838. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22839. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22840. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22841. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22842. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22843. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22844. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22845. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22846. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22847. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22848. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22849. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22850. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22851. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22852. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22853. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22854. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22855. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22856. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22857. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22858. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22859. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22860. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22861. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22862. </Register>
  22863. <Register start="+0x040+8" size="4" name="PORT_ENA2" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  22864. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22865. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22866. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22867. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22868. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22869. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22870. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22871. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22872. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22873. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22874. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22875. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22876. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22877. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22878. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22879. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22880. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22881. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22882. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22883. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22884. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22885. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22886. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22887. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22888. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22889. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22890. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22891. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22892. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22893. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22894. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22895. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22896. </Register>
  22897. <Register start="+0x040+12" size="4" name="PORT_ENA3" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  22898. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22899. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22900. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22901. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22902. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22903. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22904. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22905. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22906. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22907. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22908. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22909. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22910. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22911. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22912. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22913. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22914. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22915. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22916. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22917. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22918. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22919. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22920. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22921. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22922. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22923. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22924. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22925. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22926. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22927. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22928. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22929. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22930. </Register>
  22931. <Register start="+0x040+16" size="4" name="PORT_ENA4" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  22932. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22933. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22934. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22935. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22936. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22937. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22938. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22939. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22940. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22941. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22942. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22943. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22944. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22945. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22946. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22947. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22948. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22949. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22950. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22951. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22952. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22953. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22954. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22955. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22956. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22957. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22958. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22959. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22960. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22961. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22962. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22963. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22964. </Register>
  22965. <Register start="+0x040+20" size="4" name="PORT_ENA5" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  22966. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22967. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22968. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22969. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22970. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22971. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22972. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22973. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22974. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22975. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22976. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22977. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22978. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22979. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22980. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22981. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22982. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22983. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22984. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22985. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22986. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22987. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22988. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22989. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22990. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22991. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22992. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22993. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22994. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22995. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22996. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22997. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  22998. </Register>
  22999. <Register start="+0x040+24" size="4" name="PORT_ENA6" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23000. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23001. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23002. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23003. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23004. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23005. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23006. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23007. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23008. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23009. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23010. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23011. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23012. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23013. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23014. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23015. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23016. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23017. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23018. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23019. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23020. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23021. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23022. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23023. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23024. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23025. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23026. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23027. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23028. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23029. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23030. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23031. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23032. </Register>
  23033. <Register start="+0x040+28" size="4" name="PORT_ENA7" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23034. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23035. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23036. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23037. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23038. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23039. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23040. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23041. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23042. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23043. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23044. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23045. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23046. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23047. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23048. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23049. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23050. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23051. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23052. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23053. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23054. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23055. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23056. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23057. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23058. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23059. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23060. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23061. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23062. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23063. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23064. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23065. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23066. </Register>
  23067. </RegisterGroup>
  23068. <RegisterGroup name="GPIO_GROUP_INT1" start="0x40089000" description="GPIO group interrupt 0">
  23069. <Register start="+0x000" size="4" name="CTRL" access="Read/Write" description="GPIO grouped interrupt control register" reset_value="0" reset_mask="0xFFFFFFFF">
  23070. <BitField start="0" size="1" name="INT" description="Group interrupt status. This bit is cleared by writing a one to it. Writing zero has no effect.">
  23071. <Enum name="NO_INTERRUPT_REQUEST" start="0" description="No interrupt request is pending." />
  23072. <Enum name="INTERRUPT_REQUEST_IS" start="1" description="Interrupt request is active." />
  23073. </BitField>
  23074. <BitField start="1" size="1" name="COMB" description="Combine enabled inputs for group interrupt">
  23075. <Enum name="OR_FUNCTIONALITY_A_" start="0" description="OR functionality: A grouped interrupt is generated when any one of the enabled inputs is active (based on its programmed polarity)." />
  23076. <Enum name="AND_FUNCTIONALITY_A" start="1" description="AND functionality: An interrupt is generated when all enabled bits are active (based on their programmed polarity)." />
  23077. </BitField>
  23078. <BitField start="2" size="1" name="TRIG" description="Group interrupt trigger">
  23079. <Enum name="EDGE_TRIGGERED" start="0" description="Edge-triggered" />
  23080. <Enum name="LEVEL_TRIGGERED" start="1" description="Level-triggered" />
  23081. </BitField>
  23082. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  23083. </Register>
  23084. <Register start="+0x020+0" size="4" name="PORT_POL0" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23085. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23086. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23087. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23088. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23089. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23090. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23091. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23092. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23093. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23094. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23095. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23096. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23097. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23098. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23099. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23100. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23101. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23102. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23103. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23104. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23105. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23106. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23107. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23108. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23109. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23110. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23111. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23112. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23113. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23114. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23115. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23116. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23117. </Register>
  23118. <Register start="+0x020+4" size="4" name="PORT_POL1" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23119. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23120. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23121. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23122. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23123. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23124. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23125. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23126. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23127. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23128. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23129. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23130. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23131. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23132. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23133. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23134. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23135. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23136. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23137. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23138. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23139. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23140. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23141. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23142. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23143. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23144. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23145. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23146. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23147. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23148. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23149. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23150. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23151. </Register>
  23152. <Register start="+0x020+8" size="4" name="PORT_POL2" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23153. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23154. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23155. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23156. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23157. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23158. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23159. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23160. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23161. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23162. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23163. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23164. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23165. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23166. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23167. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23168. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23169. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23170. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23171. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23172. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23173. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23174. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23175. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23176. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23177. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23178. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23179. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23180. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23181. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23182. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23183. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23184. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23185. </Register>
  23186. <Register start="+0x020+12" size="4" name="PORT_POL3" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23187. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23188. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23189. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23190. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23191. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23192. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23193. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23194. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23195. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23196. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23197. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23198. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23199. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23200. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23201. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23202. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23203. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23204. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23205. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23206. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23207. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23208. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23209. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23210. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23211. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23212. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23213. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23214. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23215. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23216. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23217. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23218. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23219. </Register>
  23220. <Register start="+0x020+16" size="4" name="PORT_POL4" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23221. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23222. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23223. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23224. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23225. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23226. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23227. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23228. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23229. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23230. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23231. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23232. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23233. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23234. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23235. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23236. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23237. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23238. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23239. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23240. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23241. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23242. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23243. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23244. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23245. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23246. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23247. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23248. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23249. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23250. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23251. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23252. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23253. </Register>
  23254. <Register start="+0x020+20" size="4" name="PORT_POL5" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23255. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23256. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23257. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23258. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23259. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23260. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23261. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23262. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23263. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23264. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23265. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23266. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23267. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23268. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23269. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23270. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23271. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23272. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23273. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23274. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23275. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23276. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23277. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23278. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23279. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23280. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23281. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23282. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23283. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23284. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23285. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23286. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23287. </Register>
  23288. <Register start="+0x020+24" size="4" name="PORT_POL6" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23289. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23290. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23291. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23292. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23293. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23294. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23295. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23296. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23297. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23298. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23299. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23300. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23301. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23302. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23303. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23304. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23305. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23306. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23307. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23308. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23309. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23310. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23311. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23312. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23313. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23314. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23315. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23316. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23317. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23318. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23319. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23320. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23321. </Register>
  23322. <Register start="+0x020+28" size="4" name="PORT_POL7" access="Read/Write" description="GPIO grouped interrupt port polarity register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  23323. <BitField start="0" size="1" name="POL_0" description="Configure pin polarity of port pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m . 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23324. <BitField start="1" size="1" name="POL_1" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23325. <BitField start="2" size="1" name="POL_2" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23326. <BitField start="3" size="1" name="POL_3" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23327. <BitField start="4" size="1" name="POL_4" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23328. <BitField start="5" size="1" name="POL_5" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23329. <BitField start="6" size="1" name="POL_6" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23330. <BitField start="7" size="1" name="POL_7" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23331. <BitField start="8" size="1" name="POL_8" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23332. <BitField start="9" size="1" name="POL_9" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23333. <BitField start="10" size="1" name="POL_10" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23334. <BitField start="11" size="1" name="POL_11" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23335. <BitField start="12" size="1" name="POL_12" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23336. <BitField start="13" size="1" name="POL_13" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23337. <BitField start="14" size="1" name="POL_14" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23338. <BitField start="15" size="1" name="POL_15" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23339. <BitField start="16" size="1" name="POL_16" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23340. <BitField start="17" size="1" name="POL_17" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23341. <BitField start="18" size="1" name="POL_18" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23342. <BitField start="19" size="1" name="POL_19" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23343. <BitField start="20" size="1" name="POL_20" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23344. <BitField start="21" size="1" name="POL_21" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23345. <BitField start="22" size="1" name="POL_22" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23346. <BitField start="23" size="1" name="POL_23" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23347. <BitField start="24" size="1" name="POL_24" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23348. <BitField start="25" size="1" name="POL_25" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23349. <BitField start="26" size="1" name="POL_26" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23350. <BitField start="27" size="1" name="POL_27" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23351. <BitField start="28" size="1" name="POL_28" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23352. <BitField start="29" size="1" name="POL_29" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23353. <BitField start="30" size="1" name="POL_30" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23354. <BitField start="31" size="1" name="POL_31" description="Configure pin polarity of port m pins for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the pin is active LOW. If the level on this pin is LOW, the pin contributes to the group interrupt. 1 = the pin is active HIGH. If the level on this pin is HIGH, the pin contributes to the group interrupt." />
  23355. </Register>
  23356. <Register start="+0x040+0" size="4" name="PORT_ENA0" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23357. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23358. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23359. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23360. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23361. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23362. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23363. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23364. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23365. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23366. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23367. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23368. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23369. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23370. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23371. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23372. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23373. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23374. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23375. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23376. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23377. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23378. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23379. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23380. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23381. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23382. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23383. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23384. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23385. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23386. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23387. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23388. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23389. </Register>
  23390. <Register start="+0x040+4" size="4" name="PORT_ENA1" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23391. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23392. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23393. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23394. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23395. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23396. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23397. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23398. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23399. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23400. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23401. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23402. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23403. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23404. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23405. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23406. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23407. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23408. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23409. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23410. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23411. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23412. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23413. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23414. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23415. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23416. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23417. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23418. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23419. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23420. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23421. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23422. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23423. </Register>
  23424. <Register start="+0x040+8" size="4" name="PORT_ENA2" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23425. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23426. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23427. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23428. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23429. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23430. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23431. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23432. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23433. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23434. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23435. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23436. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23437. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23438. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23439. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23440. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23441. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23442. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23443. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23444. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23445. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23446. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23447. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23448. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23449. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23450. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23451. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23452. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23453. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23454. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23455. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23456. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23457. </Register>
  23458. <Register start="+0x040+12" size="4" name="PORT_ENA3" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23459. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23460. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23461. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23462. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23463. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23464. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23465. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23466. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23467. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23468. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23469. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23470. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23471. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23472. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23473. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23474. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23475. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23476. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23477. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23478. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23479. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23480. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23481. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23482. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23483. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23484. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23485. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23486. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23487. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23488. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23489. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23490. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23491. </Register>
  23492. <Register start="+0x040+16" size="4" name="PORT_ENA4" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23493. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23494. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23495. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23496. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23497. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23498. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23499. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23500. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23501. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23502. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23503. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23504. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23505. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23506. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23507. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23508. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23509. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23510. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23511. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23512. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23513. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23514. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23515. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23516. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23517. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23518. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23519. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23520. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23521. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23522. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23523. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23524. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23525. </Register>
  23526. <Register start="+0x040+20" size="4" name="PORT_ENA5" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23527. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23528. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23529. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23530. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23531. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23532. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23533. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23534. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23535. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23536. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23537. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23538. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23539. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23540. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23541. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23542. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23543. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23544. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23545. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23546. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23547. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23548. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23549. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23550. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23551. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23552. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23553. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23554. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23555. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23556. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23557. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23558. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23559. </Register>
  23560. <Register start="+0x040+24" size="4" name="PORT_ENA6" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23561. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23562. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23563. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23564. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23565. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23566. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23567. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23568. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23569. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23570. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23571. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23572. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23573. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23574. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23575. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23576. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23577. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23578. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23579. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23580. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23581. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23582. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23583. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23584. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23585. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23586. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23587. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23588. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23589. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23590. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23591. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23592. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23593. </Register>
  23594. <Register start="+0x040+28" size="4" name="PORT_ENA7" access="Read/Write" description="GPIO grouped interrupt port m enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  23595. <BitField start="0" size="1" name="ENA_0" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23596. <BitField start="1" size="1" name="ENA_1" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23597. <BitField start="2" size="1" name="ENA_2" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23598. <BitField start="3" size="1" name="ENA_3" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23599. <BitField start="4" size="1" name="ENA_4" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23600. <BitField start="5" size="1" name="ENA_5" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23601. <BitField start="6" size="1" name="ENA_6" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23602. <BitField start="7" size="1" name="ENA_7" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23603. <BitField start="8" size="1" name="ENA_8" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23604. <BitField start="9" size="1" name="ENA_9" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23605. <BitField start="10" size="1" name="ENA_10" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23606. <BitField start="11" size="1" name="ENA_11" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23607. <BitField start="12" size="1" name="ENA_12" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23608. <BitField start="13" size="1" name="ENA_13" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23609. <BitField start="14" size="1" name="ENA_14" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23610. <BitField start="15" size="1" name="ENA_15" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23611. <BitField start="16" size="1" name="ENA_16" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23612. <BitField start="17" size="1" name="ENA_17" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23613. <BitField start="18" size="1" name="ENA_18" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23614. <BitField start="19" size="1" name="ENA_19" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23615. <BitField start="20" size="1" name="ENA_20" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23616. <BitField start="21" size="1" name="ENA_21" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23617. <BitField start="22" size="1" name="ENA_22" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23618. <BitField start="23" size="1" name="ENA_23" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23619. <BitField start="24" size="1" name="ENA_24" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23620. <BitField start="25" size="1" name="ENA_25" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23621. <BitField start="26" size="1" name="ENA_26" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23622. <BitField start="27" size="1" name="ENA_27" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23623. <BitField start="28" size="1" name="ENA_28" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23624. <BitField start="29" size="1" name="ENA_29" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23625. <BitField start="30" size="1" name="ENA_30" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23626. <BitField start="31" size="1" name="ENA_31" description="Enable port m pin for group interrupt. Bit n corresponds to pin GPIOm[n] of port m. 0 = the port m pin is disabled and does not contribute to the grouped interrupt. 1 = the port m pin is enabled and contributes to the grouped interrupt." />
  23627. </Register>
  23628. </RegisterGroup>
  23629. <RegisterGroup name="MCPWM" start="0x400A0000" description="Motor Control PWM (MOTOCONPWM) ">
  23630. <Register start="+0x000" size="4" name="CON" access="ReadOnly" description="PWM Control read address" reset_value="0" reset_mask="0xFFFFFFFF">
  23631. <BitField start="0" size="1" name="RUN0" description="Stops/starts timer channel 0.">
  23632. <Enum name="STOP_" start="0" description="Stop." />
  23633. <Enum name="RUN_" start="1" description="Run." />
  23634. </BitField>
  23635. <BitField start="1" size="1" name="CENTER0" description="Edge/center aligned operation for channel 0.">
  23636. <Enum name="EDGE_ALIGNED_" start="0" description="Edge-aligned." />
  23637. <Enum name="CENTER_ALIGNED_" start="1" description="Center-aligned." />
  23638. </BitField>
  23639. <BitField start="2" size="1" name="POLA0" description="Selects polarity of the MCOA0 and MCOB0 pins.">
  23640. <Enum name="PASSIVE_STATE_IS_LOW" start="0" description="Passive state is LOW, active state is HIGH." />
  23641. <Enum name="PASSIVE_STATE_IS_HIG" start="1" description="Passive state is HIGH, active state is LOW." />
  23642. </BitField>
  23643. <BitField start="3" size="1" name="DTE0" description="Controls the dead-time feature for channel 0.">
  23644. <Enum name="DEAD_TIME_DISABLED_" start="0" description="Dead-time disabled." />
  23645. <Enum name="DEAD_TIME_ENABLED_" start="1" description="Dead-time enabled." />
  23646. </BitField>
  23647. <BitField start="4" size="1" name="DISUP0" description="Enable/disable updates of functional registers for channel 0 (see Section 24.8.2).">
  23648. <Enum name="UPDATE" start="0" description="Functional registers are updated from the write registers at the end of each PWM cycle." />
  23649. <Enum name="NOUPDATE" start="1" description="Functional registers remain the same as long as the timer is running." />
  23650. </BitField>
  23651. <BitField start="5" size="3" name="RESERVED" description="Reserved." />
  23652. <BitField start="8" size="1" name="RUN1" description="Stops/starts timer channel 1.">
  23653. <Enum name="STOP_" start="0" description="Stop." />
  23654. <Enum name="RUN_" start="1" description="Run." />
  23655. </BitField>
  23656. <BitField start="9" size="1" name="CENTER1" description="Edge/center aligned operation for channel 1.">
  23657. <Enum name="EDGE_ALIGNED_" start="0" description="Edge-aligned." />
  23658. <Enum name="CENTER_ALIGNED_" start="1" description="Center-aligned." />
  23659. </BitField>
  23660. <BitField start="10" size="1" name="POLA1" description="Selects polarity of the MCOA1 and MCOB1 pins.">
  23661. <Enum name="PASSIVE_STATE_IS_LOW" start="0" description="Passive state is LOW, active state is HIGH." />
  23662. <Enum name="PASSIVE_STATE_IS_HIG" start="1" description="Passive state is HIGH, active state is LOW." />
  23663. </BitField>
  23664. <BitField start="11" size="1" name="DTE1" description="Controls the dead-time feature for channel 1.">
  23665. <Enum name="DEAD_TIME_DISABLED_" start="0" description="Dead-time disabled." />
  23666. <Enum name="DEAD_TIME_ENABLED_" start="1" description="Dead-time enabled." />
  23667. </BitField>
  23668. <BitField start="12" size="1" name="DISUP1" description="Enable/disable updates of functional registers for channel 1 (see Section 24.8.2).">
  23669. <Enum name="UPDATE" start="0" description="Functional registers are updated from the write registers at the end of each PWM cycle." />
  23670. <Enum name="NOUPDATE" start="1" description="Functional registers remain the same as long as the timer is running." />
  23671. </BitField>
  23672. <BitField start="13" size="3" name="RESERVED" description="Reserved." />
  23673. <BitField start="16" size="1" name="RUN2" description="Stops/starts timer channel 2.">
  23674. <Enum name="STOP_" start="0" description="Stop." />
  23675. <Enum name="RUN_" start="1" description="Run." />
  23676. </BitField>
  23677. <BitField start="17" size="1" name="CENTER2" description="Edge/center aligned operation for channel 2.">
  23678. <Enum name="EDGE_ALIGNED_" start="0" description="Edge-aligned." />
  23679. <Enum name="CENTER_ALIGNED_" start="1" description="Center-aligned." />
  23680. </BitField>
  23681. <BitField start="18" size="1" name="POLA2" description="Selects polarity of the MCOA2 and MCOB2 pins.">
  23682. <Enum name="PASSIVE_STATE_IS_LOW" start="0" description="Passive state is LOW, active state is HIGH." />
  23683. <Enum name="PASSIVE_STATE_IS_HIG" start="1" description="Passive state is HIGH, active state is LOW." />
  23684. </BitField>
  23685. <BitField start="19" size="1" name="DTE2" description="Controls the dead-time feature for channel 1.">
  23686. <Enum name="DEAD_TIME_DISABLED_" start="0" description="Dead-time disabled." />
  23687. <Enum name="DEAD_TIME_ENABLED_" start="1" description="Dead-time enabled." />
  23688. </BitField>
  23689. <BitField start="20" size="1" name="DISUP2" description="Enable/disable updates of functional registers for channel 2 (see Section 24.8.2).">
  23690. <Enum name="UPDATE" start="0" description="Functional registers are updated from the write registers at the end of each PWM cycle." />
  23691. <Enum name="NOUPDATE" start="1" description="Functional registers remain the same as long as the timer is running." />
  23692. </BitField>
  23693. <BitField start="21" size="8" name="RESERVED" description="Reserved." />
  23694. <BitField start="29" size="1" name="INVBDC" description="Controls the polarity of the MCOB outputs for all 3 channels. This bit is typically set to 1 only in 3-phase DC mode.">
  23695. <Enum name="OPPOSITE" start="0" description="The MCOB outputs have opposite polarity from the MCOA outputs (aside from dead time)." />
  23696. <Enum name="SAME" start="1" description="The MCOB outputs have the same basic polarity as the MCOA outputs. (see Section 24.8.6)" />
  23697. </BitField>
  23698. <BitField start="30" size="1" name="ACMODE" description="3-phase AC mode select (see Section 24.8.7).">
  23699. <Enum name="3_PHASE_AC_MODE_OFF" start="0" description="3-phase AC-mode off: Each PWM channel uses its own timer-counter and period register." />
  23700. <Enum name="3_PHASE_AC_MODE_ON_" start="1" description="3-phase AC-mode on: All PWM channels use the timer-counter and period register of channel 0." />
  23701. </BitField>
  23702. <BitField start="31" size="1" name="DCMODE" description="3-phase DC mode select (see Section 24.8.6).">
  23703. <Enum name="3_PHASE_DC_MODE_OFF" start="0" description="3-phase DC mode off: PWM channels are independent (unless bit ACMODE = 1)" />
  23704. <Enum name="3_PHASE_DC_MODE_ON_" start="1" description="3-phase DC mode on: The internal MCOA0 output is routed through the CP register (i.e. a mask) register to all six PWM outputs." />
  23705. </BitField>
  23706. </Register>
  23707. <Register start="+0x004" size="4" name="CON_SET" access="WriteOnly" description="PWM Control set address" reset_value="0" reset_mask="0x00000000">
  23708. <BitField start="0" size="1" name="RUN0_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23709. <BitField start="1" size="1" name="CENTER0_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23710. <BitField start="2" size="1" name="POLA0_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23711. <BitField start="3" size="1" name="DTE0_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23712. <BitField start="4" size="1" name="DISUP0_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23713. <BitField start="5" size="3" name="RESERVED" description="Writing a one sets the corresponding bit in the CON register." />
  23714. <BitField start="8" size="1" name="RUN1_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23715. <BitField start="9" size="1" name="CENTER1_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23716. <BitField start="10" size="1" name="POLA1_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23717. <BitField start="11" size="1" name="DTE1_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23718. <BitField start="12" size="1" name="DISUP1_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23719. <BitField start="13" size="3" name="RESERVED" description="Writing a one sets the corresponding bit in the CON register." />
  23720. <BitField start="16" size="1" name="RUN2_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23721. <BitField start="17" size="1" name="CENTER2_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23722. <BitField start="18" size="1" name="POLA2_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23723. <BitField start="19" size="1" name="DTE2_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23724. <BitField start="20" size="1" name="DISUP2_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23725. <BitField start="21" size="8" name="RESERVED" description="Writing a one sets the corresponding bit in the CON register." />
  23726. <BitField start="29" size="1" name="INVBDC_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23727. <BitField start="30" size="1" name="ACMODE_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23728. <BitField start="31" size="1" name="DCMODE_SET" description="Writing a one sets the corresponding bit in the CON register." />
  23729. </Register>
  23730. <Register start="+0x008" size="4" name="CON_CLR" access="WriteOnly" description="PWM Control clear address" reset_value="0" reset_mask="0x00000000">
  23731. <BitField start="0" size="1" name="RUN0_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23732. <BitField start="1" size="1" name="CENTER0_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23733. <BitField start="2" size="1" name="POLA0_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23734. <BitField start="3" size="1" name="DTE0_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23735. <BitField start="4" size="1" name="DISUP0_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23736. <BitField start="5" size="3" name="RESERVED" description="Writing a one clears the corresponding bit in the CON register." />
  23737. <BitField start="8" size="1" name="RUN1_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23738. <BitField start="9" size="1" name="CENTER1_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23739. <BitField start="10" size="1" name="POLA1_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23740. <BitField start="11" size="1" name="DTE1_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23741. <BitField start="12" size="1" name="DISUP1_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23742. <BitField start="13" size="3" name="RESERVED" description="Writing a one clears the corresponding bit in the CON register." />
  23743. <BitField start="16" size="1" name="RUN2_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23744. <BitField start="17" size="1" name="CENTER2_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23745. <BitField start="18" size="1" name="POLA2_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23746. <BitField start="19" size="1" name="DTE2_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23747. <BitField start="20" size="1" name="DISUP2_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23748. <BitField start="21" size="8" name="RESERVED" description="Writing a one clears the corresponding bit in the CON register." />
  23749. <BitField start="29" size="1" name="INVBDC_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23750. <BitField start="30" size="1" name="ACMOD_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23751. <BitField start="31" size="1" name="DCMODE_CLR" description="Writing a one clears the corresponding bit in the CON register." />
  23752. </Register>
  23753. <Register start="+0x00C" size="4" name="CAPCON" access="ReadOnly" description="Capture Control read address" reset_value="0" reset_mask="0xFFFFFFFF">
  23754. <BitField start="0" size="1" name="CAP0MCI0_RE" description="A 1 in this bit enables a channel 0 capture event on a rising edge on MCI0." />
  23755. <BitField start="1" size="1" name="CAP0MCI0_FE" description="A 1 in this bit enables a channel 0 capture event on a falling edge on MCI0." />
  23756. <BitField start="2" size="1" name="CAP0MCI1_RE" description="A 1 in this bit enables a channel 0 capture event on a rising edge on MCI1." />
  23757. <BitField start="3" size="1" name="CAP0MCI1_FE" description="A 1 in this bit enables a channel 0 capture event on a falling edge on MCI1." />
  23758. <BitField start="4" size="1" name="CAP0MCI2_RE" description="A 1 in this bit enables a channel 0 capture event on a rising edge on MCI2." />
  23759. <BitField start="5" size="1" name="CAP0MCI2_FE" description="A 1 in this bit enables a channel 0 capture event on a falling edge on MCI2." />
  23760. <BitField start="6" size="1" name="CAP1MCI0_RE" description="A 1 in this bit enables a channel 1 capture event on a rising edge on MCI0." />
  23761. <BitField start="7" size="1" name="CAP1MCI0_FE" description="A 1 in this bit enables a channel 1 capture event on a falling edge on MCI0." />
  23762. <BitField start="8" size="1" name="CAP1MCI1_RE" description="A 1 in this bit enables a channel 1 capture event on a rising edge on MCI1." />
  23763. <BitField start="9" size="1" name="CAP1MCI1_FE" description="A 1 in this bit enables a channel 1 capture event on a falling edge on MCI1." />
  23764. <BitField start="10" size="1" name="CAP1MCI2_RE" description="A 1 in this bit enables a channel 1 capture event on a rising edge on MCI2." />
  23765. <BitField start="11" size="1" name="CAP1MCI2_FE" description="A 1 in this bit enables a channel 1 capture event on a falling edge on MCI2." />
  23766. <BitField start="12" size="1" name="CAP2MCI0_RE" description="A 1 in this bit enables a channel 2 capture event on a rising edge on MCI0." />
  23767. <BitField start="13" size="1" name="CAP2MCI0_FE" description="A 1 in this bit enables a channel 2 capture event on a falling edge on MCI0." />
  23768. <BitField start="14" size="1" name="CAP2MCI1_RE" description="A 1 in this bit enables a channel 2 capture event on a rising edge on MCI1." />
  23769. <BitField start="15" size="1" name="CAP2MCI1_FE" description="A 1 in this bit enables a channel 2 capture event on a falling edge on MCI1." />
  23770. <BitField start="16" size="1" name="CAP2MCI2_RE" description="A 1 in this bit enables a channel 2 capture event on a rising edge on MCI2." />
  23771. <BitField start="17" size="1" name="CAP2MCI2_FE" description="A 1 in this bit enables a channel 2 capture event on a falling edge on MCI2." />
  23772. <BitField start="18" size="1" name="RT0" description="If this bit is 1, TC0 is reset by a channel 0 capture event." />
  23773. <BitField start="19" size="1" name="RT1" description="If this bit is 1, TC1 is reset by a channel 1 capture event." />
  23774. <BitField start="20" size="1" name="RT2" description="If this bit is 1, TC2 is reset by a channel 2 capture event." />
  23775. <BitField start="21" size="11" name="RESERVED" description="Reserved." />
  23776. </Register>
  23777. <Register start="+0x010" size="4" name="CAPCON_SET" access="WriteOnly" description="Capture Control set address" reset_value="0" reset_mask="0x00000000">
  23778. <BitField start="0" size="1" name="CAP0MCI0_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23779. <BitField start="1" size="1" name="CAP0MCI0_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23780. <BitField start="2" size="1" name="CAP0MCI1_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23781. <BitField start="3" size="1" name="CAP0MCI1_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23782. <BitField start="4" size="1" name="CAP0MCI2_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23783. <BitField start="5" size="1" name="CAP0MCI2_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23784. <BitField start="6" size="1" name="CAP1MCI0_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23785. <BitField start="7" size="1" name="CAP1MCI0_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23786. <BitField start="8" size="1" name="CAP1MCI1_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23787. <BitField start="9" size="1" name="CAP1MCI1_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23788. <BitField start="10" size="1" name="CAP1MCI2_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23789. <BitField start="11" size="1" name="CAP1MCI2_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23790. <BitField start="12" size="1" name="CAP2MCI0_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23791. <BitField start="13" size="1" name="CAP2MCI0_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23792. <BitField start="14" size="1" name="CAP2MCI1_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23793. <BitField start="15" size="1" name="CAP2MCI1_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23794. <BitField start="16" size="1" name="CAP2MCI2_RE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23795. <BitField start="17" size="1" name="CAP2MCI2_FE_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23796. <BitField start="18" size="1" name="RT0_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23797. <BitField start="19" size="1" name="RT1_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23798. <BitField start="20" size="1" name="RT2_SET" description="Writing a one sets the corresponding bits in the CAPCON register." />
  23799. <BitField start="21" size="11" name="RESERVED" description="Reserved." />
  23800. </Register>
  23801. <Register start="+0x014" size="4" name="CAPCON_CLR" access="WriteOnly" description="Event Control clear address" reset_value="0" reset_mask="0x00000000">
  23802. <BitField start="0" size="1" name="CAP0MCI0_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23803. <BitField start="1" size="1" name="CAP0MCI0_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23804. <BitField start="2" size="1" name="CAP0MCI1_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23805. <BitField start="3" size="1" name="CAP0MCI1_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23806. <BitField start="4" size="1" name="CAP0MCI2_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23807. <BitField start="5" size="1" name="CAP0MCI2_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23808. <BitField start="6" size="1" name="CAP1MCI0_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23809. <BitField start="7" size="1" name="CAP1MCI0_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23810. <BitField start="8" size="1" name="CAP1MCI1_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23811. <BitField start="9" size="1" name="CAP1MCI1_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23812. <BitField start="10" size="1" name="CAP1MCI2_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23813. <BitField start="11" size="1" name="CAP1MCI2_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23814. <BitField start="12" size="1" name="CAP2MCI0_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23815. <BitField start="13" size="1" name="CAP2MCI0_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23816. <BitField start="14" size="1" name="CAP2MCI1_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23817. <BitField start="15" size="1" name="CAP2MCI1_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23818. <BitField start="16" size="1" name="CAP2MCI2_RE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23819. <BitField start="17" size="1" name="CAP2MCI2_FE_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23820. <BitField start="18" size="1" name="RT0_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23821. <BitField start="19" size="1" name="RT1_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23822. <BitField start="20" size="1" name="RT2_CLR" description="Writing a one clears the corresponding bits in the CAPCON register." />
  23823. <BitField start="21" size="11" name="RESERVED" description="Reserved." />
  23824. </Register>
  23825. <Register start="+0x018+0" size="4" name="TC0" access="Read/Write" description="Timer Counter register" reset_value="0" reset_mask="0xFFFFFFFF">
  23826. <BitField start="0" size="32" name="MCTC" description="Timer/Counter value." />
  23827. </Register>
  23828. <Register start="+0x018+4" size="4" name="TC1" access="Read/Write" description="Timer Counter register" reset_value="0" reset_mask="0xFFFFFFFF">
  23829. <BitField start="0" size="32" name="MCTC" description="Timer/Counter value." />
  23830. </Register>
  23831. <Register start="+0x018+8" size="4" name="TC2" access="Read/Write" description="Timer Counter register" reset_value="0" reset_mask="0xFFFFFFFF">
  23832. <BitField start="0" size="32" name="MCTC" description="Timer/Counter value." />
  23833. </Register>
  23834. <Register start="+0x024+0" size="4" name="LIM0" access="Read/Write" description="Limit register" reset_value="0" reset_mask="0xFFFFFFFF">
  23835. <BitField start="0" size="32" name="MCLIM" description="Limit value." />
  23836. </Register>
  23837. <Register start="+0x024+4" size="4" name="LIM1" access="Read/Write" description="Limit register" reset_value="0" reset_mask="0xFFFFFFFF">
  23838. <BitField start="0" size="32" name="MCLIM" description="Limit value." />
  23839. </Register>
  23840. <Register start="+0x024+8" size="4" name="LIM2" access="Read/Write" description="Limit register" reset_value="0" reset_mask="0xFFFFFFFF">
  23841. <BitField start="0" size="32" name="MCLIM" description="Limit value." />
  23842. </Register>
  23843. <Register start="+0x030+0" size="4" name="MAT0" access="Read/Write" description="Match register" reset_value="0" reset_mask="0xFFFFFFFF">
  23844. <BitField start="0" size="32" name="MCMAT" description="Match value." />
  23845. </Register>
  23846. <Register start="+0x030+4" size="4" name="MAT1" access="Read/Write" description="Match register" reset_value="0" reset_mask="0xFFFFFFFF">
  23847. <BitField start="0" size="32" name="MCMAT" description="Match value." />
  23848. </Register>
  23849. <Register start="+0x030+8" size="4" name="MAT2" access="Read/Write" description="Match register" reset_value="0" reset_mask="0xFFFFFFFF">
  23850. <BitField start="0" size="32" name="MCMAT" description="Match value." />
  23851. </Register>
  23852. <Register start="+0x03C" size="4" name="DT" access="Read/Write" description="Dead time register" reset_value="0x3FFFFFFF" reset_mask="0xFFFFFFFF">
  23853. <BitField start="0" size="10" name="DT0" description="Dead time for channel 0.[1]" />
  23854. <BitField start="10" size="10" name="DT1" description="Dead time for channel 1.[2]" />
  23855. <BitField start="20" size="10" name="DT2" description="Dead time for channel 2.[2]" />
  23856. <BitField start="30" size="2" name="RESERVED" description="reserved" />
  23857. </Register>
  23858. <Register start="+0x040" size="4" name="CCP" access="Read/Write" description="Communication Pattern register" reset_value="0" reset_mask="0xFFFFFFFF">
  23859. <BitField start="0" size="1" name="CCPA0" description="Communication pattern output A, channel 0.">
  23860. <Enum name="MCOA0_PASSIVE_" start="0" description="MCOA0 passive." />
  23861. <Enum name="INTERNAL_MCOA0_" start="1" description="internal MCOA0." />
  23862. </BitField>
  23863. <BitField start="1" size="1" name="CCPB0" description="Communication pattern output B, channel 0.">
  23864. <Enum name="MCOB0_PASSIVE_" start="0" description="MCOB0 passive." />
  23865. <Enum name="MCOB0_TRACKS_INTERNA" start="1" description="MCOB0 tracks internal MCOA0." />
  23866. </BitField>
  23867. <BitField start="2" size="1" name="CCPA1" description="Communication pattern output A, channel 1.">
  23868. <Enum name="MCOA1_PASSIVE_" start="0" description="MCOA1 passive." />
  23869. <Enum name="MCOA1_TRACKS_INTERNA" start="1" description="MCOA1 tracks internal MCOA0." />
  23870. </BitField>
  23871. <BitField start="3" size="1" name="CCPB1" description="Communication pattern output B, channel 1.">
  23872. <Enum name="MCOB1_PASSIVE_" start="0" description="MCOB1 passive." />
  23873. <Enum name="MCOB1_TRACKS_INTERNA" start="1" description="MCOB1 tracks internal MCOA0." />
  23874. </BitField>
  23875. <BitField start="4" size="1" name="CCPA2" description="Communication pattern output A, channel 2.">
  23876. <Enum name="MCOA2_PASSIVE_" start="0" description="MCOA2 passive." />
  23877. <Enum name="MCOA2_TRACKS_INTERNA" start="1" description="MCOA2 tracks internal MCOA0." />
  23878. </BitField>
  23879. <BitField start="5" size="1" name="CCPB2" description="Communication pattern output B, channel 2.">
  23880. <Enum name="MCOB2_PASSIVE_" start="0" description="MCOB2 passive." />
  23881. <Enum name="MCOB2_TRACKS_INTERNA" start="1" description="MCOB2 tracks internal MCOA0." />
  23882. </BitField>
  23883. <BitField start="6" size="26" name="RESERVED" description="Reserved." />
  23884. </Register>
  23885. <Register start="+0x044+0" size="4" name="CAP0" access="ReadOnly" description="Capture register" reset_value="0" reset_mask="0xFFFFFFFF">
  23886. <BitField start="0" size="32" name="CAP" description="Current TC value at a capture event." />
  23887. </Register>
  23888. <Register start="+0x044+4" size="4" name="CAP1" access="ReadOnly" description="Capture register" reset_value="0" reset_mask="0xFFFFFFFF">
  23889. <BitField start="0" size="32" name="CAP" description="Current TC value at a capture event." />
  23890. </Register>
  23891. <Register start="+0x044+8" size="4" name="CAP2" access="ReadOnly" description="Capture register" reset_value="0" reset_mask="0xFFFFFFFF">
  23892. <BitField start="0" size="32" name="CAP" description="Current TC value at a capture event." />
  23893. </Register>
  23894. <Register start="+0x050" size="4" name="INTEN" access="ReadOnly" description="Interrupt Enable read address" reset_value="0" reset_mask="0xFFFFFFFF">
  23895. <BitField start="0" size="1" name="ILIM0" description="Limit interrupt for channel 0.">
  23896. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23897. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23898. </BitField>
  23899. <BitField start="1" size="1" name="IMAT0" description="Match interrupt for channel 0.">
  23900. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23901. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23902. </BitField>
  23903. <BitField start="2" size="1" name="ICAP0" description="Capture interrupt for channel 0.">
  23904. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23905. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23906. </BitField>
  23907. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  23908. <BitField start="4" size="1" name="ILIM1" description="Limit interrupt for channel 1.">
  23909. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23910. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23911. </BitField>
  23912. <BitField start="5" size="1" name="IMAT1" description="Match interrupt for channel 1.">
  23913. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23914. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23915. </BitField>
  23916. <BitField start="6" size="1" name="ICAP1" description="Capture interrupt for channel 1.">
  23917. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23918. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23919. </BitField>
  23920. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  23921. <BitField start="8" size="1" name="ILIM2" description="Limit interrupt for channel 2.">
  23922. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23923. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23924. </BitField>
  23925. <BitField start="9" size="1" name="IMAT2" description="Match interrupt for channel 2.">
  23926. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23927. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23928. </BitField>
  23929. <BitField start="10" size="1" name="ICAP2" description="Capture interrupt for channel 2.">
  23930. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23931. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23932. </BitField>
  23933. <BitField start="11" size="4" name="RESERVED" description="Reserved." />
  23934. <BitField start="15" size="1" name="ABORT" description="Fast abort interrupt.">
  23935. <Enum name="INTERRUPT_DISABLED_" start="0" description="Interrupt disabled." />
  23936. <Enum name="INTERRUPT_ENABLED_" start="1" description="Interrupt enabled." />
  23937. </BitField>
  23938. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  23939. </Register>
  23940. <Register start="+0x054" size="4" name="INTEN_SET" access="WriteOnly" description="Interrupt Enable set address" reset_value="0" reset_mask="0x00000000">
  23941. <BitField start="0" size="1" name="ILIM0_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23942. <BitField start="1" size="1" name="IMAT0_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23943. <BitField start="2" size="1" name="ICAP0_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23944. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  23945. <BitField start="4" size="1" name="ILIM1_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23946. <BitField start="5" size="1" name="IMAT1_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23947. <BitField start="6" size="1" name="ICAP1_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23948. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  23949. <BitField start="9" size="1" name="ILIM2_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23950. <BitField start="10" size="1" name="IMAT2_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23951. <BitField start="11" size="1" name="ICAP2_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23952. <BitField start="12" size="3" name="RESERVED" description="Reserved." />
  23953. <BitField start="15" size="1" name="ABORT_SET" description="Writing a one sets the corresponding bit in INTEN, thus enabling the interrupt." />
  23954. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  23955. </Register>
  23956. <Register start="+0x058" size="4" name="INTEN_CLR" access="WriteOnly" description="Interrupt Enable clear address" reset_value="0" reset_mask="0x00000000">
  23957. <BitField start="0" size="1" name="ILIM0_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23958. <BitField start="1" size="1" name="IMAT0_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23959. <BitField start="2" size="1" name="ICAP0_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23960. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  23961. <BitField start="4" size="1" name="ILIM1_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23962. <BitField start="5" size="1" name="IMAT1_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23963. <BitField start="6" size="1" name="ICAP1_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23964. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  23965. <BitField start="8" size="1" name="ILIM2_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23966. <BitField start="9" size="1" name="IMAT2_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23967. <BitField start="10" size="1" name="ICAP2_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23968. <BitField start="11" size="4" name="RESERVED" description="Reserved." />
  23969. <BitField start="15" size="1" name="ABORT_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  23970. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  23971. </Register>
  23972. <Register start="+0x068" size="4" name="INTF" access="ReadOnly" description="Interrupt flags read address" reset_value="0" reset_mask="0xFFFFFFFF">
  23973. <BitField start="0" size="1" name="ILIM0_F" description="Limit interrupt flag for channel 0.">
  23974. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  23975. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  23976. </BitField>
  23977. <BitField start="1" size="1" name="IMAT0_F" description="Match interrupt flag for channel 0.">
  23978. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  23979. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  23980. </BitField>
  23981. <BitField start="2" size="1" name="ICAP0_F" description="Capture interrupt flag for channel 0.">
  23982. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  23983. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  23984. </BitField>
  23985. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  23986. <BitField start="4" size="1" name="ILIM1_F" description="Limit interrupt flag for channel 1.">
  23987. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  23988. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  23989. </BitField>
  23990. <BitField start="5" size="1" name="IMAT1_F" description="Match interrupt flag for channel 1.">
  23991. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  23992. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  23993. </BitField>
  23994. <BitField start="6" size="1" name="ICAP1_F" description="Capture interrupt flag for channel 1.">
  23995. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  23996. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  23997. </BitField>
  23998. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  23999. <BitField start="8" size="1" name="ILIM2_F" description="Limit interrupt flag for channel 2.">
  24000. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  24001. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  24002. </BitField>
  24003. <BitField start="9" size="1" name="IMAT2_F" description="Match interrupt flag for channel 2.">
  24004. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  24005. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  24006. </BitField>
  24007. <BitField start="10" size="1" name="ICAP2_F" description="Capture interrupt flag for channel 2.">
  24008. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  24009. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  24010. </BitField>
  24011. <BitField start="11" size="4" name="RESERVED" description="Reserved." />
  24012. <BitField start="15" size="1" name="ABORT_F" description="Fast abort interrupt flag.">
  24013. <Enum name="THIS_INTERRUPT_SOURC" start="0" description="This interrupt source is not contributing to the MCPWM interrupt request." />
  24014. <Enum name="IF_THE_CORRESPONDING" start="1" description="If the corresponding bit in INTEN is 1, the MCPWM module is asserting its interrupt request to the Interrupt Controller." />
  24015. </BitField>
  24016. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  24017. </Register>
  24018. <Register start="+0x06C" size="4" name="INTF_SET" access="WriteOnly" description="Interrupt flags set address" reset_value="0" reset_mask="0x00000000">
  24019. <BitField start="0" size="1" name="ILIM0_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24020. <BitField start="1" size="1" name="IMAT0_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24021. <BitField start="2" size="1" name="ICAP0_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24022. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  24023. <BitField start="4" size="1" name="ILIM1_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24024. <BitField start="5" size="1" name="IMAT1_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24025. <BitField start="6" size="1" name="ICAP1_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24026. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  24027. <BitField start="8" size="1" name="ILIM2_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24028. <BitField start="9" size="1" name="IMAT2_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24029. <BitField start="10" size="1" name="ICAP2_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24030. <BitField start="11" size="4" name="RESERVED" description="Reserved." />
  24031. <BitField start="15" size="1" name="ABORT_F_SET" description="Writing a one sets the corresponding bit in the INTF register, thus possibly simulating hardware interrupt." />
  24032. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  24033. </Register>
  24034. <Register start="+0x070" size="4" name="INTF_CLR" access="WriteOnly" description="Interrupt flags clear address" reset_value="0" reset_mask="0x00000000">
  24035. <BitField start="0" size="1" name="ILIM0_F_CLR" description="Writing a one clears the corresponding bit in the INTF register, thus clearing the corresponding interrupt request." />
  24036. <BitField start="1" size="1" name="IMAT0_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24037. <BitField start="2" size="1" name="ICAP0_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24038. <BitField start="3" size="1" name="RESERVED" description="Reserved." />
  24039. <BitField start="4" size="1" name="ILIM1_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24040. <BitField start="5" size="1" name="IMAT1_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24041. <BitField start="6" size="1" name="ICAP1_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24042. <BitField start="7" size="1" name="RESERVED" description="Reserved." />
  24043. <BitField start="8" size="1" name="ILIM2_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24044. <BitField start="9" size="1" name="IMAT2_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24045. <BitField start="10" size="1" name="ICAP2_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24046. <BitField start="11" size="4" name="RESERVED" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24047. <BitField start="15" size="1" name="ABORT_F_CLR" description="Writing a one clears the corresponding bit in INTEN, thus disabling the interrupt." />
  24048. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  24049. </Register>
  24050. <Register start="+0x05C" size="4" name="CNTCON" access="ReadOnly" description="Count Control read address" reset_value="0" reset_mask="0xFFFFFFFF">
  24051. <BitField start="0" size="1" name="TC0MCI0_RE" description="Counter 0 rising edge mode, channel 0.">
  24052. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI0 does not affect counter 0." />
  24053. <Enum name="RISING" start="1" description="If MODE0 is 1, counter 0 advances on a rising edge on MCI0." />
  24054. </BitField>
  24055. <BitField start="1" size="1" name="TC0MCI0_FE" description="Counter 0 falling edge mode, channel 0.">
  24056. <Enum name="NOEFECT" start="0" description="A falling edge on MCI0 does not affect counter 0." />
  24057. <Enum name="FALLING" start="1" description="If MODE0 is 1, counter 0 advances on a falling edge on MCI0." />
  24058. </BitField>
  24059. <BitField start="2" size="1" name="TC0MCI1_RE" description="Counter 0 rising edge mode, channel 1.">
  24060. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI1 does not affect counter 0." />
  24061. <Enum name="RISING" start="1" description="If MODE0 is 1, counter 0 advances on a rising edge on MCI1." />
  24062. </BitField>
  24063. <BitField start="3" size="1" name="TC0MCI1_FE" description="Counter 0 falling edge mode, channel 1.">
  24064. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI1 does not affect counter 0." />
  24065. <Enum name="FALLING" start="1" description="If MODE0 is 1, counter 0 advances on a falling edge on MCI1." />
  24066. </BitField>
  24067. <BitField start="4" size="1" name="TC0MCI2_RE" description="Counter 0 rising edge mode, channel 2.">
  24068. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI0 does not affect counter 0." />
  24069. <Enum name="RISING" start="1" description="If MODE0 is 1, counter 0 advances on a rising edge on MCI2." />
  24070. </BitField>
  24071. <BitField start="5" size="1" name="TC0MCI2_FE" description="Counter 0 falling edge mode, channel 2.">
  24072. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI0 does not affect counter 0." />
  24073. <Enum name="FALLING" start="1" description="If MODE0 is 1, counter 0 advances on a falling edge on MCI2." />
  24074. </BitField>
  24075. <BitField start="6" size="1" name="TC1MCI0_RE" description="Counter 1 rising edge mode, channel 0.">
  24076. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI0 does not affect counter 1." />
  24077. <Enum name="RISING" start="1" description="If MODE1 is 1, counter 1 advances on a rising edge on MCI0." />
  24078. </BitField>
  24079. <BitField start="7" size="1" name="TC1MCI0_FE" description="Counter 1 falling edge mode, channel 0.">
  24080. <Enum name="RISING" start="0" description="A falling edge on MCI0 does not affect counter 1." />
  24081. <Enum name="FALLING" start="1" description="If MODE1 is 1, counter 1 advances on a falling edge on MCI0." />
  24082. </BitField>
  24083. <BitField start="8" size="1" name="TC1MCI1_RE" description="Counter 1 rising edge mode, channel 1.">
  24084. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI1 does not affect counter 1." />
  24085. <Enum name="RISING" start="1" description="If MODE1 is 1, counter 1 advances on a rising edge on MCI1." />
  24086. </BitField>
  24087. <BitField start="9" size="1" name="TC1MCI1_FE" description="Counter 1 falling edge mode, channel 1.">
  24088. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI0 does not affect counter 1." />
  24089. <Enum name="FALLING" start="1" description="If MODE1 is 1, counter 1 advances on a falling edge on MCI1." />
  24090. </BitField>
  24091. <BitField start="10" size="1" name="TC1MCI2_RE" description="Counter 1 rising edge mode, channel 2.">
  24092. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI2 does not affect counter 1." />
  24093. <Enum name="RISING" start="1" description="If MODE1 is 1, counter 1 advances on a rising edge on MCI2." />
  24094. </BitField>
  24095. <BitField start="11" size="1" name="TC1MCI2_FE" description="Counter 1 falling edge mode, channel 2.">
  24096. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI2 does not affect counter 1." />
  24097. <Enum name="RISING" start="1" description="If MODE1 is 1, counter 1 advances on a falling edge on MCI2." />
  24098. </BitField>
  24099. <BitField start="12" size="1" name="TC2MCI0_RE" description="Counter 2 rising edge mode, channel 0.">
  24100. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI0 does not affect counter 2." />
  24101. <Enum name="FALLING" start="1" description="If MODE2 is 1, counter 2 advances on a rising edge on MCI0." />
  24102. </BitField>
  24103. <BitField start="13" size="1" name="TC2MCI0_FE" description="Counter 2 falling edge mode, channel 0.">
  24104. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI0 does not affect counter 2." />
  24105. <Enum name="FALLING" start="1" description="If MODE2 is 1, counter 2 advances on a falling edge on MCI0." />
  24106. </BitField>
  24107. <BitField start="14" size="1" name="TC2MCI1_RE" description="Counter 2 rising edge mode, channel 1.">
  24108. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI1 does not affect counter 2." />
  24109. <Enum name="FALLING" start="1" description="If MODE2 is 1, counter 2 advances on a rising edge on MCI1." />
  24110. </BitField>
  24111. <BitField start="15" size="1" name="TC2MCI1_FE" description="Counter 2 falling edge mode, channel 1.">
  24112. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI1 does not affect counter 2." />
  24113. <Enum name="FALLING" start="1" description="If MODE2 is 1, counter 2 advances on a falling edge on MCI1." />
  24114. </BitField>
  24115. <BitField start="16" size="1" name="TC2MCI2_RE" description="Counter 2 rising edge mode, channel 2.">
  24116. <Enum name="NOEFFECT" start="0" description="A rising edge on MCI2 does not affect counter 2." />
  24117. <Enum name="FALLING" start="1" description="If MODE2 is 1, counter 2 advances on a rising edge on MCI2." />
  24118. </BitField>
  24119. <BitField start="17" size="1" name="TC2MCI2_FE" description="Counter 2 falling edge mode, channel 2.">
  24120. <Enum name="NOEFFECT" start="0" description="A falling edge on MCI2 does not affect counter 2." />
  24121. <Enum name="FALLING" start="1" description="If MODE2 is 1, counter 2 advances on a falling edge on MCI2." />
  24122. </BitField>
  24123. <BitField start="18" size="11" name="RESERVED" description="Reserved." />
  24124. <BitField start="29" size="1" name="CNTR0" description="Channel 0 counter/timer mode.">
  24125. <Enum name="CHANNEL_0_IS_IN_TIME" start="0" description="Channel 0 is in timer mode." />
  24126. <Enum name="CHANNEL_0_IS_IN_COUN" start="1" description="Channel 0 is in counter mode." />
  24127. </BitField>
  24128. <BitField start="30" size="1" name="CNTR1" description="Channel 1 counter/timer mode.">
  24129. <Enum name="CHANNEL_1_IS_IN_TIME" start="0" description="Channel 1 is in timer mode." />
  24130. <Enum name="CHANNEL_1_IS_IN_COUN" start="1" description="Channel 1 is in counter mode." />
  24131. </BitField>
  24132. <BitField start="31" size="1" name="CNTR2" description="Channel 2 counter/timer mode.">
  24133. <Enum name="CHANNEL_2_IS_IN_TIME" start="0" description="Channel 2 is in timer mode." />
  24134. <Enum name="CHANNEL_2_IS_IN_COUN" start="1" description="Channel 2 is in counter mode." />
  24135. </BitField>
  24136. </Register>
  24137. <Register start="+0x060" size="4" name="CNTCON_SET" access="WriteOnly" description="Count Control set address" reset_value="0" reset_mask="0x00000000">
  24138. <BitField start="0" size="1" name="TC0MCI0_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24139. <BitField start="1" size="1" name="TC0MCI0_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24140. <BitField start="2" size="1" name="TC0MCI1_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24141. <BitField start="3" size="1" name="TC0MCI1_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24142. <BitField start="4" size="1" name="TC0MCI2_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24143. <BitField start="5" size="1" name="TC0MCI2_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24144. <BitField start="6" size="1" name="TC1MCI0_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24145. <BitField start="7" size="1" name="TC1MCI0_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24146. <BitField start="8" size="1" name="TC1MCI1_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24147. <BitField start="9" size="1" name="TC1MCI1_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24148. <BitField start="10" size="1" name="TC1MCI2_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24149. <BitField start="11" size="1" name="TC1MCI2_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24150. <BitField start="12" size="1" name="TC2MCI0_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24151. <BitField start="13" size="1" name="TC2MCI0_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24152. <BitField start="14" size="1" name="TC2MCI1_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24153. <BitField start="15" size="1" name="TC2MCI1_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24154. <BitField start="16" size="1" name="TC2MCI2_RE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24155. <BitField start="17" size="1" name="TC2MCI2_FE_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24156. <BitField start="18" size="11" name="RESERVED" description="Reserved." />
  24157. <BitField start="29" size="1" name="CNTR0_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24158. <BitField start="30" size="1" name="CNTR1_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24159. <BitField start="31" size="1" name="CNTR2_SET" description="Writing a one sets the corresponding bit in the CNTCON register." />
  24160. </Register>
  24161. <Register start="+0x064" size="4" name="CNTCON_CLR" access="WriteOnly" description="Count Control clear address" reset_value="0" reset_mask="0x00000000">
  24162. <BitField start="0" size="1" name="TC0MCI0_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24163. <BitField start="1" size="1" name="TC0MCI0_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24164. <BitField start="2" size="1" name="TC0MCI1_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24165. <BitField start="3" size="1" name="TC0MCI1_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24166. <BitField start="4" size="1" name="TC0MCI2_RE" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24167. <BitField start="5" size="1" name="TC0MCI2_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24168. <BitField start="6" size="1" name="TC1MCI0_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24169. <BitField start="7" size="1" name="TC1MCI0_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24170. <BitField start="8" size="1" name="TC1MCI1_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24171. <BitField start="9" size="1" name="TC1MCI1_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24172. <BitField start="10" size="1" name="TC1MCI2_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24173. <BitField start="11" size="1" name="TC1MCI2_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24174. <BitField start="12" size="1" name="TC2MCI0_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24175. <BitField start="13" size="1" name="TC2MCI0_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24176. <BitField start="14" size="1" name="TC2MCI1_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24177. <BitField start="15" size="1" name="TC2MCI1_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24178. <BitField start="16" size="1" name="TC2MCI2_RE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24179. <BitField start="17" size="1" name="TC2MCI2_FE_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24180. <BitField start="18" size="11" name="RESERVED" description="Reserved." />
  24181. <BitField start="29" size="1" name="CNTR0_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24182. <BitField start="30" size="1" name="CNTR1_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24183. <BitField start="31" size="1" name="CNTR2_CLR" description="Writing a one clears the corresponding bit in the CNTCON register." />
  24184. </Register>
  24185. <Register start="+0x074" size="4" name="CAP_CLR" access="WriteOnly" description="Capture clear address" reset_value="0" reset_mask="0x00000000">
  24186. <BitField start="0" size="1" name="CAP_CLR0" description="Writing a 1 to this bit clears the CAP0 register." />
  24187. <BitField start="1" size="1" name="CAP_CLR1" description="Writing a 1 to this bit clears the CAP1 register." />
  24188. <BitField start="2" size="1" name="CAP_CLR2" description="Writing a 1 to this bit clears the CAP2 register." />
  24189. <BitField start="3" size="29" name="RESERVED" description="Reserved" />
  24190. </Register>
  24191. </RegisterGroup>
  24192. <RegisterGroup name="I2C0" start="0x400A1000" description="I2C-bus interface">
  24193. <Register start="+0x000" size="4" name="CONSET" access="Read/Write" description="I2C Control Set Register. When a one is written to a bit of this register, the corresponding bit in the I2C control register is set. Writing a zero has no effect on the corresponding bit in the I2C control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24194. <BitField start="0" size="2" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24195. <BitField start="2" size="1" name="AA" description="Assert acknowledge flag." />
  24196. <BitField start="3" size="1" name="SI" description="I2C interrupt flag." />
  24197. <BitField start="4" size="1" name="STO" description="STOP flag." />
  24198. <BitField start="5" size="1" name="STA" description="START flag." />
  24199. <BitField start="6" size="1" name="I2EN" description="I2C interface enable." />
  24200. <BitField start="7" size="25" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24201. </Register>
  24202. <Register start="+0x004" size="4" name="STAT" access="ReadOnly" description="I2C Status Register. During I2C operation, this register provides detailed status codes that allow software to determine the next action needed." reset_value="0xF8" reset_mask="0xFFFFFFFF">
  24203. <BitField start="0" size="3" name="RESERVED" description="These bits are unused and are always 0." />
  24204. <BitField start="3" size="5" name="Status" description="These bits give the actual status information about the I 2C interface." />
  24205. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24206. </Register>
  24207. <Register start="+0x008" size="4" name="DAT" access="Read/Write" description="I2C Data Register. During master or slave transmit mode, data to be transmitted is written to this register. During master or slave receive mode, data that has been received may be read from this register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24208. <BitField start="0" size="8" name="Data" description="This register holds data values that have been received or are to be transmitted." />
  24209. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24210. </Register>
  24211. <Register start="+0x00C" size="4" name="ADR0" access="Read/Write" description="I2C Slave Address Register 0. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24212. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24213. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24214. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24215. </Register>
  24216. <Register start="+0x010" size="4" name="SCLH" access="Read/Write" description="SCH Duty Cycle Register High Half Word. Determines the high time of the I2C clock." reset_value="0x04" reset_mask="0xFFFFFFFF">
  24217. <BitField start="0" size="16" name="SCLH" description="Count for SCL HIGH time period selection." />
  24218. <BitField start="16" size="16" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24219. </Register>
  24220. <Register start="+0x014" size="4" name="SCLL" access="Read/Write" description="SCL Duty Cycle Register Low Half Word. Determines the low time of the I2C clock. SCLL and SCLH together determine the clock frequency generated by an I2C master and certain times used in slave mode." reset_value="0x04" reset_mask="0xFFFFFFFF">
  24221. <BitField start="0" size="16" name="SCLL" description="Count for SCL low time period selection." />
  24222. <BitField start="16" size="16" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24223. </Register>
  24224. <Register start="+0x018" size="4" name="CONCLR" access="WriteOnly" description="I2C Control Clear Register. When a one is written to a bit of this register, the corresponding bit in the I2C control register is cleared. Writing a zero has no effect on the corresponding bit in the I2C control register." reset_value="0" reset_mask="0x00000000">
  24225. <BitField start="0" size="2" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24226. <BitField start="2" size="1" name="AAC" description="Assert acknowledge Clear bit." />
  24227. <BitField start="3" size="1" name="SIC" description="I2C interrupt Clear bit." />
  24228. <BitField start="4" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24229. <BitField start="5" size="1" name="STAC" description="START flag Clear bit." />
  24230. <BitField start="6" size="1" name="I2ENC" description="I2C interface Disable bit." />
  24231. <BitField start="7" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24232. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24233. </Register>
  24234. <Register start="+0x01C" size="4" name="MMCTRL" access="Read/Write" description="Monitor mode control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24235. <BitField start="0" size="1" name="MM_ENA" description="Monitor mode enable.">
  24236. <Enum name="MONITOR_MODE_DISABLE" start="0" description="Monitor mode disabled." />
  24237. <Enum name="THE_I_2C_MODULE_WILL" start="1" description="The I 2C module will enter monitor mode. In this mode the SDA output will be forced high. This will prevent the I2C module from outputting data of any kind (including ACK) onto the I2C data bus. Depending on the state of the ENA_SCL bit, the output may be also forced high, preventing the module from having control over the I2C clock line." />
  24238. </BitField>
  24239. <BitField start="1" size="1" name="ENA_SCL" description="SCL output enable.">
  24240. <Enum name="WHEN_THIS_BIT_IS_CLE" start="0" description="When this bit is cleared to 0, the SCL output will be forced high when the module is in monitor mode. As described above, this will prevent the module from having any control over the I2C clock line." />
  24241. <Enum name="WHEN_THIS_BIT_IS_SET" start="1" description="When this bit is set, the I2C module may exercise the same control over the clock line that it would in normal operation. This means that, acting as a slave peripheral, the I2C module can stretch the clock line (hold it low) until it has had time to respond to an I2C interrupt.[1]" />
  24242. </BitField>
  24243. <BitField start="2" size="1" name="MATCH_ALL" description="Select interrupt register match.">
  24244. <Enum name="WHEN_THIS_BIT_IS_CLE" start="0" description="When this bit is cleared, an interrupt will only be generated when a match occurs to one of the (up-to) four address registers described above. That is, the module will respond as a normal slave as far as address-recognition is concerned." />
  24245. <Enum name="WHEN_THIS_BIT_IS_SET" start="1" description="When this bit is set to 1 and the I2C is in monitor mode, an interrupt will be generated on ANY address received. This will enable the part to monitor all traffic on the bus." />
  24246. </BitField>
  24247. <BitField start="3" size="29" name="RESERVED" description="Reserved. The value read from reserved bits is not defined." />
  24248. </Register>
  24249. <Register start="+0x020+0" size="4" name="ADR1" access="Read/Write" description="I2C Slave Address Register. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24250. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24251. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24252. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24253. </Register>
  24254. <Register start="+0x020+4" size="4" name="ADR2" access="Read/Write" description="I2C Slave Address Register. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24255. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24256. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24257. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24258. </Register>
  24259. <Register start="+0x020+8" size="4" name="ADR3" access="Read/Write" description="I2C Slave Address Register. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24260. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24261. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24262. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24263. </Register>
  24264. <Register start="+0x02C" size="4" name="DATA_BUFFER" access="ReadOnly" description="Data buffer register. The contents of the 8 MSBs of the DAT shift register will be transferred to the DATA_BUFFER automatically after every nine bits (8 bits of data plus ACK or NACK) has been received on the bus." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24265. <BitField start="0" size="8" name="Data" description="This register holds contents of the 8 MSBs of the DAT shift register." />
  24266. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24267. </Register>
  24268. <Register start="+0x030+0" size="4" name="MASK0" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24269. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24270. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24271. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24272. </Register>
  24273. <Register start="+0x030+4" size="4" name="MASK1" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24274. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24275. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24276. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24277. </Register>
  24278. <Register start="+0x030+8" size="4" name="MASK2" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24279. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24280. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24281. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24282. </Register>
  24283. <Register start="+0x030+12" size="4" name="MASK3" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24284. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24285. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24286. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24287. </Register>
  24288. </RegisterGroup>
  24289. <RegisterGroup name="I2C1" start="0x400E0000" description="I2C-bus interface">
  24290. <Register start="+0x000" size="4" name="CONSET" access="Read/Write" description="I2C Control Set Register. When a one is written to a bit of this register, the corresponding bit in the I2C control register is set. Writing a zero has no effect on the corresponding bit in the I2C control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24291. <BitField start="0" size="2" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24292. <BitField start="2" size="1" name="AA" description="Assert acknowledge flag." />
  24293. <BitField start="3" size="1" name="SI" description="I2C interrupt flag." />
  24294. <BitField start="4" size="1" name="STO" description="STOP flag." />
  24295. <BitField start="5" size="1" name="STA" description="START flag." />
  24296. <BitField start="6" size="1" name="I2EN" description="I2C interface enable." />
  24297. <BitField start="7" size="25" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24298. </Register>
  24299. <Register start="+0x004" size="4" name="STAT" access="ReadOnly" description="I2C Status Register. During I2C operation, this register provides detailed status codes that allow software to determine the next action needed." reset_value="0xF8" reset_mask="0xFFFFFFFF">
  24300. <BitField start="0" size="3" name="RESERVED" description="These bits are unused and are always 0." />
  24301. <BitField start="3" size="5" name="Status" description="These bits give the actual status information about the I 2C interface." />
  24302. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24303. </Register>
  24304. <Register start="+0x008" size="4" name="DAT" access="Read/Write" description="I2C Data Register. During master or slave transmit mode, data to be transmitted is written to this register. During master or slave receive mode, data that has been received may be read from this register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24305. <BitField start="0" size="8" name="Data" description="This register holds data values that have been received or are to be transmitted." />
  24306. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24307. </Register>
  24308. <Register start="+0x00C" size="4" name="ADR0" access="Read/Write" description="I2C Slave Address Register 0. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24309. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24310. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24311. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24312. </Register>
  24313. <Register start="+0x010" size="4" name="SCLH" access="Read/Write" description="SCH Duty Cycle Register High Half Word. Determines the high time of the I2C clock." reset_value="0x04" reset_mask="0xFFFFFFFF">
  24314. <BitField start="0" size="16" name="SCLH" description="Count for SCL HIGH time period selection." />
  24315. <BitField start="16" size="16" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24316. </Register>
  24317. <Register start="+0x014" size="4" name="SCLL" access="Read/Write" description="SCL Duty Cycle Register Low Half Word. Determines the low time of the I2C clock. SCLL and SCLH together determine the clock frequency generated by an I2C master and certain times used in slave mode." reset_value="0x04" reset_mask="0xFFFFFFFF">
  24318. <BitField start="0" size="16" name="SCLL" description="Count for SCL low time period selection." />
  24319. <BitField start="16" size="16" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24320. </Register>
  24321. <Register start="+0x018" size="4" name="CONCLR" access="WriteOnly" description="I2C Control Clear Register. When a one is written to a bit of this register, the corresponding bit in the I2C control register is cleared. Writing a zero has no effect on the corresponding bit in the I2C control register." reset_value="0" reset_mask="0x00000000">
  24322. <BitField start="0" size="2" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24323. <BitField start="2" size="1" name="AAC" description="Assert acknowledge Clear bit." />
  24324. <BitField start="3" size="1" name="SIC" description="I2C interrupt Clear bit." />
  24325. <BitField start="4" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24326. <BitField start="5" size="1" name="STAC" description="START flag Clear bit." />
  24327. <BitField start="6" size="1" name="I2ENC" description="I2C interface Disable bit." />
  24328. <BitField start="7" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24329. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24330. </Register>
  24331. <Register start="+0x01C" size="4" name="MMCTRL" access="Read/Write" description="Monitor mode control register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24332. <BitField start="0" size="1" name="MM_ENA" description="Monitor mode enable.">
  24333. <Enum name="MONITOR_MODE_DISABLE" start="0" description="Monitor mode disabled." />
  24334. <Enum name="THE_I_2C_MODULE_WILL" start="1" description="The I 2C module will enter monitor mode. In this mode the SDA output will be forced high. This will prevent the I2C module from outputting data of any kind (including ACK) onto the I2C data bus. Depending on the state of the ENA_SCL bit, the output may be also forced high, preventing the module from having control over the I2C clock line." />
  24335. </BitField>
  24336. <BitField start="1" size="1" name="ENA_SCL" description="SCL output enable.">
  24337. <Enum name="WHEN_THIS_BIT_IS_CLE" start="0" description="When this bit is cleared to 0, the SCL output will be forced high when the module is in monitor mode. As described above, this will prevent the module from having any control over the I2C clock line." />
  24338. <Enum name="WHEN_THIS_BIT_IS_SET" start="1" description="When this bit is set, the I2C module may exercise the same control over the clock line that it would in normal operation. This means that, acting as a slave peripheral, the I2C module can stretch the clock line (hold it low) until it has had time to respond to an I2C interrupt.[1]" />
  24339. </BitField>
  24340. <BitField start="2" size="1" name="MATCH_ALL" description="Select interrupt register match.">
  24341. <Enum name="WHEN_THIS_BIT_IS_CLE" start="0" description="When this bit is cleared, an interrupt will only be generated when a match occurs to one of the (up-to) four address registers described above. That is, the module will respond as a normal slave as far as address-recognition is concerned." />
  24342. <Enum name="WHEN_THIS_BIT_IS_SET" start="1" description="When this bit is set to 1 and the I2C is in monitor mode, an interrupt will be generated on ANY address received. This will enable the part to monitor all traffic on the bus." />
  24343. </BitField>
  24344. <BitField start="3" size="29" name="RESERVED" description="Reserved. The value read from reserved bits is not defined." />
  24345. </Register>
  24346. <Register start="+0x020+0" size="4" name="ADR1" access="Read/Write" description="I2C Slave Address Register. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24347. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24348. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24349. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24350. </Register>
  24351. <Register start="+0x020+4" size="4" name="ADR2" access="Read/Write" description="I2C Slave Address Register. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24352. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24353. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24354. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24355. </Register>
  24356. <Register start="+0x020+8" size="4" name="ADR3" access="Read/Write" description="I2C Slave Address Register. Contains the 7-bit slave address for operation of the I2C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24357. <BitField start="0" size="1" name="GC" description="General Call enable bit." />
  24358. <BitField start="1" size="7" name="Address" description="The I2C device address for slave mode." />
  24359. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24360. </Register>
  24361. <Register start="+0x02C" size="4" name="DATA_BUFFER" access="ReadOnly" description="Data buffer register. The contents of the 8 MSBs of the DAT shift register will be transferred to the DATA_BUFFER automatically after every nine bits (8 bits of data plus ACK or NACK) has been received on the bus." reset_value="0x00" reset_mask="0xFFFFFFFF">
  24362. <BitField start="0" size="8" name="Data" description="This register holds contents of the 8 MSBs of the DAT shift register." />
  24363. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24364. </Register>
  24365. <Register start="+0x030+0" size="4" name="MASK0" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24366. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24367. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24368. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24369. </Register>
  24370. <Register start="+0x030+4" size="4" name="MASK1" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24371. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24372. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24373. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24374. </Register>
  24375. <Register start="+0x030+8" size="4" name="MASK2" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24376. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24377. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24378. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24379. </Register>
  24380. <Register start="+0x030+12" size="4" name="MASK3" access="Read/Write" description="I2C Slave address mask register" reset_value="0x00" reset_mask="0xFFFFFFFF">
  24381. <BitField start="0" size="1" name="RESERVED" description="Reserved. User software should not write ones to reserved bits. This bit reads always back as 0." />
  24382. <BitField start="1" size="7" name="MASK" description="Mask bits." />
  24383. <BitField start="8" size="24" name="RESERVED" description="Reserved. The value read from a reserved bit is not defined." />
  24384. </Register>
  24385. </RegisterGroup>
  24386. <RegisterGroup name="I2S0" start="0x400A2000" description="I2S interface ">
  24387. <Register start="+0x000" size="4" name="DAO" access="Read/Write" description="I2S Digital Audio Output Register. Contains control bits for the I2S transmit channel." reset_value="0x87E1" reset_mask="0xFFFFFFFF">
  24388. <BitField start="0" size="2" name="WORDWIDTH" description="Selects the number of bytes in data as follows:">
  24389. <Enum name="8_BIT_DATA" start="0x0" description="8-bit data" />
  24390. <Enum name="16_BIT_DATA" start="0x1" description="16-bit data" />
  24391. <Enum name="RESERVED" start="0x2" description="Reserved, do not use this setting" />
  24392. <Enum name="32_BIT_DATA" start="0x3" description="32-bit data" />
  24393. </BitField>
  24394. <BitField start="2" size="1" name="MONO" description="When 1, data is of monaural format. When 0, the data is in stereo format." />
  24395. <BitField start="3" size="1" name="STOP" description="When 1, disables accesses on FIFOs, places the transmit channel in mute mode." />
  24396. <BitField start="4" size="1" name="RESET" description="When 1, asynchronously resets the transmit channel and FIFO." />
  24397. <BitField start="5" size="1" name="WS_SEL" description="When 0, the interface is in master mode. When 1, the interface is in slave mode. See Section 34.7.2 for a summary of useful combinations for this bit with TXMODE." />
  24398. <BitField start="6" size="9" name="WS_HALFPERIOD" description="Word select half period minus 1, i.e. WS 64clk period -&gt; ws_halfperiod = 31." />
  24399. <BitField start="15" size="1" name="MUTE" description="When 1, the transmit channel sends only zeroes." />
  24400. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24401. </Register>
  24402. <Register start="+0x004" size="4" name="DAI" access="Read/Write" description="I2S Digital Audio Input Register. Contains control bits for the I2S receive channel." reset_value="0x07E1" reset_mask="0xFFFFFFFF">
  24403. <BitField start="0" size="2" name="WORDWIDTH" description="Selects the number of bytes in data as follows:">
  24404. <Enum name="8_BIT_DATA" start="0x0" description="8-bit data" />
  24405. <Enum name="16_BIT_DATA" start="0x1" description="16-bit data" />
  24406. <Enum name="RESERVED" start="0x2" description="Reserved, do not use this setting" />
  24407. <Enum name="32_BIT_DATA" start="0x3" description="32-bit data" />
  24408. </BitField>
  24409. <BitField start="2" size="1" name="MONO" description="When 1, data is of monaural format. When 0, the data is in stereo format." />
  24410. <BitField start="3" size="1" name="STOP" description="When 1, disables accesses on FIFOs, places the transmit channel in mute mode." />
  24411. <BitField start="4" size="1" name="RESET" description="When 1, asynchronously reset the transmit channel and FIFO." />
  24412. <BitField start="5" size="1" name="WS_SEL" description="When 0, the interface is in master mode. When 1, the interface is in slave mode. See Section 34.7.2 for a summary of useful combinations for this bit with RXMODE." />
  24413. <BitField start="6" size="9" name="WS_HALFPERIOD" description="Word select half period minus 1, i.e. WS 64clk period -&gt; ws_halfperiod = 31." />
  24414. <BitField start="15" size="17" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24415. </Register>
  24416. <Register start="+0x008" size="4" name="TXFIFO" access="WriteOnly" description="I2S Transmit FIFO. Access register for the 8 x 32-bit transmitter FIFO." reset_value="0" reset_mask="0xFFFFFFFF">
  24417. <BitField start="0" size="32" name="I2STXFIFO" description="8 x 32-bit transmit FIFO." />
  24418. </Register>
  24419. <Register start="+0x00C" size="4" name="RXFIFO" access="None" description="I2S Receive FIFO. Access register for the 8 x 32-bit receiver FIFO." reset_value="0" reset_mask="0xFFFFFFFF">
  24420. <BitField start="0" size="32" name="I2SRXFIFO" description="8 x 32-bit transmit FIFO." />
  24421. </Register>
  24422. <Register start="+0x010" size="4" name="STATE" access="ReadOnly" description="I2S Status Feedback Register. Contains status information about the I2S interface." reset_value="0x7" reset_mask="0xFFFFFFFF">
  24423. <BitField start="0" size="1" name="IRQ" description="This bit reflects the presence of Receive Interrupt or Transmit Interrupt. This is determined by comparing the current FIFO levels to the rx_depth_irq and tx_depth_irq fields in the IRQ register." />
  24424. <BitField start="1" size="1" name="DMAREQ1" description="This bit reflects the presence of Receive or Transmit DMA Request 1. This is determined by comparing the current FIFO levels to the rx_depth_dma1 and tx_depth_dma1 fields in the DMA1 register." />
  24425. <BitField start="2" size="1" name="DMAREQ2" description="This bit reflects the presence of Receive or Transmit DMA Request 2. This is determined by comparing the current FIFO levels to the rx_depth_dma2 and tx_depth_dma2 fields in the DMA2 register." />
  24426. <BitField start="3" size="5" name="RESERVED" description="Reserved." />
  24427. <BitField start="8" size="4" name="RX_LEVEL" description="Reflects the current level of the Receive FIFO." />
  24428. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24429. <BitField start="16" size="4" name="TX_LEVEL" description="Reflects the current level of the Transmit FIFO." />
  24430. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24431. </Register>
  24432. <Register start="+0x014" size="4" name="DMA1" access="Read/Write" description="I2S DMA Configuration Register 1. Contains control information for DMA request 1." reset_value="0" reset_mask="0xFFFFFFFF">
  24433. <BitField start="0" size="1" name="RX_DMA1_ENABLE" description="When 1, enables DMA1 for I2S receive." />
  24434. <BitField start="1" size="1" name="TX_DMA1_ENABLE" description="When 1, enables DMA1 for I2S transmit." />
  24435. <BitField start="2" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24436. <BitField start="8" size="4" name="RX_DEPTH_DMA1" description="Set the FIFO level that triggers a receive DMA request on DMA1." />
  24437. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24438. <BitField start="16" size="4" name="TX_DEPTH_DMA1" description="Set the FIFO level that triggers a transmit DMA request on DMA1." />
  24439. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24440. </Register>
  24441. <Register start="+0x018" size="4" name="DMA2" access="Read/Write" description="I2S DMA Configuration Register 2. Contains control information for DMA request 2." reset_value="0" reset_mask="0xFFFFFFFF">
  24442. <BitField start="0" size="1" name="RX_DMA2_ENABLE" description="When 1, enables DMA1 for I2S receive." />
  24443. <BitField start="1" size="1" name="TX_DMA2_ENABLE" description="When 1, enables DMA1 for I2S transmit." />
  24444. <BitField start="2" size="6" name="RESERVED" description="Reserved." />
  24445. <BitField start="8" size="4" name="RX_DEPTH_DMA2" description="Set the FIFO level that triggers a receive DMA request on DMA2." />
  24446. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24447. <BitField start="16" size="4" name="TX_DEPTH_DMA2" description="Set the FIFO level that triggers a transmit DMA request on DMA2." />
  24448. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24449. </Register>
  24450. <Register start="+0x01C" size="4" name="IRQ" access="Read/Write" description="I2S Interrupt Request Control Register. Contains bits that control how the I2S interrupt request is generated." reset_value="0" reset_mask="0xFFFFFFFF">
  24451. <BitField start="0" size="1" name="RX_IRQ_ENABLE" description="When 1, enables I2S receive interrupt." />
  24452. <BitField start="1" size="1" name="TX_IRQ_ENABLE" description="When 1, enables I2S transmit interrupt." />
  24453. <BitField start="2" size="6" name="RESERVED" description="Reserved." />
  24454. <BitField start="8" size="4" name="RX_DEPTH_IRQ" description="Set the FIFO level on which to create an irq request." />
  24455. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24456. <BitField start="16" size="4" name="TX_DEPTH_IRQ" description="Set the FIFO level on which to create an irq request." />
  24457. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24458. </Register>
  24459. <Register start="+0x020" size="4" name="TXRATE" access="Read/Write" description="I2S Transmit MCLK divider. This register determines the I2S TX MCLK rate by specifying the value to divide PCLK by in order to produce MCLK." reset_value="0" reset_mask="0xFFFFFFFF">
  24460. <BitField start="0" size="8" name="Y_DIVIDER" description="I2S transmit MCLK rate denominator. This value is used to divide PCLK to produce the transmit MCLK. Eight bits of fractional divide supports a wide range of possibilities. A value of 0 stops the clock." />
  24461. <BitField start="8" size="8" name="X_DIVIDER" description="I2S transmit MCLK rate numerator. This value is used to multiply PCLK by to produce the transmit MCLK. A value of 0 stops the clock. Eight bits of fractional divide supports a wide range of possibilities. Note: the resulting ratio X/Y is divided by 2." />
  24462. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24463. </Register>
  24464. <Register start="+0x024" size="4" name="RXRATE" access="Read/Write" description="I2S Receive MCLK divider. This register determines the I2S RX MCLK rate by specifying the value to divide PCLK by in order to produce MCLK." reset_value="0" reset_mask="0xFFFFFFFF">
  24465. <BitField start="0" size="8" name="Y_DIVIDER" description="I2S receive MCLK rate denominator. This value is used to divide PCLK to produce the receive MCLK. Eight bits of fractional divide supports a wide range of possibilities. A value of 0 stops the clock." />
  24466. <BitField start="8" size="8" name="X_DIVIDER" description="I2S receive MCLK rate numerator. This value is used to multiply PCLK by to produce the receive MCLK. A value of 0 stops the clock. Eight bits of fractional divide supports a wide range of possibilities. Note: the resulting ratio X/Y is divided by 2." />
  24467. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24468. </Register>
  24469. <Register start="+0x028" size="4" name="TXBITRATE" access="Read/Write" description="I2S Transmit bit rate divider. This register determines the I2S transmit bit rate by specifying the value to divide TX_MCLK by in order to produce the transmit bit clock." reset_value="0" reset_mask="0xFFFFFFFF">
  24470. <BitField start="0" size="6" name="TX_BITRATE" description="I2S transmit bit rate. This value plus one is used to divide TX_MCLK to produce the transmit bit clock." />
  24471. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24472. </Register>
  24473. <Register start="+0x02C" size="4" name="RXBITRATE" access="Read/Write" description="I2S Receive bit rate divider. This register determines the I2S receive bit rate by specifying the value to divide RX_MCLK by in order to produce the receive bit clock." reset_value="0" reset_mask="0xFFFFFFFF">
  24474. <BitField start="0" size="6" name="RX_BITRATE" description="I2S receive bit rate. This value plus one is used to divide RX_MCLK to produce the receive bit clock." />
  24475. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24476. </Register>
  24477. <Register start="+0x030" size="4" name="TXMODE" access="Read/Write" description="I2S Transmit mode control." reset_value="0" reset_mask="0xFFFFFFFF">
  24478. <BitField start="0" size="2" name="TXCLKSEL" description="Clock source selection for the transmit bit clock divider.">
  24479. <Enum name="SELECT_THE_TX_FRACTI" start="0x0" description="Select the TX fractional rate divider clock output as the source" />
  24480. <Enum name="RESERVED" start="0x1" description="Reserved" />
  24481. <Enum name="SELECT_THE_RX_MCLK_S" start="0x2" description="Select the RX_MCLK signal as the TX_MCLK clock source" />
  24482. <Enum name="RESERVED" start="0x3" description="Reserved" />
  24483. </BitField>
  24484. <BitField start="2" size="1" name="TX4PIN" description="Transmit 4-pin mode selection. When 1, enables 4-pin mode." />
  24485. <BitField start="3" size="1" name="TXMCENA" description="Enable for the TX_MCLK output. When 0, output of TX_MCLK is not enabled. When 1, output of TX_MCLK is enabled." />
  24486. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24487. </Register>
  24488. <Register start="+0x034" size="4" name="RXMODE" access="Read/Write" description="I2S Receive mode control." reset_value="0" reset_mask="0xFFFFFFFF">
  24489. <BitField start="0" size="2" name="RXCLKSEL" description="Clock source selection for the receive bit clock divider.">
  24490. <Enum name="SELECT_THE_RX_FRACTI" start="0x0" description="Select the RX fractional rate divider clock output as the source" />
  24491. <Enum name="RESERVED" start="0x1" description="Reserved" />
  24492. <Enum name="SELECT_THE_TX_MCLK_S" start="0x2" description="Select the TX_MCLK signal as the RX_MCLK clock source" />
  24493. <Enum name="RESERVED" start="0x3" description="Reserved" />
  24494. </BitField>
  24495. <BitField start="2" size="1" name="RX4PIN" description="Receive 4-pin mode selection. When 1, enables 4-pin mode." />
  24496. <BitField start="3" size="1" name="RXMCENA" description="Enable for the RX_MCLK output. When 0, output of RX_MCLK is not enabled. When 1, output of RX_MCLK is enabled." />
  24497. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24498. </Register>
  24499. </RegisterGroup>
  24500. <RegisterGroup name="I2S1" start="0x400A3000" description="I2S interface ">
  24501. <Register start="+0x000" size="4" name="DAO" access="Read/Write" description="I2S Digital Audio Output Register. Contains control bits for the I2S transmit channel." reset_value="0x87E1" reset_mask="0xFFFFFFFF">
  24502. <BitField start="0" size="2" name="WORDWIDTH" description="Selects the number of bytes in data as follows:">
  24503. <Enum name="8_BIT_DATA" start="0x0" description="8-bit data" />
  24504. <Enum name="16_BIT_DATA" start="0x1" description="16-bit data" />
  24505. <Enum name="RESERVED" start="0x2" description="Reserved, do not use this setting" />
  24506. <Enum name="32_BIT_DATA" start="0x3" description="32-bit data" />
  24507. </BitField>
  24508. <BitField start="2" size="1" name="MONO" description="When 1, data is of monaural format. When 0, the data is in stereo format." />
  24509. <BitField start="3" size="1" name="STOP" description="When 1, disables accesses on FIFOs, places the transmit channel in mute mode." />
  24510. <BitField start="4" size="1" name="RESET" description="When 1, asynchronously resets the transmit channel and FIFO." />
  24511. <BitField start="5" size="1" name="WS_SEL" description="When 0, the interface is in master mode. When 1, the interface is in slave mode. See Section 34.7.2 for a summary of useful combinations for this bit with TXMODE." />
  24512. <BitField start="6" size="9" name="WS_HALFPERIOD" description="Word select half period minus 1, i.e. WS 64clk period -&gt; ws_halfperiod = 31." />
  24513. <BitField start="15" size="1" name="MUTE" description="When 1, the transmit channel sends only zeroes." />
  24514. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24515. </Register>
  24516. <Register start="+0x004" size="4" name="DAI" access="Read/Write" description="I2S Digital Audio Input Register. Contains control bits for the I2S receive channel." reset_value="0x07E1" reset_mask="0xFFFFFFFF">
  24517. <BitField start="0" size="2" name="WORDWIDTH" description="Selects the number of bytes in data as follows:">
  24518. <Enum name="8_BIT_DATA" start="0x0" description="8-bit data" />
  24519. <Enum name="16_BIT_DATA" start="0x1" description="16-bit data" />
  24520. <Enum name="RESERVED" start="0x2" description="Reserved, do not use this setting" />
  24521. <Enum name="32_BIT_DATA" start="0x3" description="32-bit data" />
  24522. </BitField>
  24523. <BitField start="2" size="1" name="MONO" description="When 1, data is of monaural format. When 0, the data is in stereo format." />
  24524. <BitField start="3" size="1" name="STOP" description="When 1, disables accesses on FIFOs, places the transmit channel in mute mode." />
  24525. <BitField start="4" size="1" name="RESET" description="When 1, asynchronously reset the transmit channel and FIFO." />
  24526. <BitField start="5" size="1" name="WS_SEL" description="When 0, the interface is in master mode. When 1, the interface is in slave mode. See Section 34.7.2 for a summary of useful combinations for this bit with RXMODE." />
  24527. <BitField start="6" size="9" name="WS_HALFPERIOD" description="Word select half period minus 1, i.e. WS 64clk period -&gt; ws_halfperiod = 31." />
  24528. <BitField start="15" size="17" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24529. </Register>
  24530. <Register start="+0x008" size="4" name="TXFIFO" access="WriteOnly" description="I2S Transmit FIFO. Access register for the 8 x 32-bit transmitter FIFO." reset_value="0" reset_mask="0xFFFFFFFF">
  24531. <BitField start="0" size="32" name="I2STXFIFO" description="8 x 32-bit transmit FIFO." />
  24532. </Register>
  24533. <Register start="+0x00C" size="4" name="RXFIFO" access="None" description="I2S Receive FIFO. Access register for the 8 x 32-bit receiver FIFO." reset_value="0" reset_mask="0xFFFFFFFF">
  24534. <BitField start="0" size="32" name="I2SRXFIFO" description="8 x 32-bit transmit FIFO." />
  24535. </Register>
  24536. <Register start="+0x010" size="4" name="STATE" access="ReadOnly" description="I2S Status Feedback Register. Contains status information about the I2S interface." reset_value="0x7" reset_mask="0xFFFFFFFF">
  24537. <BitField start="0" size="1" name="IRQ" description="This bit reflects the presence of Receive Interrupt or Transmit Interrupt. This is determined by comparing the current FIFO levels to the rx_depth_irq and tx_depth_irq fields in the IRQ register." />
  24538. <BitField start="1" size="1" name="DMAREQ1" description="This bit reflects the presence of Receive or Transmit DMA Request 1. This is determined by comparing the current FIFO levels to the rx_depth_dma1 and tx_depth_dma1 fields in the DMA1 register." />
  24539. <BitField start="2" size="1" name="DMAREQ2" description="This bit reflects the presence of Receive or Transmit DMA Request 2. This is determined by comparing the current FIFO levels to the rx_depth_dma2 and tx_depth_dma2 fields in the DMA2 register." />
  24540. <BitField start="3" size="5" name="RESERVED" description="Reserved." />
  24541. <BitField start="8" size="4" name="RX_LEVEL" description="Reflects the current level of the Receive FIFO." />
  24542. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24543. <BitField start="16" size="4" name="TX_LEVEL" description="Reflects the current level of the Transmit FIFO." />
  24544. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24545. </Register>
  24546. <Register start="+0x014" size="4" name="DMA1" access="Read/Write" description="I2S DMA Configuration Register 1. Contains control information for DMA request 1." reset_value="0" reset_mask="0xFFFFFFFF">
  24547. <BitField start="0" size="1" name="RX_DMA1_ENABLE" description="When 1, enables DMA1 for I2S receive." />
  24548. <BitField start="1" size="1" name="TX_DMA1_ENABLE" description="When 1, enables DMA1 for I2S transmit." />
  24549. <BitField start="2" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24550. <BitField start="8" size="4" name="RX_DEPTH_DMA1" description="Set the FIFO level that triggers a receive DMA request on DMA1." />
  24551. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24552. <BitField start="16" size="4" name="TX_DEPTH_DMA1" description="Set the FIFO level that triggers a transmit DMA request on DMA1." />
  24553. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24554. </Register>
  24555. <Register start="+0x018" size="4" name="DMA2" access="Read/Write" description="I2S DMA Configuration Register 2. Contains control information for DMA request 2." reset_value="0" reset_mask="0xFFFFFFFF">
  24556. <BitField start="0" size="1" name="RX_DMA2_ENABLE" description="When 1, enables DMA1 for I2S receive." />
  24557. <BitField start="1" size="1" name="TX_DMA2_ENABLE" description="When 1, enables DMA1 for I2S transmit." />
  24558. <BitField start="2" size="6" name="RESERVED" description="Reserved." />
  24559. <BitField start="8" size="4" name="RX_DEPTH_DMA2" description="Set the FIFO level that triggers a receive DMA request on DMA2." />
  24560. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24561. <BitField start="16" size="4" name="TX_DEPTH_DMA2" description="Set the FIFO level that triggers a transmit DMA request on DMA2." />
  24562. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24563. </Register>
  24564. <Register start="+0x01C" size="4" name="IRQ" access="Read/Write" description="I2S Interrupt Request Control Register. Contains bits that control how the I2S interrupt request is generated." reset_value="0" reset_mask="0xFFFFFFFF">
  24565. <BitField start="0" size="1" name="RX_IRQ_ENABLE" description="When 1, enables I2S receive interrupt." />
  24566. <BitField start="1" size="1" name="TX_IRQ_ENABLE" description="When 1, enables I2S transmit interrupt." />
  24567. <BitField start="2" size="6" name="RESERVED" description="Reserved." />
  24568. <BitField start="8" size="4" name="RX_DEPTH_IRQ" description="Set the FIFO level on which to create an irq request." />
  24569. <BitField start="12" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24570. <BitField start="16" size="4" name="TX_DEPTH_IRQ" description="Set the FIFO level on which to create an irq request." />
  24571. <BitField start="20" size="12" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24572. </Register>
  24573. <Register start="+0x020" size="4" name="TXRATE" access="Read/Write" description="I2S Transmit MCLK divider. This register determines the I2S TX MCLK rate by specifying the value to divide PCLK by in order to produce MCLK." reset_value="0" reset_mask="0xFFFFFFFF">
  24574. <BitField start="0" size="8" name="Y_DIVIDER" description="I2S transmit MCLK rate denominator. This value is used to divide PCLK to produce the transmit MCLK. Eight bits of fractional divide supports a wide range of possibilities. A value of 0 stops the clock." />
  24575. <BitField start="8" size="8" name="X_DIVIDER" description="I2S transmit MCLK rate numerator. This value is used to multiply PCLK by to produce the transmit MCLK. A value of 0 stops the clock. Eight bits of fractional divide supports a wide range of possibilities. Note: the resulting ratio X/Y is divided by 2." />
  24576. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24577. </Register>
  24578. <Register start="+0x024" size="4" name="RXRATE" access="Read/Write" description="I2S Receive MCLK divider. This register determines the I2S RX MCLK rate by specifying the value to divide PCLK by in order to produce MCLK." reset_value="0" reset_mask="0xFFFFFFFF">
  24579. <BitField start="0" size="8" name="Y_DIVIDER" description="I2S receive MCLK rate denominator. This value is used to divide PCLK to produce the receive MCLK. Eight bits of fractional divide supports a wide range of possibilities. A value of 0 stops the clock." />
  24580. <BitField start="8" size="8" name="X_DIVIDER" description="I2S receive MCLK rate numerator. This value is used to multiply PCLK by to produce the receive MCLK. A value of 0 stops the clock. Eight bits of fractional divide supports a wide range of possibilities. Note: the resulting ratio X/Y is divided by 2." />
  24581. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24582. </Register>
  24583. <Register start="+0x028" size="4" name="TXBITRATE" access="Read/Write" description="I2S Transmit bit rate divider. This register determines the I2S transmit bit rate by specifying the value to divide TX_MCLK by in order to produce the transmit bit clock." reset_value="0" reset_mask="0xFFFFFFFF">
  24584. <BitField start="0" size="6" name="TX_BITRATE" description="I2S transmit bit rate. This value plus one is used to divide TX_MCLK to produce the transmit bit clock." />
  24585. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24586. </Register>
  24587. <Register start="+0x02C" size="4" name="RXBITRATE" access="Read/Write" description="I2S Receive bit rate divider. This register determines the I2S receive bit rate by specifying the value to divide RX_MCLK by in order to produce the receive bit clock." reset_value="0" reset_mask="0xFFFFFFFF">
  24588. <BitField start="0" size="6" name="RX_BITRATE" description="I2S receive bit rate. This value plus one is used to divide RX_MCLK to produce the receive bit clock." />
  24589. <BitField start="6" size="26" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24590. </Register>
  24591. <Register start="+0x030" size="4" name="TXMODE" access="Read/Write" description="I2S Transmit mode control." reset_value="0" reset_mask="0xFFFFFFFF">
  24592. <BitField start="0" size="2" name="TXCLKSEL" description="Clock source selection for the transmit bit clock divider.">
  24593. <Enum name="SELECT_THE_TX_FRACTI" start="0x0" description="Select the TX fractional rate divider clock output as the source" />
  24594. <Enum name="RESERVED" start="0x1" description="Reserved" />
  24595. <Enum name="SELECT_THE_RX_MCLK_S" start="0x2" description="Select the RX_MCLK signal as the TX_MCLK clock source" />
  24596. <Enum name="RESERVED" start="0x3" description="Reserved" />
  24597. </BitField>
  24598. <BitField start="2" size="1" name="TX4PIN" description="Transmit 4-pin mode selection. When 1, enables 4-pin mode." />
  24599. <BitField start="3" size="1" name="TXMCENA" description="Enable for the TX_MCLK output. When 0, output of TX_MCLK is not enabled. When 1, output of TX_MCLK is enabled." />
  24600. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24601. </Register>
  24602. <Register start="+0x034" size="4" name="RXMODE" access="Read/Write" description="I2S Receive mode control." reset_value="0" reset_mask="0xFFFFFFFF">
  24603. <BitField start="0" size="2" name="RXCLKSEL" description="Clock source selection for the receive bit clock divider.">
  24604. <Enum name="SELECT_THE_RX_FRACTI" start="0x0" description="Select the RX fractional rate divider clock output as the source" />
  24605. <Enum name="RESERVED" start="0x1" description="Reserved" />
  24606. <Enum name="SELECT_THE_TX_MCLK_S" start="0x2" description="Select the TX_MCLK signal as the RX_MCLK clock source" />
  24607. <Enum name="RESERVED" start="0x3" description="Reserved" />
  24608. </BitField>
  24609. <BitField start="2" size="1" name="RX4PIN" description="Receive 4-pin mode selection. When 1, enables 4-pin mode." />
  24610. <BitField start="3" size="1" name="RXMCENA" description="Enable for the RX_MCLK output. When 0, output of RX_MCLK is not enabled. When 1, output of RX_MCLK is enabled." />
  24611. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  24612. </Register>
  24613. </RegisterGroup>
  24614. <RegisterGroup name="C_CAN1" start="0x400A4000" description="C_CAN ">
  24615. <Register start="+0x000" size="4" name="CNTL" access="Read/Write" description="CAN control" reset_value="0x0001" reset_mask="0xFFFFFFFF">
  24616. <BitField start="0" size="1" name="INIT" description="Initialization">
  24617. <Enum name="INITIALIZATION_IS_ST" start="1" description="Initialization is started. On reset, software needs to initialize the CAN controller." />
  24618. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  24619. </BitField>
  24620. <BitField start="1" size="1" name="IE" description="Module interrupt enable">
  24621. <Enum name="ENABLE_CAN_INTERRUPT" start="1" description="Enable CAN interrupts. The interrupt line is set to LOW and remains LOW until all pending interrupts are cleared." />
  24622. <Enum name="DISABLE_CAN_INTERRUP" start="0" description="Disable CAN interrupts. The interrupt line is always HIGH." />
  24623. </BitField>
  24624. <BitField start="2" size="1" name="SIE" description="Status change interrupt enable">
  24625. <Enum name="ENABLE_STATUS_CHANGE" start="1" description="Enable status change interrupts. A status change interrupt will be generated when a message transfer is successfully completed or a CAN bus error is detected." />
  24626. <Enum name="DISABLE_STATUS_CHANG" start="0" description="Disable status change interrupts. No status change interrupt will be generated." />
  24627. </BitField>
  24628. <BitField start="3" size="1" name="EIE" description="Error interrupt enable">
  24629. <Enum name="ENABLE_ERROR_INTERRU" start="1" description="Enable error interrupt. A change in the bits BOFF or EWARN in the CANSTAT registers will generate an interrupt." />
  24630. <Enum name="DISABLE_ERROR_INTERR" start="0" description="Disable error interrupt. No error status interrupt will be generated." />
  24631. </BitField>
  24632. <BitField start="4" size="1" name="RESERVED" description="reserved" />
  24633. <BitField start="5" size="1" name="DAR" description="Disable automatic retransmission">
  24634. <Enum name="DISABLED" start="1" description="Automatic retransmission disabled." />
  24635. <Enum name="ENABLED" start="0" description="Automatic retransmission of disturbed messages enabled." />
  24636. </BitField>
  24637. <BitField start="6" size="1" name="CCE" description="Configuration change enable">
  24638. <Enum name="THE_CPU_HAS_WRITE_AC" start="1" description="The CPU has write access to the CANBT register while the INIT bit is one." />
  24639. <Enum name="THE_CPU_HAS_NO_WRITE" start="0" description="The CPU has no write access to the bit timing register." />
  24640. </BitField>
  24641. <BitField start="7" size="1" name="TEST" description="Test mode enable">
  24642. <Enum name="TEST_MODE_" start="1" description="Test mode." />
  24643. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  24644. </BitField>
  24645. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  24646. </Register>
  24647. <Register start="+0x004" size="4" name="STAT" access="Read/Write" description="Status register" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24648. <BitField start="0" size="3" name="LEC" description="Last error code Type of the last error to occur on the CAN bus.The LEC field holds a code which indicates the type of the last error to occur on the CAN bus. This field will be cleared to 0 when a message has been transferred (reception or transmission) without error. The unused code 111 may be written by the CPU to check for updates.">
  24649. <Enum name="NO_ERROR_" start="0x0" description="No error." />
  24650. <Enum name="STUFF_ERROR_MORE_TH" start="0x1" description="Stuff error: More than 5 equal bits in a sequence have occurred in a part of a received message where this is not allowed." />
  24651. <Enum name="FORM_ERROR_A_FIXED_" start="0x2" description="Form error: A fixed format part of a received frame has the wrong format." />
  24652. <Enum name="ACKERROR_THE_MESSAG" start="0x3" description="AckError: The message this CAN core transmitted was not acknowledged." />
  24653. <Enum name="BIT1ERROR_DURING_TH" start="0x4" description="Bit1Error: During the transmission of a message (with the exception of the arbitration field), the device wanted to send a HIGH/recessive level (bit of logical value 1), but the monitored bus value was LOW/dominant." />
  24654. <Enum name="BIT0ERROR_DURING_TH" start="0x5" description="Bit0Error: During the transmission of a message (or acknowledge bit, or active error flag, or overload flag), the device wanted to send a LOW/dominant level (data or identifier bit logical value 0), but the monitored Bus value was HIGH/recessive. During busoff recovery this status is set each time a sequence of 11 HIGH/recessive bits has been monitored. This enables the CPU to monitor the proceeding of the busoff recovery sequence (indicating the bus is not stuck at LOW/dominant or continuously disturbed)." />
  24655. <Enum name="CRCERROR_THE_CRC_CH" start="0x6" description="CRCError: The CRC checksum was incorrect in the message received." />
  24656. <Enum name="UNUSED_NO_CAN_BUS_E" start="0x7" description="Unused: No CAN bus event was detected (written by the CPU)." />
  24657. </BitField>
  24658. <BitField start="3" size="1" name="TXOK" description="Transmitted a message successfully This bit is reset by the CPU. It is never reset by the CAN controller.">
  24659. <Enum name="MSGTRANSFER" start="1" description="Since this bit was last reset by the CPU, a message has been successfully transmitted (error free and acknowledged by at least one other node)." />
  24660. <Enum name="NOMSGTRANSFER" start="0" description="Since this bit was reset by the CPU, no message has been successfully transmitted." />
  24661. </BitField>
  24662. <BitField start="4" size="1" name="RXOK" description="Received a message successfully This bit is reset by the CPU. It is never reset by the CAN controller.">
  24663. <Enum name="MSGTRANSFER" start="1" description="Since this bit was last set to zero by the CPU, a message has been successfully received independent of the result of acceptance filtering." />
  24664. <Enum name="NOMSGTRANSFER" start="0" description="Since this bit was last reset by the CPU, no message has been successfully transmitted." />
  24665. </BitField>
  24666. <BitField start="5" size="1" name="EPASS" description="Error passive">
  24667. <Enum name="PASSIVE" start="1" description="The CAN controller is in the error passive state as defined in the CAN 2.0 specification." />
  24668. <Enum name="ACTIVE" start="0" description="The CAN controller is in the error active state." />
  24669. </BitField>
  24670. <BitField start="6" size="1" name="EWARN" description="Warning status">
  24671. <Enum name="AT_LEAST_ONE_OF_THE_" start="1" description="At least one of the error counters in the EML has reached the error warning limit of 96." />
  24672. <Enum name="BOTH_ERROR_COUNTERS_" start="0" description="Both error counters are below the error warning limit of 96." />
  24673. </BitField>
  24674. <BitField start="7" size="1" name="BOFF" description="Busoff status">
  24675. <Enum name="BUSOFF" start="1" description="The CAN controller is in busoff state." />
  24676. <Enum name="NOBUSOFF" start="0" description="The CAN module is not in busoff." />
  24677. </BitField>
  24678. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  24679. </Register>
  24680. <Register start="+0x008" size="4" name="EC" access="ReadOnly" description="Error counter" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24681. <BitField start="0" size="8" name="TEC_7_0" description="Transmit error counter Current value of the transmit error counter (maximum value 127)" />
  24682. <BitField start="8" size="7" name="REC_6_0" description="Receive error counter Current value of the receive error counter (maximum value 255)." />
  24683. <BitField start="15" size="1" name="RP" description="Receive error passive">
  24684. <Enum name="PASSIVE" start="1" description="The receive counter has reached the error passive level as defined in the CAN2.0 specification." />
  24685. <Enum name="BELOWPASSIVE" start="0" description="The receive counter is below the error passive level." />
  24686. </BitField>
  24687. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24688. </Register>
  24689. <Register start="+0x00C" size="4" name="BT" access="Read/Write" description="Bit timing register" reset_value="0x2301" reset_mask="0xFFFFFFFF">
  24690. <BitField start="0" size="6" name="BRP" description="Baud rate prescaler The value by which the oscillator frequency is divided for generating the bit time quanta. The bit time is built up from a multiple of this quanta. Valid values for the Baud Rate Prescaler are 0 to 63[1]. Valid programmed values are 0x01 - 0x3F[1]." />
  24691. <BitField start="6" size="2" name="SJW" description="(Re)synchronization jump width Valid programmed values are 0 to 3[1]." />
  24692. <BitField start="8" size="4" name="TSEG1" description="Time segment after the sample point Valid values are 0 to 7[1]." />
  24693. <BitField start="12" size="3" name="TSEG2" description="Time segment before the sample point Valid values are 1 to 15[1]." />
  24694. <BitField start="15" size="17" name="RESERVED" description="Reserved" />
  24695. </Register>
  24696. <Register start="+0x010" size="4" name="INT" access="ReadOnly" description="Interrupt register" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24697. <BitField start="0" size="16" name="INTID15_0" description="0x0000= No interrupt is pending 0x0001 to 0x0020 = Number of message object which caused the interrupt. 0x0021 to 0x7FFF = Unused 0x8000 = Status interrupt 0x8001 to 0xFFFF = Unused" />
  24698. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24699. </Register>
  24700. <Register start="+0x014" size="4" name="TEST" access="Read/Write" description="Test register" reset_value="0" reset_mask="0x00000000">
  24701. <BitField start="0" size="2" name="RESERVED" description="tbd." />
  24702. <BitField start="2" size="1" name="BASIC" description="Basic mode">
  24703. <Enum name="IF1_TX_if2_rx" start="1" description="IF1 registers used as TX buffer, IF2 registers used as RX buffer." />
  24704. <Enum name="BASIC_MODE_DISABLED_" start="0" description="Basic mode disabled." />
  24705. </BitField>
  24706. <BitField start="3" size="1" name="SILENT" description="Silent mode">
  24707. <Enum name="SILENT" start="1" description="The module is in silent mode." />
  24708. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  24709. </BitField>
  24710. <BitField start="4" size="1" name="LBACK" description="Loop back mode">
  24711. <Enum name="ENABLED" start="1" description="Loop back mode is enabled." />
  24712. <Enum name="DISABLED" start="0" description="Loop back mode is disabled." />
  24713. </BitField>
  24714. <BitField start="5" size="2" name="TX1_0" description="Control of TD pins">
  24715. <Enum name="LEVEL_AT_THE_TD_PIN_" start="0x0" description="Level at the TD pin is controlled by the CAN controller. This is the value at reset." />
  24716. <Enum name="THE_SAMPLE_POINT_CAN" start="0x1" description="The sample point can be monitored at the TD pin." />
  24717. <Enum name="TD_PIN_IS_DRIVEN_LOW" start="0x2" description="TD pin is driven LOW/dominant." />
  24718. <Enum name="TD_PIN_IS_DRIVEN_HIG" start="0x3" description="TD pin is driven HIGH/recessive." />
  24719. </BitField>
  24720. <BitField start="7" size="1" name="RX" description="Monitors the actual value of the RD Pin">
  24721. <Enum name="THE_CAN_BUS_IS_RECES" start="1" description="The CAN bus is recessive (RD = 1)." />
  24722. <Enum name="THE_CAN_BUS_IS_DOMIN" start="0" description="The CAN bus is dominant (RD = 0)." />
  24723. </BitField>
  24724. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  24725. </Register>
  24726. <Register start="+0x018" size="4" name="BRPE" access="Read/Write" description="Baud rate prescaler extension register" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24727. <BitField start="0" size="4" name="BRPE" description="Baud rate prescaler extension By programming BRPE the Baud Rate Prescaler can be extended to values up to 1023. Hardware interprets the value as the value of BRPE (MSBs) and BRP (LSBs) plus one. Allowed values are 0x00 to 0x0F" />
  24728. <BitField start="4" size="28" name="RESERVED" description="Reserved" />
  24729. </Register>
  24730. <Register start="+0x020+0" size="4" name="IF1_CMDREQ" access="Read/Write" description="Message interface command request " reset_value="0x0001" reset_mask="0xFFFFFFFF">
  24731. <BitField start="0" size="6" name="MESSNUM" description="Message number 0x01 to 0x20 = Valid message numbers The message object in the message RAM is selected for data transfer. 0x00 = Not a valid message number. This value is interpreted as 0x20.[1] 0x21 to 0x3F = Not a valid message number. This value is interpreted as 0x01 - 0x1F.[1]" />
  24732. <BitField start="6" size="9" name="RESERVED" description="Reserved" />
  24733. <BitField start="15" size="1" name="BUSY" description="BUSY flag. Set to one by hardware when writing to this Command request register. Set to zero by hardware when read/write action to this Command request register has finished." />
  24734. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24735. </Register>
  24736. <Register start="+0x020+96" size="4" name="IF2_CMDREQ" access="Read/Write" description="Message interface command request " reset_value="0x0001" reset_mask="0xFFFFFFFF">
  24737. <BitField start="0" size="6" name="MESSNUM" description="Message number 0x01 to 0x20 = Valid message numbers The message object in the message RAM is selected for data transfer. 0x00 = Not a valid message number. This value is interpreted as 0x20.[1] 0x21 to 0x3F = Not a valid message number. This value is interpreted as 0x01 - 0x1F.[1]" />
  24738. <BitField start="6" size="9" name="RESERVED" description="Reserved" />
  24739. <BitField start="15" size="1" name="BUSY" description="BUSY flag. Set to one by hardware when writing to this Command request register. Set to zero by hardware when read/write action to this Command request register has finished." />
  24740. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24741. </Register>
  24742. <Register start="+0x024+0" size="4" name="IF1_CMDMSK_W" access="Read/Write" description="Message interface command mask (write direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24743. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  24744. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to message object." />
  24745. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  24746. </BitField>
  24747. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  24748. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to message object." />
  24749. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  24750. </BitField>
  24751. <BitField start="2" size="1" name="TXRQST" description="Access transmission request bit">
  24752. <Enum name="REQUEST_A_TRANSMISSI" start="1" description="Request a transmission. Set the TXRQST bit IF1/2_MCTRL." />
  24753. <Enum name="NO_TRANSMISSION_REQU" start="0" description="No transmission request. TXRQSRT bit unchanged in IF1/2_MCTRL. If a transmission is requested by programming this bit, the TXRQST bit in the CANIFn_MCTRL register is ignored." />
  24754. </BitField>
  24755. <BitField start="3" size="1" name="CLRINTPND" description="This bit is ignored in the write direction." />
  24756. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  24757. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to message object" />
  24758. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  24759. </BitField>
  24760. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  24761. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to message object." />
  24762. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  24763. </BitField>
  24764. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  24765. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to message object." />
  24766. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  24767. </BitField>
  24768. <BitField start="7" size="1" name="WR_RD" description="Write transfer Transfer data from the selected message buffer registers to the message object addressed by the command request register CANIFn_CMDREQ." />
  24769. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  24770. </Register>
  24771. <Register start="+0x024+96" size="4" name="IF2_CMDMSK_W" access="Read/Write" description="Message interface command mask (write direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24772. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  24773. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to message object." />
  24774. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  24775. </BitField>
  24776. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  24777. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to message object." />
  24778. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  24779. </BitField>
  24780. <BitField start="2" size="1" name="TXRQST" description="Access transmission request bit">
  24781. <Enum name="REQUEST_A_TRANSMISSI" start="1" description="Request a transmission. Set the TXRQST bit IF1/2_MCTRL." />
  24782. <Enum name="NO_TRANSMISSION_REQU" start="0" description="No transmission request. TXRQSRT bit unchanged in IF1/2_MCTRL. If a transmission is requested by programming this bit, the TXRQST bit in the CANIFn_MCTRL register is ignored." />
  24783. </BitField>
  24784. <BitField start="3" size="1" name="CLRINTPND" description="This bit is ignored in the write direction." />
  24785. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  24786. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to message object" />
  24787. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  24788. </BitField>
  24789. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  24790. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to message object." />
  24791. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  24792. </BitField>
  24793. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  24794. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to message object." />
  24795. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  24796. </BitField>
  24797. <BitField start="7" size="1" name="WR_RD" description="Write transfer Transfer data from the selected message buffer registers to the message object addressed by the command request register CANIFn_CMDREQ." />
  24798. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  24799. </Register>
  24800. <Register start="+0x024+0" size="4" name="IF1_CMDMSK_R" access="Read/Write" description="Message interface command mask (read direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24801. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  24802. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to IFx message buffer register." />
  24803. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  24804. </BitField>
  24805. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  24806. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to IFx message buffer." />
  24807. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  24808. </BitField>
  24809. <BitField start="2" size="1" name="NEWDAT" description="Access new data bit">
  24810. <Enum name="CLEAR_NEWDAT_BIT_IN_" start="1" description="Clear NEWDAT bit in the message object." />
  24811. <Enum name="NEWDAT_BIT_REMAINS_U" start="0" description="NEWDAT bit remains unchanged. A read access to a message object can be combined with the reset of the control bits INTPND and NEWDAT in IF1/2_MCTRL. The values of these bits transferred to the IFx Message Control Register always reflect the status before resetting these bits." />
  24812. </BitField>
  24813. <BitField start="3" size="1" name="CLRINTPND" description="Clear interrupt pending bit.">
  24814. <Enum name="CLEAR_INTPND_BIT_IN_" start="1" description="Clear INTPND bit in the message object." />
  24815. <Enum name="INTPND_BIT_REMAINS_U" start="0" description="INTPND bit remains unchanged." />
  24816. </BitField>
  24817. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  24818. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to IFx message buffer." />
  24819. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  24820. </BitField>
  24821. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  24822. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to IFx message buffer register." />
  24823. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  24824. </BitField>
  24825. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  24826. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to IFx message buffer register." />
  24827. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  24828. </BitField>
  24829. <BitField start="7" size="1" name="WR_RD" description="Read transfer Transfer data from the message object addressed by the command request register to the selected message buffer registers CANIFn_CMDREQ." />
  24830. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  24831. </Register>
  24832. <Register start="+0x024+96" size="4" name="IF2_CMDMSK_R" access="Read/Write" description="Message interface command mask (read direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24833. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  24834. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to IFx message buffer register." />
  24835. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  24836. </BitField>
  24837. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  24838. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to IFx message buffer." />
  24839. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  24840. </BitField>
  24841. <BitField start="2" size="1" name="NEWDAT" description="Access new data bit">
  24842. <Enum name="CLEAR_NEWDAT_BIT_IN_" start="1" description="Clear NEWDAT bit in the message object." />
  24843. <Enum name="NEWDAT_BIT_REMAINS_U" start="0" description="NEWDAT bit remains unchanged. A read access to a message object can be combined with the reset of the control bits INTPND and NEWDAT in IF1/2_MCTRL. The values of these bits transferred to the IFx Message Control Register always reflect the status before resetting these bits." />
  24844. </BitField>
  24845. <BitField start="3" size="1" name="CLRINTPND" description="Clear interrupt pending bit.">
  24846. <Enum name="CLEAR_INTPND_BIT_IN_" start="1" description="Clear INTPND bit in the message object." />
  24847. <Enum name="INTPND_BIT_REMAINS_U" start="0" description="INTPND bit remains unchanged." />
  24848. </BitField>
  24849. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  24850. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to IFx message buffer." />
  24851. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  24852. </BitField>
  24853. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  24854. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to IFx message buffer register." />
  24855. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  24856. </BitField>
  24857. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  24858. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to IFx message buffer register." />
  24859. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  24860. </BitField>
  24861. <BitField start="7" size="1" name="WR_RD" description="Read transfer Transfer data from the message object addressed by the command request register to the selected message buffer registers CANIFn_CMDREQ." />
  24862. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  24863. </Register>
  24864. <Register start="+0x028+0" size="4" name="IF1_MSK1" access="Read/Write" description="Message interface mask 1" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  24865. <BitField start="0" size="16" name="MSK15_0" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  24866. <BitField start="16" size="16" name="RESERVED" description="reserved" />
  24867. </Register>
  24868. <Register start="+0x028+96" size="4" name="IF2_MSK1" access="Read/Write" description="Message interface mask 1" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  24869. <BitField start="0" size="16" name="MSK15_0" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  24870. <BitField start="16" size="16" name="RESERVED" description="reserved" />
  24871. </Register>
  24872. <Register start="+0x02C+0" size="4" name="IF1_MSK2" access="Read/Write" description="Message interface 1 mask 2" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  24873. <BitField start="0" size="13" name="MSK28_16" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  24874. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  24875. <BitField start="14" size="1" name="MDIR" description="Mask message direction">
  24876. <Enum name="THE_MESSAGE_DIRECTIO" start="1" description="The message direction bit (DIR) is used for acceptance filtering." />
  24877. <Enum name="THE_MESSAGE_DIRECTIO" start="0" description="The message direction bit (DIR) has no effect on acceptance filtering." />
  24878. </BitField>
  24879. <BitField start="15" size="1" name="MXTD" description="Mask extend identifier">
  24880. <Enum name="THE_EXTENDED_IDENTIF" start="1" description="The extended identifier bit (IDE) is used for acceptance filtering." />
  24881. <Enum name="THE_EXTENDED_IDENTIF" start="0" description="The extended identifier bit (IDE) has no effect on acceptance filtering." />
  24882. </BitField>
  24883. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24884. </Register>
  24885. <Register start="+0x02C+96" size="4" name="IF2_MSK2" access="Read/Write" description="Message interface 1 mask 2" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  24886. <BitField start="0" size="13" name="MSK28_16" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  24887. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  24888. <BitField start="14" size="1" name="MDIR" description="Mask message direction">
  24889. <Enum name="THE_MESSAGE_DIRECTIO" start="1" description="The message direction bit (DIR) is used for acceptance filtering." />
  24890. <Enum name="THE_MESSAGE_DIRECTIO" start="0" description="The message direction bit (DIR) has no effect on acceptance filtering." />
  24891. </BitField>
  24892. <BitField start="15" size="1" name="MXTD" description="Mask extend identifier">
  24893. <Enum name="THE_EXTENDED_IDENTIF" start="1" description="The extended identifier bit (IDE) is used for acceptance filtering." />
  24894. <Enum name="THE_EXTENDED_IDENTIF" start="0" description="The extended identifier bit (IDE) has no effect on acceptance filtering." />
  24895. </BitField>
  24896. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24897. </Register>
  24898. <Register start="+0x030+0" size="4" name="IF1_ARB1" access="Read/Write" description="Message interface 1 arbitration 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24899. <BitField start="0" size="16" name="ID15_0" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  24900. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24901. </Register>
  24902. <Register start="+0x030+96" size="4" name="IF2_ARB1" access="Read/Write" description="Message interface 1 arbitration 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24903. <BitField start="0" size="16" name="ID15_0" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  24904. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24905. </Register>
  24906. <Register start="+0x034+0" size="4" name="IF1_ARB2" access="Read/Write" description="Message interface 1 arbitration 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24907. <BitField start="0" size="13" name="ID28_16" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  24908. <BitField start="13" size="1" name="DIR" description="Message direction">
  24909. <Enum name="DIRECTION_EQ_TRANSMIT" start="1" description="Direction = transmit. On TXRQST, the respective Message Object is transmitted as a Data Frame. On reception of a Remote Frame with matching identifier, the TXRQST bit of this Message Object is set (if RMTEN = one)." />
  24910. <Enum name="DIRECTION_EQ_RECEIVE_" start="0" description="Direction = receive. On TXRQST, a Remote Frame with the identifier of this Message Object is transmitted. On reception of a Data Frame with matching identifier, that message is stored in this Message Object." />
  24911. </BitField>
  24912. <BitField start="14" size="1" name="XTD" description="Extend identifier">
  24913. <Enum name="THE_29_BIT_EXTENDED_" start="1" description="The 29-bit extended identifier will be used for this message object." />
  24914. <Enum name="THE_11_BIT_STANDARD_" start="0" description="The 11-bit standard identifier will be used for this message object." />
  24915. </BitField>
  24916. <BitField start="15" size="1" name="MSGVAL" description="Message valid The CPU must reset the MSGVAL bit of all unused Messages Objects during the initialization before it resets bit INIT in the CAN Control Register. This bit must also be reset before the identifier ID28:0, the control bits XTD, DIR, or the Data Length Code DLC3:0 are modified, or if the Messages Object is no longer required.">
  24917. <Enum name="THE_MESSAGE_OBJECT_I" start="1" description="The message object is configured and should be considered by the message handler." />
  24918. <Enum name="THE_MESSAGE_OBJECT_I" start="0" description="The message object is ignored by the message handler." />
  24919. </BitField>
  24920. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24921. </Register>
  24922. <Register start="+0x034+96" size="4" name="IF2_ARB2" access="Read/Write" description="Message interface 1 arbitration 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24923. <BitField start="0" size="13" name="ID28_16" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  24924. <BitField start="13" size="1" name="DIR" description="Message direction">
  24925. <Enum name="DIRECTION_EQ_TRANSMIT" start="1" description="Direction = transmit. On TXRQST, the respective Message Object is transmitted as a Data Frame. On reception of a Remote Frame with matching identifier, the TXRQST bit of this Message Object is set (if RMTEN = one)." />
  24926. <Enum name="DIRECTION_EQ_RECEIVE_" start="0" description="Direction = receive. On TXRQST, a Remote Frame with the identifier of this Message Object is transmitted. On reception of a Data Frame with matching identifier, that message is stored in this Message Object." />
  24927. </BitField>
  24928. <BitField start="14" size="1" name="XTD" description="Extend identifier">
  24929. <Enum name="THE_29_BIT_EXTENDED_" start="1" description="The 29-bit extended identifier will be used for this message object." />
  24930. <Enum name="THE_11_BIT_STANDARD_" start="0" description="The 11-bit standard identifier will be used for this message object." />
  24931. </BitField>
  24932. <BitField start="15" size="1" name="MSGVAL" description="Message valid The CPU must reset the MSGVAL bit of all unused Messages Objects during the initialization before it resets bit INIT in the CAN Control Register. This bit must also be reset before the identifier ID28:0, the control bits XTD, DIR, or the Data Length Code DLC3:0 are modified, or if the Messages Object is no longer required.">
  24933. <Enum name="THE_MESSAGE_OBJECT_I" start="1" description="The message object is configured and should be considered by the message handler." />
  24934. <Enum name="THE_MESSAGE_OBJECT_I" start="0" description="The message object is ignored by the message handler." />
  24935. </BitField>
  24936. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24937. </Register>
  24938. <Register start="+0x038+0" size="4" name="IF1_MCTRL" access="Read/Write" description="Message interface 1 message control" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24939. <BitField start="0" size="4" name="DLC3_0" description="Data length code The Data Length Code of a Message Object must be defined the same as in all the corresponding objects with the same identifier at other nodes. When the Message Handler stores a data frame, it will write the DLC to the value given by the received message. 0000 to 1000 = Data frame has 0 - 8 data bytes. 1001 to 1111 = Data frame has 8 data bytes." />
  24940. <BitField start="4" size="3" name="RESERVED" description="reserved" />
  24941. <BitField start="7" size="1" name="EOB" description="End of buffer">
  24942. <Enum name="SINGLE_MESSAGE_OBJEC" start="1" description="Single message object or last message object of a FIFO buffer." />
  24943. <Enum name="MESSAGE_OBJECT_BELON" start="0" description="Message object belongs to a FIFO buffer and is not the last message object of that FIFO buffer." />
  24944. </BitField>
  24945. <BitField start="8" size="1" name="TXRQST" description="Transmit request">
  24946. <Enum name="REQUEST" start="1" description="The transmission of this message object is requested and is not yet done" />
  24947. <Enum name="WAIT" start="0" description="This message object is not waiting for transmission." />
  24948. </BitField>
  24949. <BitField start="9" size="1" name="RMTEN" description="Remote enable">
  24950. <Enum name="TXRQSTSET" start="1" description="At the reception of a remote frame, TXRQST is set." />
  24951. <Enum name="UNCHANGED" start="0" description="At the reception of a remote frame, TXRQST is left unchanged." />
  24952. </BitField>
  24953. <BitField start="10" size="1" name="RXIE" description="Receive interrupt enable">
  24954. <Enum name="INTPNDSET" start="1" description="INTPND will be set after successful reception of a frame." />
  24955. <Enum name="UNCHANGED" start="0" description="INTPND will be left unchanged after successful reception of a frame." />
  24956. </BitField>
  24957. <BitField start="11" size="1" name="TXIE" description="Transmit interrupt enable">
  24958. <Enum name="INTPNDSET" start="1" description="INTPND will be set after a successful reception of a frame." />
  24959. <Enum name="UNCHANGED" start="0" description="The INTPND bit will be left unchanged after a successful reception of a frame." />
  24960. </BitField>
  24961. <BitField start="12" size="1" name="UMASK" description="Use acceptance mask If UMASK is set to 1, the message object's mask bits have to be programmed during initialization of the message object before MAGVAL is set to 1.">
  24962. <Enum name="USE_MASK" start="1" description="Use mask (MSK[28:0], MXTD, and MDIR) for acceptance filtering." />
  24963. <Enum name="MASK_IGNORED_" start="0" description="Mask ignored." />
  24964. </BitField>
  24965. <BitField start="13" size="1" name="INTPND" description="Interrupt pending">
  24966. <Enum name="INTSOURCE" start="1" description="This message object is the source of an interrupt. The Interrupt Identifier in the Interrupt Register will point to this message object if there is no other interrupt source with higher priority." />
  24967. <Enum name="NOINTSOURCE" start="0" description="This message object is not the source of an interrupt." />
  24968. </BitField>
  24969. <BitField start="14" size="1" name="MSGLST" description="Message lost (only valid for message objects in the direction receive).">
  24970. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The Message Handler stored a new message into this object when NEWDAT was still set, the CPU has lost a message." />
  24971. <Enum name="NO_MESSAGE_LOST_SINC" start="0" description="No message lost since this bit was reset last by the CPU." />
  24972. </BitField>
  24973. <BitField start="15" size="1" name="NEWDAT" description="New data">
  24974. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The message handler or the CPU has written new data into the data portion of this message object." />
  24975. <Enum name="NO_NEW_DATA_HAS_BEEN" start="0" description="No new data has been written into the data portion of this message object by the message handler since this flag was cleared last by the CPU." />
  24976. </BitField>
  24977. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  24978. </Register>
  24979. <Register start="+0x038+96" size="4" name="IF2_MCTRL" access="Read/Write" description="Message interface 1 message control" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  24980. <BitField start="0" size="4" name="DLC3_0" description="Data length code The Data Length Code of a Message Object must be defined the same as in all the corresponding objects with the same identifier at other nodes. When the Message Handler stores a data frame, it will write the DLC to the value given by the received message. 0000 to 1000 = Data frame has 0 - 8 data bytes. 1001 to 1111 = Data frame has 8 data bytes." />
  24981. <BitField start="4" size="3" name="RESERVED" description="reserved" />
  24982. <BitField start="7" size="1" name="EOB" description="End of buffer">
  24983. <Enum name="SINGLE_MESSAGE_OBJEC" start="1" description="Single message object or last message object of a FIFO buffer." />
  24984. <Enum name="MESSAGE_OBJECT_BELON" start="0" description="Message object belongs to a FIFO buffer and is not the last message object of that FIFO buffer." />
  24985. </BitField>
  24986. <BitField start="8" size="1" name="TXRQST" description="Transmit request">
  24987. <Enum name="REQUEST" start="1" description="The transmission of this message object is requested and is not yet done" />
  24988. <Enum name="WAIT" start="0" description="This message object is not waiting for transmission." />
  24989. </BitField>
  24990. <BitField start="9" size="1" name="RMTEN" description="Remote enable">
  24991. <Enum name="TXRQSTSET" start="1" description="At the reception of a remote frame, TXRQST is set." />
  24992. <Enum name="UNCHANGED" start="0" description="At the reception of a remote frame, TXRQST is left unchanged." />
  24993. </BitField>
  24994. <BitField start="10" size="1" name="RXIE" description="Receive interrupt enable">
  24995. <Enum name="INTPNDSET" start="1" description="INTPND will be set after successful reception of a frame." />
  24996. <Enum name="UNCHANGED" start="0" description="INTPND will be left unchanged after successful reception of a frame." />
  24997. </BitField>
  24998. <BitField start="11" size="1" name="TXIE" description="Transmit interrupt enable">
  24999. <Enum name="INTPNDSET" start="1" description="INTPND will be set after a successful reception of a frame." />
  25000. <Enum name="UNCHANGED" start="0" description="The INTPND bit will be left unchanged after a successful reception of a frame." />
  25001. </BitField>
  25002. <BitField start="12" size="1" name="UMASK" description="Use acceptance mask If UMASK is set to 1, the message object's mask bits have to be programmed during initialization of the message object before MAGVAL is set to 1.">
  25003. <Enum name="USE_MASK" start="1" description="Use mask (MSK[28:0], MXTD, and MDIR) for acceptance filtering." />
  25004. <Enum name="MASK_IGNORED_" start="0" description="Mask ignored." />
  25005. </BitField>
  25006. <BitField start="13" size="1" name="INTPND" description="Interrupt pending">
  25007. <Enum name="INTSOURCE" start="1" description="This message object is the source of an interrupt. The Interrupt Identifier in the Interrupt Register will point to this message object if there is no other interrupt source with higher priority." />
  25008. <Enum name="NOINTSOURCE" start="0" description="This message object is not the source of an interrupt." />
  25009. </BitField>
  25010. <BitField start="14" size="1" name="MSGLST" description="Message lost (only valid for message objects in the direction receive).">
  25011. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The Message Handler stored a new message into this object when NEWDAT was still set, the CPU has lost a message." />
  25012. <Enum name="NO_MESSAGE_LOST_SINC" start="0" description="No message lost since this bit was reset last by the CPU." />
  25013. </BitField>
  25014. <BitField start="15" size="1" name="NEWDAT" description="New data">
  25015. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The message handler or the CPU has written new data into the data portion of this message object." />
  25016. <Enum name="NO_NEW_DATA_HAS_BEEN" start="0" description="No new data has been written into the data portion of this message object by the message handler since this flag was cleared last by the CPU." />
  25017. </BitField>
  25018. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25019. </Register>
  25020. <Register start="+0x03C+0" size="4" name="IF1_DA1" access="Read/Write" description="Message interface data A1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25021. <BitField start="0" size="8" name="DATA0" description="Data byte 0" />
  25022. <BitField start="8" size="8" name="DATA1" description="Data byte 1" />
  25023. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25024. </Register>
  25025. <Register start="+0x03C+96" size="4" name="IF2_DA1" access="Read/Write" description="Message interface data A1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25026. <BitField start="0" size="8" name="DATA0" description="Data byte 0" />
  25027. <BitField start="8" size="8" name="DATA1" description="Data byte 1" />
  25028. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25029. </Register>
  25030. <Register start="+0x040+0" size="4" name="IF1_DA2" access="Read/Write" description="Message interface 1 data A2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25031. <BitField start="0" size="8" name="DATA2" description="Data byte 2" />
  25032. <BitField start="8" size="8" name="DATA3" description="Data byte 3" />
  25033. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25034. </Register>
  25035. <Register start="+0x040+96" size="4" name="IF2_DA2" access="Read/Write" description="Message interface 1 data A2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25036. <BitField start="0" size="8" name="DATA2" description="Data byte 2" />
  25037. <BitField start="8" size="8" name="DATA3" description="Data byte 3" />
  25038. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25039. </Register>
  25040. <Register start="+0x044+0" size="4" name="IF1_DB1" access="Read/Write" description="Message interface 1 data B1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25041. <BitField start="0" size="8" name="DATA4" description="Data byte 4" />
  25042. <BitField start="8" size="8" name="DATA5" description="Data byte 5" />
  25043. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25044. </Register>
  25045. <Register start="+0x044+96" size="4" name="IF2_DB1" access="Read/Write" description="Message interface 1 data B1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25046. <BitField start="0" size="8" name="DATA4" description="Data byte 4" />
  25047. <BitField start="8" size="8" name="DATA5" description="Data byte 5" />
  25048. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25049. </Register>
  25050. <Register start="+0x048+0" size="4" name="IF1_DB2" access="Read/Write" description="Message interface 1 data B2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25051. <BitField start="0" size="8" name="DATA6" description="Data byte 6" />
  25052. <BitField start="8" size="8" name="DATA7" description="Data byte 7" />
  25053. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25054. </Register>
  25055. <Register start="+0x048+96" size="4" name="IF2_DB2" access="Read/Write" description="Message interface 1 data B2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25056. <BitField start="0" size="8" name="DATA6" description="Data byte 6" />
  25057. <BitField start="8" size="8" name="DATA7" description="Data byte 7" />
  25058. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25059. </Register>
  25060. <Register start="+0x100" size="4" name="TXREQ1" access="ReadOnly" description="Transmission request 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25061. <BitField start="0" size="16" name="TXRQST16_1" description="Transmission request bit of message objects 16 to 1. 0 = This message object is not waiting for transmission. 1 = The transmission of this message object is requested and not yet done." />
  25062. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25063. </Register>
  25064. <Register start="+0x104" size="4" name="TXREQ2" access="ReadOnly" description="Transmission request 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25065. <BitField start="0" size="16" name="TXRQST32_17" description="Transmission request bit of message objects 32 to 17. 0 = This message object is not waiting for transmission. 1 = The transmission of this message object is requested and not yet done." />
  25066. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25067. </Register>
  25068. <Register start="+0x120" size="4" name="ND1" access="ReadOnly" description="New data 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25069. <BitField start="0" size="16" name="NEWDAT16_1" description="New data bits of message objects 16 to 1. 0 = No new data has been written into the data portion of this Message Object by the Message Handler since last time this flag was cleared by the CPU. 1 = The Message Handler or the CPU has written new data into the data portion of this Message Object." />
  25070. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25071. </Register>
  25072. <Register start="+0x124" size="4" name="ND2" access="ReadOnly" description="New data 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25073. <BitField start="0" size="16" name="NEWDAT32_17" description="New data bits of message objects 32 to 17. 0 = No new data has been written into the data portion of this Message Object by the Message Handler since last time this flag was cleared by the CPU. 1 = The Message Handler or the CPU has written new data into the data portion of this Message Object." />
  25074. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25075. </Register>
  25076. <Register start="+0x140" size="4" name="IR1" access="ReadOnly" description="Interrupt pending 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25077. <BitField start="0" size="16" name="INTPND16_1" description="Interrupt pending bits of message objects 16 to 1. 0 = This message object is ignored by the message handler. 1 = This message object is the source of an interrupt." />
  25078. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25079. </Register>
  25080. <Register start="+0x144" size="4" name="IR2" access="ReadOnly" description="Interrupt pending 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25081. <BitField start="0" size="16" name="INTPND32_17" description="Interrupt pending bits of message objects 32 to 17. 0 = This message object is ignored by the message handler. 1 = This message object is the source of an interrupt." />
  25082. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25083. </Register>
  25084. <Register start="+0x160" size="4" name="MSGV1" access="ReadOnly" description="Message valid 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25085. <BitField start="0" size="16" name="MSGVAL16_1" description="Message valid bits of message objects 16 to 1. 0 = This message object is ignored by the message handler. 1 = This message object is configured and should be considered by the message handler." />
  25086. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25087. </Register>
  25088. <Register start="+0x164" size="4" name="MSGV2" access="ReadOnly" description="Message valid 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  25089. <BitField start="0" size="16" name="MSGVAL32_17" description="Message valid bits of message objects 32 to 17. 0 = This message object is ignored by the message handler. 1 = This message object is configured and should be considered by the message handler." />
  25090. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25091. </Register>
  25092. <Register start="+0x180" size="4" name="CLKDIV" access="Read/Write" description="CAN clock divider register" reset_value="0x0001" reset_mask="0xFFFFFFFF">
  25093. <BitField start="0" size="4" name="CLKDIVVAL" description="&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;Clock divider value &#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;CAN_CLK = PCLK/(CLKDIVVAL +1)&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0000: CAN_CLK = PCLK divided by 1.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0001: CAN_CLK = PCLK divided by 2.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0010: CAN_CLK = PCLK divided by 3.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0011: CAN_CLK = PCLK divided by 4.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0100: CAN_CLK = PCLK divided by 5.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;...&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;1111: CAN_CLK = PCLK divided by 16.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;" />
  25094. <BitField start="4" size="28" name="RESERVED" description="reserved" />
  25095. </Register>
  25096. </RegisterGroup>
  25097. <RegisterGroup name="RITIMER" start="0x400C0000" description="Repetitive Interrupt Timer (RIT) ">
  25098. <Register start="+0x000" size="4" name="COMPVAL" access="Read/Write" description="Compare register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25099. <BitField start="0" size="32" name="RICOMP" description="Compare register. Holds the compare value which is compared to the counter." />
  25100. </Register>
  25101. <Register start="+0x004" size="4" name="MASK" access="Read/Write" description="Mask register. This register holds the 32-bit mask value. A 1 written to any bit will force a compare on the corresponding bit of the counter and compare register." reset_value="0" reset_mask="0xFFFFFFFF">
  25102. <BitField start="0" size="32" name="RIMASK" description="Mask register. This register holds the 32-bit mask value. A one written to any bit overrides the result of the comparison for the corresponding bit of the counter and compare register (causes the comparison of the register bits to be always true)." />
  25103. </Register>
  25104. <Register start="+0x008" size="4" name="CTRL" access="Read/Write" description="Control register." reset_value="0xC" reset_mask="0xFFFFFFFF">
  25105. <BitField start="0" size="1" name="RITINT" description="Interrupt flag">
  25106. <Enum name="THIS_BIT_IS_SET_TO_1" start="1" description="This bit is set to 1 by hardware whenever the counter value equals the masked compare value specified by the contents of RICOMPVAL and RIMASK registers. Writing a 1 to this bit will clear it to 0. Writing a 0 has no effect." />
  25107. <Enum name="THE_COUNTER_VALUE_DO" start="0" description="The counter value does not equal the masked compare value." />
  25108. </BitField>
  25109. <BitField start="1" size="1" name="RITENCLR" description="Timer enable clear">
  25110. <Enum name="THE_TIMER_WILL_BE_CL" start="1" description="The timer will be cleared to 0 whenever the counter value equals the masked compare value specified by the contents of RICOMPVAL and RIMASK registers. This will occur on the same clock that sets the interrupt flag." />
  25111. <Enum name="THE_TIMER_WILL_NOT_B" start="0" description="The timer will not be cleared to 0." />
  25112. </BitField>
  25113. <BitField start="2" size="1" name="RITENBR" description="Timer enable for debug">
  25114. <Enum name="THE_TIMER_IS_HALTED_" start="1" description="The timer is halted when the processor is halted for debugging." />
  25115. <Enum name="DEBUG_HAS_NO_EFFECT_" start="0" description="Debug has no effect on the timer operation." />
  25116. </BitField>
  25117. <BitField start="3" size="1" name="RITEN" description="Timer enable.">
  25118. <Enum name="TIMER_ENABLED_THIS_" start="1" description="Timer enabled. This can be overruled by a debug halt if enabled in bit 2." />
  25119. <Enum name="TIMER_DISABLED_" start="0" description="Timer disabled." />
  25120. </BitField>
  25121. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  25122. </Register>
  25123. <Register start="+0x00C" size="4" name="COUNTER" access="Read/Write" description="32-bit counter" reset_value="0" reset_mask="0xFFFFFFFF">
  25124. <BitField start="0" size="32" name="RICOUNTER" description="32-bit up counter. Counts continuously unless RITEN bit in RICTRL register is cleared or debug mode is entered (if enabled by the RITNEBR bit in RICTRL). Can be loaded to any value in software." />
  25125. </Register>
  25126. </RegisterGroup>
  25127. <RegisterGroup name="QEI" start="0x400C6000" description="Quadrature Encoder Interface (QEI) ">
  25128. <Register start="+0x000" size="4" name="CON" access="WriteOnly" description="Control register" reset_value="0" reset_mask="0xFFFFFFFF">
  25129. <BitField start="0" size="1" name="RESP" description="Reset position counter. When set = 1, resets the position counter to all zeros. Autoclears when the position counter is cleared." />
  25130. <BitField start="1" size="1" name="RESPI" description="Reset position counter on index. When set = 1, resets the position counter to all zeros when an index pulse occurs. Autoclears when the position counter is cleared." />
  25131. <BitField start="2" size="1" name="RESV" description="Reset velocity. When set = 1, resets the velocity counter to all zeros and reloads the velocity timer. Autoclears when the velocity counter is cleared." />
  25132. <BitField start="3" size="1" name="RESI" description="Reset index counter. When set = 1, resets the index counter to all zeros. Autoclears when the index counter is cleared." />
  25133. <BitField start="4" size="28" name="RESERVED" description="reserved" />
  25134. </Register>
  25135. <Register start="+0x008" size="4" name="CONF" access="Read/Write" description="Configuration register" reset_value="0x000F0000" reset_mask="0xFFFFFFFF">
  25136. <BitField start="0" size="1" name="DIRINV" description="Direction invert. When = 1, complements the DIR bit." />
  25137. <BitField start="1" size="1" name="SIGMODE" description="Signal Mode. When = 0, PhA and PhB function as quadrature encoder inputs. When = 1, PhA functions as the direction signal and PhB functions as the clock signal." />
  25138. <BitField start="2" size="1" name="CAPMODE" description="Capture Mode. When = 0, only PhA edges are counted (2X). When = 1, BOTH PhA and PhB edges are counted (4X), increasing resolution but decreasing range." />
  25139. <BitField start="3" size="1" name="INVINX" description="Invert Index. When set, inverts the sense of the index input." />
  25140. <BitField start="4" size="1" name="CRESPI" description="Continuously reset position counter on index. When set = 1, resets the position counter to all zeros when an index pulse occurs at the next position increase (recalibration). Auto-clears when the position counter is cleared." />
  25141. <BitField start="5" size="11" name="RESERVED" description="Reserved" />
  25142. <BitField start="16" size="4" name="INXGATE" description="Index gating configuration: when INXGATE(19)=1, pass the index when Pha=0 and Phb=0, else block. when INXGATE(18)=1, pass the index when Pha=0 and Phb=1, else block. when INXGATE(17)=1, pass the index when Pha=1 and Phb=1, else block. when INXGATE(16)=1, pass the index when Pha=1 and Phb=0, else block." />
  25143. <BitField start="20" size="12" name="RESERVED" description="reserved" />
  25144. </Register>
  25145. <Register start="+0x004" size="4" name="STAT" access="ReadOnly" description="Encoder status register" reset_value="0" reset_mask="0xFFFFFFFF">
  25146. <BitField start="0" size="1" name="DIR" description="Direction bit. In combination with DIRINV bit indicates forward or reverse direction. See Table 516." />
  25147. <BitField start="1" size="31" name="RESERVED" description="reserved" />
  25148. </Register>
  25149. <Register start="+0x00C" size="4" name="POS" access="ReadOnly" description="Position register" reset_value="0" reset_mask="0xFFFFFFFF">
  25150. <BitField start="0" size="32" name="POS" description="Current position value." />
  25151. </Register>
  25152. <Register start="+0x010" size="4" name="MAXPOS" access="Read/Write" description="Maximum position register" reset_value="0" reset_mask="0xFFFFFFFF">
  25153. <BitField start="0" size="32" name="MAXPOS" description="Maximum position value." />
  25154. </Register>
  25155. <Register start="+0x014" size="4" name="CMPOS0" access="Read/Write" description="position compare register 0" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25156. <BitField start="0" size="32" name="PCMP0" description="Position compare value 0." />
  25157. </Register>
  25158. <Register start="+0x018" size="4" name="CMPOS1" access="Read/Write" description="position compare register 1" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25159. <BitField start="0" size="32" name="PCMP1" description="Position compare value 1." />
  25160. </Register>
  25161. <Register start="+0x01C" size="4" name="CMPOS2" access="Read/Write" description="position compare register 2" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25162. <BitField start="0" size="32" name="PCMP2" description="Position compare value 2." />
  25163. </Register>
  25164. <Register start="+0x020" size="4" name="INXCNT" access="ReadOnly" description="Index count register" reset_value="0" reset_mask="0xFFFFFFFF">
  25165. <BitField start="0" size="32" name="ENCPOS" description="Current encoder position value." />
  25166. </Register>
  25167. <Register start="+0x024" size="4" name="INXCMP0" access="Read/Write" description="Index compare register 0" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25168. <BitField start="0" size="32" name="ICMP0" description="Index compare value." />
  25169. </Register>
  25170. <Register start="+0x028" size="4" name="LOAD" access="Read/Write" description="Velocity timer reload register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25171. <BitField start="0" size="32" name="VELLOAD" description="Current velocity timer load value." />
  25172. </Register>
  25173. <Register start="+0x02C" size="4" name="TIME" access="ReadOnly" description="Velocity timer register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25174. <BitField start="0" size="32" name="VELVAL" description="Current velocity timer value." />
  25175. </Register>
  25176. <Register start="+0x030" size="4" name="VEL" access="ReadOnly" description="Velocity counter register" reset_value="0" reset_mask="0xFFFFFFFF">
  25177. <BitField start="0" size="32" name="VELPC" description="Current velocity pulse count." />
  25178. </Register>
  25179. <Register start="+0x034" size="4" name="CAP" access="ReadOnly" description="Velocity capture register" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25180. <BitField start="0" size="32" name="VELCAP" description="Velocity capture value." />
  25181. </Register>
  25182. <Register start="+0x038" size="4" name="VELCOMP" access="Read/Write" description="Velocity compare register" reset_value="0" reset_mask="0xFFFFFFFF">
  25183. <BitField start="0" size="32" name="VELCMP" description="Velocity compare value." />
  25184. </Register>
  25185. <Register start="+0x03C" size="4" name="FILTERPHA" access="Read/Write" description="Digital filter register on input phase A (QEI_A)" reset_value="0" reset_mask="0xFFFFFFFF">
  25186. <BitField start="0" size="32" name="FILTA" description="Digital filter sampling delay" />
  25187. </Register>
  25188. <Register start="+0x040" size="4" name="FILTERPHB" access="Read/Write" description="Digital filter register on input phase B (QEI_B)" reset_value="0" reset_mask="0xFFFFFFFF">
  25189. <BitField start="0" size="32" name="FILTB" description="Digital filter sampling delay" />
  25190. </Register>
  25191. <Register start="+0x044" size="4" name="FILTERINX" access="Read/Write" description="Digital filter register on input index (QEI_IDX)" reset_value="0" reset_mask="0xFFFFFFFF">
  25192. <BitField start="0" size="32" name="FITLINX" description="Digital filter sampling delay" />
  25193. </Register>
  25194. <Register start="+0x048" size="4" name="WINDOW" access="Read/Write" description="Index acceptance window register" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  25195. <BitField start="0" size="32" name="WINDOW" description="Index acceptance window width" />
  25196. </Register>
  25197. <Register start="+0x04C" size="4" name="INXCMP1" access="Read/Write" description="Index compare register 1" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25198. <BitField start="0" size="32" name="ICMP1" description="Index compare value 1." />
  25199. </Register>
  25200. <Register start="+0x050" size="4" name="INXCMP2" access="Read/Write" description="Index compare register 2" reset_value="0xFFFFFFFF" reset_mask="0xFFFFFFFF">
  25201. <BitField start="0" size="32" name="ICMP2" description="Index compare value 2." />
  25202. </Register>
  25203. <Register start="+0xFD8" size="4" name="IEC" access="WriteOnly" description="Interrupt enable clear register" reset_value="0" reset_mask="0xFFFFFFFF">
  25204. <BitField start="0" size="1" name="INX_EN" description="Indicates that an index pulse was detected." />
  25205. <BitField start="1" size="1" name="TIM_EN" description="Indicates that a velocity timer overflow occurred" />
  25206. <BitField start="2" size="1" name="VELC_EN" description="Indicates that captured velocity is less than compare velocity." />
  25207. <BitField start="3" size="1" name="DIR_EN" description="Indicates that a change of direction was detected." />
  25208. <BitField start="4" size="1" name="ERR_EN" description="Indicates that an encoder phase error was detected." />
  25209. <BitField start="5" size="1" name="ENCLK_EN" description="Indicates that and encoder clock pulse was detected." />
  25210. <BitField start="6" size="1" name="POS0_Int" description="Indicates that the position 0 compare value is equal to the current position." />
  25211. <BitField start="7" size="1" name="POS1_Int" description="Indicates that the position 1compare value is equal to the current position." />
  25212. <BitField start="8" size="1" name="POS2_Int" description="Indicates that the position 2 compare value is equal to the current position." />
  25213. <BitField start="9" size="1" name="REV_Int" description="Indicates that the index compare value is equal to the current index count." />
  25214. <BitField start="10" size="1" name="POS0REV_Int" description="Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit is set and the REV_Int is set." />
  25215. <BitField start="11" size="1" name="POS1REV_Int" description="Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit is set and the REV_Int is set." />
  25216. <BitField start="12" size="1" name="POS2REV_Int" description="Combined position 2 and revolution count interrupt. Set when both the POS2_Int bit is set and the REV_Int is set." />
  25217. <BitField start="13" size="1" name="REV1_Int" description="Indicates that the index 1 compare value is equal to the current index count." />
  25218. <BitField start="14" size="1" name="REV2_Int" description="Indicates that the index 2 compare value is equal to the current index count." />
  25219. <BitField start="15" size="1" name="MAXPOS_Int" description="Indicates that the current position count goes through the MAXPOS value to zero in forward direction, or through zero to MAXPOS in backward direction." />
  25220. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25221. </Register>
  25222. <Register start="+0xFDC" size="4" name="IES" access="WriteOnly" description="Interrupt enable set register" reset_value="0" reset_mask="0xFFFFFFFF">
  25223. <BitField start="0" size="1" name="INX_EN" description="Indicates that an index pulse was detected." />
  25224. <BitField start="1" size="1" name="TIM_EN" description="Indicates that a velocity timer overflow occurred" />
  25225. <BitField start="2" size="1" name="VELC_EN" description="Indicates that captured velocity is less than compare velocity." />
  25226. <BitField start="3" size="1" name="DIR_EN" description="Indicates that a change of direction was detected." />
  25227. <BitField start="4" size="1" name="ERR_EN" description="Indicates that an encoder phase error was detected." />
  25228. <BitField start="5" size="1" name="ENCLK_EN" description="Indicates that and encoder clock pulse was detected." />
  25229. <BitField start="6" size="1" name="POS0_Int" description="Indicates that the position 0 compare value is equal to the current position." />
  25230. <BitField start="7" size="1" name="POS1_Int" description="Indicates that the position 1compare value is equal to the current position." />
  25231. <BitField start="8" size="1" name="POS2_Int" description="Indicates that the position 2 compare value is equal to the current position." />
  25232. <BitField start="9" size="1" name="REV_Int" description="Indicates that the index compare value is equal to the current index count." />
  25233. <BitField start="10" size="1" name="POS0REV_Int" description="Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit is set and the REV_Int is set." />
  25234. <BitField start="11" size="1" name="POS1REV_Int" description="Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit is set and the REV_Int is set." />
  25235. <BitField start="12" size="1" name="POS2REV_Int" description="Combined position 2 and revolution count interrupt. Set when both the POS2_Int bit is set and the REV_Int is set." />
  25236. <BitField start="13" size="1" name="REV1_Int" description="Indicates that the index 1 compare value is equal to the current index count." />
  25237. <BitField start="14" size="1" name="REV2_Int" description="Indicates that the index 2 compare value is equal to the current index count." />
  25238. <BitField start="15" size="1" name="MAXPOS_Int" description="Indicates that the current position count goes through the MAXPOS value to zero in forward direction, or through zero to MAXPOS in backward direction." />
  25239. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25240. </Register>
  25241. <Register start="+0xFE0" size="4" name="INTSTAT" access="ReadOnly" description="Interrupt status register" reset_value="0" reset_mask="0xFFFFFFFF">
  25242. <BitField start="0" size="1" name="INX_Int" description="Indicates that an index pulse was detected." />
  25243. <BitField start="1" size="1" name="TIM_Int" description="Indicates that a velocity timer overflow occurred" />
  25244. <BitField start="2" size="1" name="VELC_Int" description="Indicates that captured velocity is less than compare velocity." />
  25245. <BitField start="3" size="1" name="DIR_Int" description="Indicates that a change of direction was detected." />
  25246. <BitField start="4" size="1" name="ERR_Int" description="Indicates that an encoder phase error was detected." />
  25247. <BitField start="5" size="1" name="ENCLK_Int" description="Indicates that and encoder clock pulse was detected." />
  25248. <BitField start="6" size="1" name="POS0_Int" description="Indicates that the position 0 compare value is equal to the current position." />
  25249. <BitField start="7" size="1" name="POS1_Int" description="Indicates that the position 1compare value is equal to the current position." />
  25250. <BitField start="8" size="1" name="POS2_Int" description="Indicates that the position 2 compare value is equal to the current position." />
  25251. <BitField start="9" size="1" name="REV_Int" description="Indicates that the index compare value is equal to the current index count." />
  25252. <BitField start="10" size="1" name="POS0REV_Int" description="Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit is set and the REV_Int is set." />
  25253. <BitField start="11" size="1" name="POS1REV_Int" description="Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit is set and the REV_Int is set." />
  25254. <BitField start="12" size="1" name="POS2REV_Int" description="Combined position 2 and revolution count interrupt. Set when both the POS2_Int bit is set and the REV_Int is set." />
  25255. <BitField start="13" size="1" name="REV1_Int" description="Indicates that the index 1 compare value is equal to the current index count." />
  25256. <BitField start="14" size="1" name="REV2_Int" description="Indicates that the index 2 compare value is equal to the current index count." />
  25257. <BitField start="15" size="1" name="MAXPOS_Int" description="Indicates that the current position count goes through the MAXPOS value to zero in forward direction, or through zero to MAXPOS in backward direction." />
  25258. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25259. </Register>
  25260. <Register start="+0xFE4" size="4" name="IE" access="ReadOnly" description="Interrupt enable register" reset_value="0" reset_mask="0xFFFFFFFF">
  25261. <BitField start="0" size="1" name="INX_Int" description="Indicates that an index pulse was detected." />
  25262. <BitField start="1" size="1" name="TIM_Int" description="Indicates that a velocity timer overflow occurred" />
  25263. <BitField start="2" size="1" name="VELC_Int" description="Indicates that captured velocity is less than compare velocity." />
  25264. <BitField start="3" size="1" name="DIR_Int" description="Indicates that a change of direction was detected." />
  25265. <BitField start="4" size="1" name="ERR_Int" description="Indicates that an encoder phase error was detected." />
  25266. <BitField start="5" size="1" name="ENCLK_Int" description="Indicates that and encoder clock pulse was detected." />
  25267. <BitField start="6" size="1" name="POS0_Int" description="Indicates that the position 0 compare value is equal to the current position." />
  25268. <BitField start="7" size="1" name="POS1_Int" description="Indicates that the position 1compare value is equal to the current position." />
  25269. <BitField start="8" size="1" name="POS2_Int" description="Indicates that the position 2 compare value is equal to the current position." />
  25270. <BitField start="9" size="1" name="REV_Int" description="Indicates that the index compare value is equal to the current index count." />
  25271. <BitField start="10" size="1" name="POS0REV_Int" description="Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit is set and the REV_Int is set." />
  25272. <BitField start="11" size="1" name="POS1REV_Int" description="Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit is set and the REV_Int is set." />
  25273. <BitField start="12" size="1" name="POS2REV_Int" description="Combined position 2 and revolution count interrupt. Set when both the POS2_Int bit is set and the REV_Int is set." />
  25274. <BitField start="13" size="1" name="REV1_Int" description="Indicates that the index 1 compare value is equal to the current index count." />
  25275. <BitField start="14" size="1" name="REV2_Int" description="Indicates that the index 2 compare value is equal to the current index count." />
  25276. <BitField start="15" size="1" name="MAXPOS_Int" description="Indicates that the current position count goes through the MAXPOS value to zero in forward direction, or through zero to MAXPOS in backward direction." />
  25277. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25278. </Register>
  25279. <Register start="+0xFE8" size="4" name="CLR" access="WriteOnly" description="Interrupt status clear register" reset_value="0" reset_mask="0xFFFFFFFF">
  25280. <BitField start="0" size="1" name="INX_Int" description="Indicates that an index pulse was detected." />
  25281. <BitField start="1" size="1" name="TIM_Int" description="Indicates that a velocity timer overflow occurred" />
  25282. <BitField start="2" size="1" name="VELC_Int" description="Indicates that captured velocity is less than compare velocity." />
  25283. <BitField start="3" size="1" name="DIR_Int" description="Indicates that a change of direction was detected." />
  25284. <BitField start="4" size="1" name="ERR_Int" description="Indicates that an encoder phase error was detected." />
  25285. <BitField start="5" size="1" name="ENCLK_Int" description="Indicates that and encoder clock pulse was detected." />
  25286. <BitField start="6" size="1" name="POS0_Int" description="Indicates that the position 0 compare value is equal to the current position." />
  25287. <BitField start="7" size="1" name="POS1_Int" description="Indicates that the position 1compare value is equal to the current position." />
  25288. <BitField start="8" size="1" name="POS2_Int" description="Indicates that the position 2 compare value is equal to the current position." />
  25289. <BitField start="9" size="1" name="REV_Int" description="Indicates that the index compare value is equal to the current index count." />
  25290. <BitField start="10" size="1" name="POS0REV_Int" description="Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit is set and the REV_Int is set." />
  25291. <BitField start="11" size="1" name="POS1REV_Int" description="Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit is set and the REV_Int is set." />
  25292. <BitField start="13" size="1" name="REV1_Int" description="Indicates that the index 1 compare value is equal to the current index count." />
  25293. <BitField start="14" size="1" name="REV2_Int" description="Indicates that the index 2 compare value is equal to the current index count." />
  25294. <BitField start="15" size="1" name="MAXPOS_Int" description="Indicates that the current position count goes through the MAXPOS value to zero in forward direction, or through zero to MAXPOS in backward direction." />
  25295. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25296. </Register>
  25297. <Register start="+0xFEC" size="4" name="SET" access="WriteOnly" description="Interrupt status set register" reset_value="0" reset_mask="0xFFFFFFFF">
  25298. <BitField start="0" size="1" name="INX_Int" description="Indicates that an index pulse was detected." />
  25299. <BitField start="1" size="1" name="TIM_Int" description="Indicates that a velocity timer overflow occurred" />
  25300. <BitField start="2" size="1" name="VELC_Int" description="Indicates that captured velocity is less than compare velocity." />
  25301. <BitField start="3" size="1" name="DIR_Int" description="Indicates that a change of direction was detected." />
  25302. <BitField start="4" size="1" name="ERR_Int" description="Indicates that an encoder phase error was detected." />
  25303. <BitField start="5" size="1" name="ENCLK_Int" description="Indicates that and encoder clock pulse was detected." />
  25304. <BitField start="6" size="1" name="POS0_Int" description="Indicates that the position 0 compare value is equal to the current position." />
  25305. <BitField start="7" size="1" name="POS1_Int" description="Indicates that the position 1compare value is equal to the current position." />
  25306. <BitField start="8" size="1" name="POS2_Int" description="Indicates that the position 2 compare value is equal to the current position." />
  25307. <BitField start="9" size="1" name="REV_Int" description="Indicates that the index compare value is equal to the current index count." />
  25308. <BitField start="10" size="1" name="POS0REV_Int" description="Combined position 0 and revolution count interrupt. Set when both the POS0_Int bit is set and the REV_Int is set." />
  25309. <BitField start="11" size="1" name="POS1REV_Int" description="Combined position 1 and revolution count interrupt. Set when both the POS1_Int bit is set and the REV_Int is set." />
  25310. <BitField start="12" size="1" name="POS2REV_Int" description="Combined position 2 and revolution count interrupt. Set when both the POS2_Int bit is set and the REV_Int is set." />
  25311. <BitField start="13" size="1" name="REV1_Int" description="Indicates that the index 1 compare value is equal to the current index count." />
  25312. <BitField start="14" size="1" name="REV2_Int" description="Indicates that the index 2 compare value is equal to the current index count." />
  25313. <BitField start="15" size="1" name="MAXPOS_Int" description="Indicates that the current position count goes through the MAXPOS value to zero in forward direction, or through zero to MAXPOS in backward direction." />
  25314. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  25315. </Register>
  25316. </RegisterGroup>
  25317. <RegisterGroup name="GIMA" start="0x400C7000" description="Global Input Multiplexer Array (GIMA)">
  25318. <Register start="+0x000" size="4" name="CAP0_0_IN" access="Read/Write" description="Timer 0 CAP0_0 capture input multiplexer (GIMA output 0)" reset_value="0" reset_mask="0xFFFFFFFF">
  25319. <BitField start="0" size="1" name="INV" description="Invert input">
  25320. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25321. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25322. </BitField>
  25323. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25324. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25325. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25326. </BitField>
  25327. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25328. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25329. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25330. </BitField>
  25331. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25332. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25333. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25334. </BitField>
  25335. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25336. <Enum name="CTIN_0" start="0x0" description="CTIN_0" />
  25337. <Enum name="SGPIO3" start="0x1" description="SGPIO3" />
  25338. <Enum name="T0_CAP0" start="0x2" description="T0_CAP0" />
  25339. </BitField>
  25340. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25341. </Register>
  25342. <Register start="+0x004" size="4" name="CAP0_1_IN" access="Read/Write" description="Timer 0 CAP0_1 capture input multiplexer (GIMA output 1)" reset_value="0" reset_mask="0xFFFFFFFF">
  25343. <BitField start="0" size="1" name="INV" description="Invert input">
  25344. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25345. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25346. </BitField>
  25347. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25348. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25349. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25350. </BitField>
  25351. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25352. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25353. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25354. </BitField>
  25355. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25356. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25357. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25358. </BitField>
  25359. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25360. <Enum name="CTIN_1" start="0x0" description="CTIN_1" />
  25361. <Enum name="USART2_TX_ACTIVE" start="0x1" description="USART2 TX active" />
  25362. <Enum name="T0_CAP1" start="0x2" description="T0_CAP1" />
  25363. </BitField>
  25364. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25365. </Register>
  25366. <Register start="+0x008" size="4" name="CAP0_2_IN" access="Read/Write" description="Timer 0 CAP0_2 capture input multiplexer (GIMA output 2)" reset_value="0" reset_mask="0xFFFFFFFF">
  25367. <BitField start="0" size="1" name="INV" description="Invert input">
  25368. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25369. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25370. </BitField>
  25371. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25372. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25373. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25374. </BitField>
  25375. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25376. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25377. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25378. </BitField>
  25379. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25380. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25381. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25382. </BitField>
  25383. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25384. <Enum name="CTIN_2" start="0x0" description="CTIN_2" />
  25385. <Enum name="SGPIO3_DIV" start="0x1" description="SGPIO3_DIV" />
  25386. <Enum name="T0_CAP2" start="0x2" description="T0_CAP2" />
  25387. </BitField>
  25388. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25389. </Register>
  25390. <Register start="+0x00C" size="4" name="CAP0_3_IN" access="Read/Write" description="Timer 0 CAP0_3 capture input multiplexer (GIMA output 3)" reset_value="0" reset_mask="0xFFFFFFFF">
  25391. <BitField start="0" size="1" name="INV" description="Invert input">
  25392. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25393. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25394. </BitField>
  25395. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25396. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25397. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25398. </BitField>
  25399. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25400. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25401. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25402. </BitField>
  25403. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25404. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25405. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25406. </BitField>
  25407. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25408. <Enum name="CTOUT_15_OR_T3_MAT3" start="0x0" description="CTOUT_15 or T3_MAT3" />
  25409. <Enum name="T0_CAP3" start="0x1" description="T0_CAP3" />
  25410. <Enum name="T3_MAT3" start="0x2" description="T3_MAT3" />
  25411. </BitField>
  25412. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25413. </Register>
  25414. <Register start="+0x010" size="4" name="CAP1_0_IN" access="Read/Write" description="Timer 1 CAP1_0 capture input multiplexer (GIMA output 4)" reset_value="0" reset_mask="0xFFFFFFFF">
  25415. <BitField start="0" size="1" name="INV" description="Invert input">
  25416. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25417. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25418. </BitField>
  25419. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25420. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25421. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25422. </BitField>
  25423. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25424. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25425. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25426. </BitField>
  25427. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25428. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25429. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25430. </BitField>
  25431. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25432. <Enum name="CTIN_0" start="0x0" description="CTIN_0" />
  25433. <Enum name="SGPIO12" start="0x1" description="SGPIO12" />
  25434. <Enum name="T1_CAP0" start="0x2" description="T1_CAP0" />
  25435. </BitField>
  25436. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25437. </Register>
  25438. <Register start="+0x014" size="4" name="CAP1_1_IN" access="Read/Write" description="Timer 1 CAP1_1 capture input multiplexer (GIMA output 5)" reset_value="0" reset_mask="0xFFFFFFFF">
  25439. <BitField start="0" size="1" name="INV" description="Invert input">
  25440. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25441. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25442. </BitField>
  25443. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25444. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25445. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25446. </BitField>
  25447. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25448. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25449. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25450. </BitField>
  25451. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25452. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25453. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25454. </BitField>
  25455. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25456. <Enum name="CTIN_3" start="0x0" description="CTIN_3" />
  25457. <Enum name="USART0_TX_ACTIVE" start="0x1" description="USART0 TX active" />
  25458. <Enum name="T1_CAP1" start="0x2" description="T1_CAP1" />
  25459. </BitField>
  25460. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25461. </Register>
  25462. <Register start="+0x018" size="4" name="CAP1_2_IN" access="Read/Write" description="Timer 1 CAP1_2 capture input multiplexer (GIMA output 6)" reset_value="0" reset_mask="0xFFFFFFFF">
  25463. <BitField start="0" size="1" name="INV" description="Invert input">
  25464. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25465. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25466. </BitField>
  25467. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25468. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25469. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25470. </BitField>
  25471. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25472. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25473. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25474. </BitField>
  25475. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25476. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25477. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25478. </BitField>
  25479. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25480. <Enum name="CTIN_4" start="0x0" description="CTIN_4" />
  25481. <Enum name="USART0_RX_ACTIVE" start="0x1" description="USART0 RX active" />
  25482. <Enum name="T1_CAP2" start="0x2" description="T1_CAP2" />
  25483. </BitField>
  25484. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25485. </Register>
  25486. <Register start="+0x01C" size="4" name="CAP1_3_IN" access="Read/Write" description="Timer 1 CAP1_3 capture input multiplexer (GIMA output 7)" reset_value="0" reset_mask="0xFFFFFFFF">
  25487. <BitField start="0" size="1" name="INV" description="Invert input">
  25488. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25489. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25490. </BitField>
  25491. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25492. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25493. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25494. </BitField>
  25495. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25496. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25497. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25498. </BitField>
  25499. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25500. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25501. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25502. </BitField>
  25503. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25504. <Enum name="CTOUT_3_OR_T0_MAT3" start="0x0" description="CTOUT_3 or T0_MAT3" />
  25505. <Enum name="T1_CAP3" start="0x1" description="T1_CAP3" />
  25506. <Enum name="T0_MAT3" start="0x2" description="T0_MAT3" />
  25507. </BitField>
  25508. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25509. </Register>
  25510. <Register start="+0x020" size="4" name="CAP2_0_IN" access="Read/Write" description="Timer 2 CAP2_0 capture input multiplexer (GIMA output 8)" reset_value="0" reset_mask="0xFFFFFFFF">
  25511. <BitField start="0" size="1" name="INV" description="Invert input">
  25512. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25513. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25514. </BitField>
  25515. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25516. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25517. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25518. </BitField>
  25519. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25520. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25521. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25522. </BitField>
  25523. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25524. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25525. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25526. </BitField>
  25527. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25528. <Enum name="CTIN_0" start="0x0" description="CTIN_0" />
  25529. <Enum name="SGPIO12_DIV" start="0x1" description="SGPIO12_DIV" />
  25530. <Enum name="T2_CAP0" start="0x2" description="T2_CAP0" />
  25531. </BitField>
  25532. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25533. </Register>
  25534. <Register start="+0x024" size="4" name="CAP2_1_IN" access="Read/Write" description="Timer 2 CAP2_1 capture input multiplexer (GIMA output 9)" reset_value="0" reset_mask="0xFFFFFFFF">
  25535. <BitField start="0" size="1" name="INV" description="Invert input">
  25536. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25537. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25538. </BitField>
  25539. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25540. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25541. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25542. </BitField>
  25543. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25544. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25545. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25546. </BitField>
  25547. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25548. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25549. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25550. </BitField>
  25551. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25552. <Enum name="CTIN_1" start="0x0" description="CTIN_1" />
  25553. <Enum name="USART2_TX_ACTIVE" start="0x1" description="USART2 TX active" />
  25554. <Enum name="_I2S1_RX_MWS" start="0x2" description="- I2S1_RX_MWS" />
  25555. <Enum name="T2_CAP1" start="0x3" description="T2_CAP1" />
  25556. </BitField>
  25557. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25558. </Register>
  25559. <Register start="+0x028" size="4" name="CAP2_2_IN" access="Read/Write" description="Timer 2 CAP2_2 capture input multiplexer (GIMA output 10)" reset_value="0" reset_mask="0xFFFFFFFF">
  25560. <BitField start="0" size="1" name="INV" description="Invert input">
  25561. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25562. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25563. </BitField>
  25564. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25565. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25566. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25567. </BitField>
  25568. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25569. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25570. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25571. </BitField>
  25572. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25573. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25574. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25575. </BitField>
  25576. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25577. <Enum name="CTIN_5" start="0x0" description="CTIN_5" />
  25578. <Enum name="USART2_RX_ACTIVE" start="0x1" description="USART2 RX active" />
  25579. <Enum name="_I2S1_TX_MWS" start="0x2" description="- I2S1_TX_MWS" />
  25580. <Enum name="T2_CAP2" start="0x3" description="T2_CAP2" />
  25581. </BitField>
  25582. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25583. </Register>
  25584. <Register start="+0x02C" size="4" name="CAP2_3_IN" access="Read/Write" description="Timer 2 CAP2_3 capture input multiplexer (GIMA output 11)" reset_value="0" reset_mask="0xFFFFFFFF">
  25585. <BitField start="0" size="1" name="INV" description="Invert input">
  25586. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25587. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25588. </BitField>
  25589. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25590. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25591. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25592. </BitField>
  25593. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25594. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25595. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25596. </BitField>
  25597. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25598. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25599. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25600. </BitField>
  25601. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25602. <Enum name="CTOUT_7_OR_T1_MAT3" start="0x0" description="CTOUT_7 or T1_MAT3" />
  25603. <Enum name="T2_CAP3" start="0x1" description="T2_CAP3" />
  25604. <Enum name="T1_MAT3" start="0x2" description="T1_MAT3" />
  25605. </BitField>
  25606. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25607. </Register>
  25608. <Register start="+0x030" size="4" name="CAP3_0_IN" access="Read/Write" description="Timer 3 CAP3_0 capture input multiplexer (GIMA output 12)" reset_value="0" reset_mask="0xFFFFFFFF">
  25609. <BitField start="0" size="1" name="INV" description="Invert input">
  25610. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25611. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25612. </BitField>
  25613. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25614. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25615. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25616. </BitField>
  25617. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25618. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25619. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25620. </BitField>
  25621. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25622. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25623. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25624. </BitField>
  25625. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25626. <Enum name="CTIN_0" start="0x0" description="CTIN_0" />
  25627. <Enum name="I2S0_RX_MWS" start="0x1" description="I2S0_RX_MWS" />
  25628. <Enum name="T3_CAP0" start="0x2" description="T3_CAP0" />
  25629. </BitField>
  25630. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25631. </Register>
  25632. <Register start="+0x034" size="4" name="CAP3_1_IN" access="Read/Write" description="Timer 3 CAP3_1 capture input multiplexer (GIMA output 13)" reset_value="0" reset_mask="0xFFFFFFFF">
  25633. <BitField start="0" size="1" name="INV" description="Invert input">
  25634. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25635. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25636. </BitField>
  25637. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25638. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25639. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25640. </BitField>
  25641. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25642. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25643. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25644. </BitField>
  25645. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25646. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25647. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25648. </BitField>
  25649. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25650. <Enum name="CTIN_6" start="0x0" description="CTIN_6" />
  25651. <Enum name="USART3_TX_ACTIVE" start="0x1" description="USART3 TX active" />
  25652. <Enum name="TBD__I2S0_TX_MWS" start="0x2" description="TBD - I2S0_TX_MWS" />
  25653. <Enum name="T3_CAP1" start="0x3" description="T3_CAP1" />
  25654. </BitField>
  25655. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25656. </Register>
  25657. <Register start="+0x038" size="4" name="CAP3_2_IN" access="Read/Write" description="Timer 3 CAP3_2 capture input multiplexer (GIMA output 14)" reset_value="0" reset_mask="0xFFFFFFFF">
  25658. <BitField start="0" size="1" name="INV" description="Invert input">
  25659. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25660. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25661. </BitField>
  25662. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25663. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25664. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25665. </BitField>
  25666. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25667. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25668. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25669. </BitField>
  25670. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25671. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25672. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25673. </BitField>
  25674. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25675. <Enum name="CTIN_7" start="0x0" description="CTIN_7" />
  25676. <Enum name="USART3_RX_ACTIVE" start="0x1" description="USART3 RX active" />
  25677. <Enum name="SOF0_START_OF_FRAME" start="0x2" description="SOF0 (Start-Of-Frame USB0)" />
  25678. <Enum name="T3_CAP2" start="0x3" description="T3_CAP2" />
  25679. </BitField>
  25680. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25681. </Register>
  25682. <Register start="+0x03C" size="4" name="CAP3_3_IN" access="Read/Write" description="Timer 3 CAP3_3 capture input multiplexer (GIMA output 15)" reset_value="0" reset_mask="0xFFFFFFFF">
  25683. <BitField start="0" size="1" name="INV" description="Invert input">
  25684. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25685. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25686. </BitField>
  25687. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25688. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25689. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25690. </BitField>
  25691. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25692. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25693. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25694. </BitField>
  25695. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25696. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25697. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25698. </BitField>
  25699. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25700. <Enum name="CTOUT11_OR_T2_MAT3" start="0x0" description="CTOUT11 or T2_MAT3" />
  25701. <Enum name="SOF1_START_OF_FRAME" start="0x1" description="SOF1 (Start-Of-Frame USB1)" />
  25702. <Enum name="T3_CAP3" start="0x2" description="T3_CAP3" />
  25703. <Enum name="T2_MAT3" start="0x3" description="T2_MAT3" />
  25704. </BitField>
  25705. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25706. </Register>
  25707. <Register start="+0x040" size="4" name="CTIN_0_IN" access="Read/Write" description="SCT CTIN_0 capture input multiplexer (GIMA output 16)" reset_value="0" reset_mask="0xFFFFFFFF">
  25708. <BitField start="0" size="1" name="INV" description="Invert input">
  25709. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25710. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25711. </BitField>
  25712. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25713. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25714. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25715. </BitField>
  25716. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25717. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25718. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25719. </BitField>
  25720. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25721. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25722. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25723. </BitField>
  25724. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25725. <Enum name="CTIN_0" start="0x0" description="CTIN_0" />
  25726. <Enum name="SGPIO3" start="0x1" description="SGPIO3" />
  25727. <Enum name="SGPIO3_DIV" start="0x2" description="SGPIO3_DIV" />
  25728. </BitField>
  25729. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25730. </Register>
  25731. <Register start="+0x044" size="4" name="CTIN_1_IN" access="Read/Write" description="SCT CTIN_1 capture input multiplexer (GIMA output 17)" reset_value="0" reset_mask="0xFFFFFFFF">
  25732. <BitField start="0" size="1" name="INV" description="Invert input">
  25733. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25734. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25735. </BitField>
  25736. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25737. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25738. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25739. </BitField>
  25740. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25741. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25742. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25743. </BitField>
  25744. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25745. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25746. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25747. </BitField>
  25748. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25749. <Enum name="CTIN_1" start="0x0" description="CTIN_1" />
  25750. <Enum name="USART2_TX_ACTIVE" start="0x1" description="USART2 TX active" />
  25751. <Enum name="SGPIO12" start="0x2" description="SGPIO12" />
  25752. </BitField>
  25753. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25754. </Register>
  25755. <Register start="+0x048" size="4" name="CTIN_2_IN" access="Read/Write" description="SCT CTIN_2 capture input multiplexer (GIMA output 18)" reset_value="0" reset_mask="0xFFFFFFFF">
  25756. <BitField start="0" size="1" name="INV" description="Invert input">
  25757. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25758. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25759. </BitField>
  25760. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25761. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25762. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25763. </BitField>
  25764. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25765. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25766. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25767. </BitField>
  25768. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25769. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25770. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25771. </BitField>
  25772. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25773. <Enum name="CTIN_2" start="0x0" description="CTIN_2" />
  25774. <Enum name="SGPIO12" start="0x1" description="SGPIO12" />
  25775. <Enum name="SGPIO12_DIV" start="0x2" description="SGPIO12_DIV" />
  25776. </BitField>
  25777. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25778. </Register>
  25779. <Register start="+0x04C" size="4" name="CTIN_3_IN" access="Read/Write" description="SCT CTIN_3 capture input multiplexer (GIMA output 19)" reset_value="0" reset_mask="0xFFFFFFFF">
  25780. <BitField start="0" size="1" name="INV" description="Invert input">
  25781. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25782. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25783. </BitField>
  25784. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25785. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25786. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25787. </BitField>
  25788. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25789. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25790. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25791. </BitField>
  25792. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25793. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25794. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25795. </BitField>
  25796. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25797. <Enum name="CTIN_3" start="0x0" description="CTIN_3" />
  25798. <Enum name="USART0_TX_ACTIVE" start="0x1" description="USART0 TX active" />
  25799. <Enum name="RESERVED" start="0x2" description="Reserved" />
  25800. <Enum name="RESERVED" start="0x3" description="Reserved" />
  25801. </BitField>
  25802. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25803. </Register>
  25804. <Register start="+0x050" size="4" name="CTIN_4_IN" access="Read/Write" description="SCT CTIN_4 capture input multiplexer (GIMA output 20)" reset_value="0" reset_mask="0xFFFFFFFF">
  25805. <BitField start="0" size="1" name="INV" description="Invert input">
  25806. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25807. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25808. </BitField>
  25809. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25810. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25811. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25812. </BitField>
  25813. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25814. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25815. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25816. </BitField>
  25817. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25818. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25819. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25820. </BitField>
  25821. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25822. <Enum name="CTIN_4" start="0x0" description="CTIN_4" />
  25823. <Enum name="USART0_RX_ACTIVE" start="0x1" description="USART0 RX active" />
  25824. <Enum name="_I2S1_RX_MWS1" start="0x2" description="- I2S1_RX_MWS1" />
  25825. <Enum name="_I2S1_TX_MWS1" start="0x3" description="- I2S1_TX_MWS1" />
  25826. </BitField>
  25827. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25828. </Register>
  25829. <Register start="+0x054" size="4" name="CTIN_5_IN" access="Read/Write" description="SCT CTIN_5 capture input multiplexer (GIMA output 21)" reset_value="0" reset_mask="0xFFFFFFFF">
  25830. <BitField start="0" size="1" name="INV" description="Invert input">
  25831. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25832. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25833. </BitField>
  25834. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25835. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25836. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25837. </BitField>
  25838. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25839. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25840. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25841. </BitField>
  25842. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25843. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25844. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25845. </BitField>
  25846. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25847. <Enum name="CTIN_5" start="0x0" description="CTIN_5" />
  25848. <Enum name="USART2_RX_ACTIVE" start="0x1" description="USART2 RX active" />
  25849. <Enum name="SGPIO12_DIV" start="0x2" description="SGPIO12_DIV" />
  25850. </BitField>
  25851. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25852. </Register>
  25853. <Register start="+0x058" size="4" name="CTIN_6_IN" access="Read/Write" description="SCT CTIN_6 capture input multiplexer (GIMA output 22)" reset_value="0" reset_mask="0xFFFFFFFF">
  25854. <BitField start="0" size="1" name="INV" description="Invert input">
  25855. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25856. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25857. </BitField>
  25858. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25859. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25860. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25861. </BitField>
  25862. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25863. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25864. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25865. </BitField>
  25866. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25867. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25868. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25869. </BitField>
  25870. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25871. <Enum name="CTIN_6" start="0x0" description="CTIN_6" />
  25872. <Enum name="USART3_TX_ACTIVE" start="0x1" description="USART3 TX active" />
  25873. <Enum name="I2S0_RX_MWS" start="0x2" description="I2S0_RX_MWS" />
  25874. <Enum name="I2S0_TX_MWS" start="0x3" description="I2S0_TX_MWS" />
  25875. </BitField>
  25876. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25877. </Register>
  25878. <Register start="+0x05C" size="4" name="CTIN_7_IN" access="Read/Write" description="SCT CTIN_7 capture input multiplexer (GIMA output 23)" reset_value="0" reset_mask="0xFFFFFFFF">
  25879. <BitField start="0" size="1" name="INV" description="Invert input">
  25880. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25881. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25882. </BitField>
  25883. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25884. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25885. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25886. </BitField>
  25887. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25888. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25889. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25890. </BitField>
  25891. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25892. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25893. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25894. </BitField>
  25895. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x4 to 0xF are reserved.">
  25896. <Enum name="CTIN_7" start="0x0" description="CTIN_7" />
  25897. <Enum name="USART3_RX_ACTIVE" start="0x1" description="USART3 RX active" />
  25898. <Enum name="SOF0_START_OF_FRAME" start="0x2" description="SOF0 (Start-Of-Frame USB0)" />
  25899. <Enum name="SOF1_START_OF_FRAME" start="0x3" description="SOF1 (Start-Of-Frame USB1)" />
  25900. </BitField>
  25901. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25902. </Register>
  25903. <Register start="+0x060" size="4" name="ADCHS_TRIGGER_IN" access="Read/Write" description="ADCHS trigger input multiplexer (GIMA output 24)" reset_value="0" reset_mask="0xFFFFFFFF">
  25904. <BitField start="0" size="1" name="INV" description="Invert input">
  25905. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25906. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25907. </BitField>
  25908. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25909. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25910. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25911. </BitField>
  25912. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25913. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25914. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25915. </BitField>
  25916. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25917. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25918. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25919. </BitField>
  25920. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0xA to 0xF are reserved.">
  25921. <Enum name="GPIO6_28" start="0x0" description="GPIO6[28]" />
  25922. <Enum name="GPIO5_3" start="0x1" description="GPIO5[3]" />
  25923. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  25924. <Enum name="SGPIO12" start="0x3" description="SGPIO12" />
  25925. <Enum name="RESERVED" start="0x4" description="Reserved" />
  25926. <Enum name="MCOB2" start="0x5" description="MCOB2" />
  25927. <Enum name="CTOUT_0_OR_T0_MAT0" start="0x6" description="CTOUT_0 or T0_MAT0" />
  25928. <Enum name="CTOUT_8_OR_T2_MAT0" start="0x7" description="CTOUT_8 or T2_MAT0" />
  25929. <Enum name="T0_MAT0" start="0x8" description="T0_MAT0" />
  25930. <Enum name="T2_MAT0" start="0x9" description="T2_MAT0" />
  25931. </BitField>
  25932. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25933. </Register>
  25934. <Register start="+0x064" size="4" name="EVENTROUTER_13_IN" access="Read/Write" description="Event router input 13 multiplexer (GIMA output 25)" reset_value="0" reset_mask="0xFFFFFFFF">
  25935. <BitField start="0" size="1" name="INV" description="Invert input">
  25936. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25937. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25938. </BitField>
  25939. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25940. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25941. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25942. </BitField>
  25943. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25944. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25945. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25946. </BitField>
  25947. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25948. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25949. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25950. </BitField>
  25951. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25952. <Enum name="CTOUT_2_OR_T0_MAT2" start="0x0" description="CTOUT_2 or T0_MAT2" />
  25953. <Enum name="SGPIO3" start="0x1" description="SGPIO3" />
  25954. <Enum name="T0_MAT2" start="0x2" description="T0_MAT2" />
  25955. </BitField>
  25956. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25957. </Register>
  25958. <Register start="+0x068" size="4" name="EVENTROUTER_14_IN" access="Read/Write" description="Event router input 14 multiplexer (GIMA output 26)" reset_value="0" reset_mask="0xFFFFFFFF">
  25959. <BitField start="0" size="1" name="INV" description="Invert input">
  25960. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25961. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25962. </BitField>
  25963. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25964. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25965. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25966. </BitField>
  25967. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25968. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25969. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25970. </BitField>
  25971. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25972. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25973. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25974. </BitField>
  25975. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x3 to 0xF are reserved.">
  25976. <Enum name="CTOUT_6_OR_T1_MAT2" start="0x0" description="CTOUT_6 or T1_MAT2" />
  25977. <Enum name="SGPIO12" start="0x1" description="SGPIO12" />
  25978. <Enum name="T1_MAT2" start="0x2" description="T1_MAT2" />
  25979. </BitField>
  25980. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  25981. </Register>
  25982. <Register start="+0x06C" size="4" name="EVENTROUTER_16_IN" access="Read/Write" description="Event router input 16 multiplexer (GIMA output 27)" reset_value="0" reset_mask="0xFFFFFFFF">
  25983. <BitField start="0" size="1" name="INV" description="Invert input">
  25984. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  25985. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  25986. </BitField>
  25987. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  25988. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  25989. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  25990. </BitField>
  25991. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  25992. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  25993. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  25994. </BitField>
  25995. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  25996. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  25997. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  25998. </BitField>
  25999. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x2 to 0xF are reserved.">
  26000. <Enum name="CTOUT_14_OR_T3_MAT2" start="0x0" description="CTOUT_14 or T3_MAT2" />
  26001. <Enum name="T3_MAT2" start="0x1" description="T3_MAT2" />
  26002. </BitField>
  26003. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  26004. </Register>
  26005. <Register start="+0x070" size="4" name="ADCSTART0_IN" access="Read/Write" description="ADC start0 input multiplexer (GIMA output 28)" reset_value="0" reset_mask="0xFFFFFFFF">
  26006. <BitField start="0" size="1" name="INV" description="Invert input">
  26007. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  26008. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  26009. </BitField>
  26010. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  26011. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  26012. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  26013. </BitField>
  26014. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  26015. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  26016. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  26017. </BitField>
  26018. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  26019. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  26020. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  26021. </BitField>
  26022. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x2 to 0xF are reserved.">
  26023. <Enum name="CTOUT_15_OR_T3_MAT3" start="0x0" description="CTOUT_15 or T3_MAT3" />
  26024. <Enum name="T0_MAT0" start="0x1" description="T0_MAT0" />
  26025. </BitField>
  26026. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  26027. </Register>
  26028. <Register start="+0x074" size="4" name="ADCSTART1_IN" access="Read/Write" description="ADC start1 input multiplexer (GIMA output 29)" reset_value="0" reset_mask="0xFFFFFFFF">
  26029. <BitField start="0" size="1" name="INV" description="Invert input">
  26030. <Enum name="NOT_INVERTED" start="0" description="Not inverted." />
  26031. <Enum name="INPUT_INVERTED" start="1" description="Input inverted." />
  26032. </BitField>
  26033. <BitField start="1" size="1" name="EDGE" description="Enable rising edge detection">
  26034. <Enum name="NO_EDGE_DETECTION" start="0" description="No edge detection." />
  26035. <Enum name="RISING_EDGE_DETECTIO" start="1" description="Rising edge detection enabled." />
  26036. </BitField>
  26037. <BitField start="2" size="1" name="SYNCH" description="Enable synchronization">
  26038. <Enum name="DISABLE__SYNCHRONIZ" start="0" description="Disable synchronization." />
  26039. <Enum name="ENABLE__SYNCHRONIZA" start="1" description="Enable synchronization." />
  26040. </BitField>
  26041. <BitField start="3" size="1" name="PULSE" description="Enable single pulse generation.">
  26042. <Enum name="DISABLE_SINGLE_PULSE" start="0" description="Disable single pulse generation." />
  26043. <Enum name="ENABLE_SINGLE_PULSE" start="1" description="Enable single pulse generation." />
  26044. </BitField>
  26045. <BitField start="4" size="4" name="SELECT" description="Select input. Values 0x2 to 0xF are reserved.">
  26046. <Enum name="CTOUT_8_OR_T2_MAT0" start="0x0" description="CTOUT_8 or T2_MAT0" />
  26047. <Enum name="T2_MAT0" start="0x1" description="T2_MAT0" />
  26048. </BitField>
  26049. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  26050. </Register>
  26051. </RegisterGroup>
  26052. <RegisterGroup name="DAC" start="0x400E1000" description="Digital-to-Analog Converter (DAC) ">
  26053. <Register start="+0x000" size="4" name="CR" access="Read/Write" description="DAC register. Holds the conversion data." reset_value="0" reset_mask="0xFFFFFFFF">
  26054. <BitField start="0" size="6" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26055. <BitField start="6" size="10" name="VALUE" description="After the selected settling time after this field is written with a new VALUE, the voltage on the DACOUT pin (with respect to VSSA) is VALUE/1024 X VDDA." />
  26056. <BitField start="16" size="1" name="BIAS" description="Settling time">
  26057. <Enum name="SHORT" start="0" description="The settling time of the DAC is 1 micros max, and the maximum current is 700 microA." />
  26058. <Enum name="LONG" start="1" description="The settling time of the DAC is 2.5 micros and the maximum current is 350 microA." />
  26059. </BitField>
  26060. <BitField start="17" size="15" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26061. </Register>
  26062. <Register start="+0x004" size="4" name="CTRL" access="Read/Write" description="DAC control register." reset_value="0" reset_mask="0xFFFFFFFF">
  26063. <BitField start="0" size="1" name="INT_DMA_REQ" description="DMA request">
  26064. <Enum name="CLR" start="0" description="This bit is cleared on any write to the DACR register." />
  26065. <Enum name="SET" start="1" description="This bit is set by hardware when the timer times out." />
  26066. </BitField>
  26067. <BitField start="1" size="1" name="DBLBUF_ENA" description="DMA double-buffering">
  26068. <Enum name="DISABLED" start="0" description="DACR double-buffering is disabled." />
  26069. <Enum name="ENABLED" start="1" description="When this bit and the CNT_ENA bit are both set, the double-buffering feature in the DACR register will be enabled. Writes to the DACR register are written to a pre-buffer and then transferred to the DACR on the next time-out of the counter." />
  26070. </BitField>
  26071. <BitField start="2" size="1" name="CNT_ENA" description="DMA time-out">
  26072. <Enum name="DISABLED" start="0" description="Time-out counter operation is disabled." />
  26073. <Enum name="ENABLED" start="1" description="Time-out counter operation is enabled." />
  26074. </BitField>
  26075. <BitField start="3" size="1" name="DMA_ENA" description="DMA enable">
  26076. <Enum name="DISABLED" start="0" description="DMA access is disabled." />
  26077. <Enum name="ENABLED" start="1" description="DMA Burst Request Input 15 is enabled for the DAC (see Table 136)." />
  26078. </BitField>
  26079. <BitField start="4" size="28" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26080. </Register>
  26081. <Register start="+0x008" size="4" name="CNTVAL" access="Read/Write" description="DAC counter value register." reset_value="0" reset_mask="0xFFFFFFFF">
  26082. <BitField start="0" size="16" name="VALUE" description="16-bit reload value for the DAC interrupt/DMA timer." />
  26083. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  26084. </Register>
  26085. </RegisterGroup>
  26086. <RegisterGroup name="C_CAN0" start="0x400E2000" description="C_CAN ">
  26087. <Register start="+0x000" size="4" name="CNTL" access="Read/Write" description="CAN control" reset_value="0x0001" reset_mask="0xFFFFFFFF">
  26088. <BitField start="0" size="1" name="INIT" description="Initialization">
  26089. <Enum name="INITIALIZATION_IS_ST" start="1" description="Initialization is started. On reset, software needs to initialize the CAN controller." />
  26090. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  26091. </BitField>
  26092. <BitField start="1" size="1" name="IE" description="Module interrupt enable">
  26093. <Enum name="ENABLE_CAN_INTERRUPT" start="1" description="Enable CAN interrupts. The interrupt line is set to LOW and remains LOW until all pending interrupts are cleared." />
  26094. <Enum name="DISABLE_CAN_INTERRUP" start="0" description="Disable CAN interrupts. The interrupt line is always HIGH." />
  26095. </BitField>
  26096. <BitField start="2" size="1" name="SIE" description="Status change interrupt enable">
  26097. <Enum name="ENABLE_STATUS_CHANGE" start="1" description="Enable status change interrupts. A status change interrupt will be generated when a message transfer is successfully completed or a CAN bus error is detected." />
  26098. <Enum name="DISABLE_STATUS_CHANG" start="0" description="Disable status change interrupts. No status change interrupt will be generated." />
  26099. </BitField>
  26100. <BitField start="3" size="1" name="EIE" description="Error interrupt enable">
  26101. <Enum name="ENABLE_ERROR_INTERRU" start="1" description="Enable error interrupt. A change in the bits BOFF or EWARN in the CANSTAT registers will generate an interrupt." />
  26102. <Enum name="DISABLE_ERROR_INTERR" start="0" description="Disable error interrupt. No error status interrupt will be generated." />
  26103. </BitField>
  26104. <BitField start="4" size="1" name="RESERVED" description="reserved" />
  26105. <BitField start="5" size="1" name="DAR" description="Disable automatic retransmission">
  26106. <Enum name="DISABLED" start="1" description="Automatic retransmission disabled." />
  26107. <Enum name="ENABLED" start="0" description="Automatic retransmission of disturbed messages enabled." />
  26108. </BitField>
  26109. <BitField start="6" size="1" name="CCE" description="Configuration change enable">
  26110. <Enum name="THE_CPU_HAS_WRITE_AC" start="1" description="The CPU has write access to the CANBT register while the INIT bit is one." />
  26111. <Enum name="THE_CPU_HAS_NO_WRITE" start="0" description="The CPU has no write access to the bit timing register." />
  26112. </BitField>
  26113. <BitField start="7" size="1" name="TEST" description="Test mode enable">
  26114. <Enum name="TEST_MODE_" start="1" description="Test mode." />
  26115. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  26116. </BitField>
  26117. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  26118. </Register>
  26119. <Register start="+0x004" size="4" name="STAT" access="Read/Write" description="Status register" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26120. <BitField start="0" size="3" name="LEC" description="Last error code Type of the last error to occur on the CAN bus.The LEC field holds a code which indicates the type of the last error to occur on the CAN bus. This field will be cleared to 0 when a message has been transferred (reception or transmission) without error. The unused code 111 may be written by the CPU to check for updates.">
  26121. <Enum name="NO_ERROR_" start="0x0" description="No error." />
  26122. <Enum name="STUFF_ERROR_MORE_TH" start="0x1" description="Stuff error: More than 5 equal bits in a sequence have occurred in a part of a received message where this is not allowed." />
  26123. <Enum name="FORM_ERROR_A_FIXED_" start="0x2" description="Form error: A fixed format part of a received frame has the wrong format." />
  26124. <Enum name="ACKERROR_THE_MESSAG" start="0x3" description="AckError: The message this CAN core transmitted was not acknowledged." />
  26125. <Enum name="BIT1ERROR_DURING_TH" start="0x4" description="Bit1Error: During the transmission of a message (with the exception of the arbitration field), the device wanted to send a HIGH/recessive level (bit of logical value 1), but the monitored bus value was LOW/dominant." />
  26126. <Enum name="BIT0ERROR_DURING_TH" start="0x5" description="Bit0Error: During the transmission of a message (or acknowledge bit, or active error flag, or overload flag), the device wanted to send a LOW/dominant level (data or identifier bit logical value 0), but the monitored Bus value was HIGH/recessive. During busoff recovery this status is set each time a sequence of 11 HIGH/recessive bits has been monitored. This enables the CPU to monitor the proceeding of the busoff recovery sequence (indicating the bus is not stuck at LOW/dominant or continuously disturbed)." />
  26127. <Enum name="CRCERROR_THE_CRC_CH" start="0x6" description="CRCError: The CRC checksum was incorrect in the message received." />
  26128. <Enum name="UNUSED_NO_CAN_BUS_E" start="0x7" description="Unused: No CAN bus event was detected (written by the CPU)." />
  26129. </BitField>
  26130. <BitField start="3" size="1" name="TXOK" description="Transmitted a message successfully This bit is reset by the CPU. It is never reset by the CAN controller.">
  26131. <Enum name="MSGTRANSFER" start="1" description="Since this bit was last reset by the CPU, a message has been successfully transmitted (error free and acknowledged by at least one other node)." />
  26132. <Enum name="NOMSGTRANSFER" start="0" description="Since this bit was reset by the CPU, no message has been successfully transmitted." />
  26133. </BitField>
  26134. <BitField start="4" size="1" name="RXOK" description="Received a message successfully This bit is reset by the CPU. It is never reset by the CAN controller.">
  26135. <Enum name="MSGTRANSFER" start="1" description="Since this bit was last set to zero by the CPU, a message has been successfully received independent of the result of acceptance filtering." />
  26136. <Enum name="NOMSGTRANSFER" start="0" description="Since this bit was last reset by the CPU, no message has been successfully transmitted." />
  26137. </BitField>
  26138. <BitField start="5" size="1" name="EPASS" description="Error passive">
  26139. <Enum name="PASSIVE" start="1" description="The CAN controller is in the error passive state as defined in the CAN 2.0 specification." />
  26140. <Enum name="ACTIVE" start="0" description="The CAN controller is in the error active state." />
  26141. </BitField>
  26142. <BitField start="6" size="1" name="EWARN" description="Warning status">
  26143. <Enum name="AT_LEAST_ONE_OF_THE_" start="1" description="At least one of the error counters in the EML has reached the error warning limit of 96." />
  26144. <Enum name="BOTH_ERROR_COUNTERS_" start="0" description="Both error counters are below the error warning limit of 96." />
  26145. </BitField>
  26146. <BitField start="7" size="1" name="BOFF" description="Busoff status">
  26147. <Enum name="BUSOFF" start="1" description="The CAN controller is in busoff state." />
  26148. <Enum name="NOBUSOFF" start="0" description="The CAN module is not in busoff." />
  26149. </BitField>
  26150. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  26151. </Register>
  26152. <Register start="+0x008" size="4" name="EC" access="ReadOnly" description="Error counter" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26153. <BitField start="0" size="8" name="TEC_7_0" description="Transmit error counter Current value of the transmit error counter (maximum value 127)" />
  26154. <BitField start="8" size="7" name="REC_6_0" description="Receive error counter Current value of the receive error counter (maximum value 255)." />
  26155. <BitField start="15" size="1" name="RP" description="Receive error passive">
  26156. <Enum name="PASSIVE" start="1" description="The receive counter has reached the error passive level as defined in the CAN2.0 specification." />
  26157. <Enum name="BELOWPASSIVE" start="0" description="The receive counter is below the error passive level." />
  26158. </BitField>
  26159. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26160. </Register>
  26161. <Register start="+0x00C" size="4" name="BT" access="Read/Write" description="Bit timing register" reset_value="0x2301" reset_mask="0xFFFFFFFF">
  26162. <BitField start="0" size="6" name="BRP" description="Baud rate prescaler The value by which the oscillator frequency is divided for generating the bit time quanta. The bit time is built up from a multiple of this quanta. Valid values for the Baud Rate Prescaler are 0 to 63[1]. Valid programmed values are 0x01 - 0x3F[1]." />
  26163. <BitField start="6" size="2" name="SJW" description="(Re)synchronization jump width Valid programmed values are 0 to 3[1]." />
  26164. <BitField start="8" size="4" name="TSEG1" description="Time segment after the sample point Valid values are 0 to 7[1]." />
  26165. <BitField start="12" size="3" name="TSEG2" description="Time segment before the sample point Valid values are 1 to 15[1]." />
  26166. <BitField start="15" size="17" name="RESERVED" description="Reserved" />
  26167. </Register>
  26168. <Register start="+0x010" size="4" name="INT" access="ReadOnly" description="Interrupt register" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26169. <BitField start="0" size="16" name="INTID15_0" description="0x0000= No interrupt is pending 0x0001 to 0x0020 = Number of message object which caused the interrupt. 0x0021 to 0x7FFF = Unused 0x8000 = Status interrupt 0x8001 to 0xFFFF = Unused" />
  26170. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26171. </Register>
  26172. <Register start="+0x014" size="4" name="TEST" access="Read/Write" description="Test register" reset_value="0" reset_mask="0x00000000">
  26173. <BitField start="0" size="2" name="RESERVED" description="tbd." />
  26174. <BitField start="2" size="1" name="BASIC" description="Basic mode">
  26175. <Enum name="IF1_TX_if2_rx" start="1" description="IF1 registers used as TX buffer, IF2 registers used as RX buffer." />
  26176. <Enum name="BASIC_MODE_DISABLED_" start="0" description="Basic mode disabled." />
  26177. </BitField>
  26178. <BitField start="3" size="1" name="SILENT" description="Silent mode">
  26179. <Enum name="SILENT" start="1" description="The module is in silent mode." />
  26180. <Enum name="NORMAL_OPERATION_" start="0" description="Normal operation." />
  26181. </BitField>
  26182. <BitField start="4" size="1" name="LBACK" description="Loop back mode">
  26183. <Enum name="ENABLED" start="1" description="Loop back mode is enabled." />
  26184. <Enum name="DISABLED" start="0" description="Loop back mode is disabled." />
  26185. </BitField>
  26186. <BitField start="5" size="2" name="TX1_0" description="Control of TD pins">
  26187. <Enum name="LEVEL_AT_THE_TD_PIN_" start="0x0" description="Level at the TD pin is controlled by the CAN controller. This is the value at reset." />
  26188. <Enum name="THE_SAMPLE_POINT_CAN" start="0x1" description="The sample point can be monitored at the TD pin." />
  26189. <Enum name="TD_PIN_IS_DRIVEN_LOW" start="0x2" description="TD pin is driven LOW/dominant." />
  26190. <Enum name="TD_PIN_IS_DRIVEN_HIG" start="0x3" description="TD pin is driven HIGH/recessive." />
  26191. </BitField>
  26192. <BitField start="7" size="1" name="RX" description="Monitors the actual value of the RD Pin">
  26193. <Enum name="THE_CAN_BUS_IS_RECES" start="1" description="The CAN bus is recessive (RD = 1)." />
  26194. <Enum name="THE_CAN_BUS_IS_DOMIN" start="0" description="The CAN bus is dominant (RD = 0)." />
  26195. </BitField>
  26196. <BitField start="8" size="24" name="RESERVED" description="Reserved" />
  26197. </Register>
  26198. <Register start="+0x018" size="4" name="BRPE" access="Read/Write" description="Baud rate prescaler extension register" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26199. <BitField start="0" size="4" name="BRPE" description="Baud rate prescaler extension By programming BRPE the Baud Rate Prescaler can be extended to values up to 1023. Hardware interprets the value as the value of BRPE (MSBs) and BRP (LSBs) plus one. Allowed values are 0x00 to 0x0F" />
  26200. <BitField start="4" size="28" name="RESERVED" description="Reserved" />
  26201. </Register>
  26202. <Register start="+0x020+0" size="4" name="IF1_CMDREQ" access="Read/Write" description="Message interface command request " reset_value="0x0001" reset_mask="0xFFFFFFFF">
  26203. <BitField start="0" size="6" name="MESSNUM" description="Message number 0x01 to 0x20 = Valid message numbers The message object in the message RAM is selected for data transfer. 0x00 = Not a valid message number. This value is interpreted as 0x20.[1] 0x21 to 0x3F = Not a valid message number. This value is interpreted as 0x01 - 0x1F.[1]" />
  26204. <BitField start="6" size="9" name="RESERVED" description="Reserved" />
  26205. <BitField start="15" size="1" name="BUSY" description="BUSY flag. Set to one by hardware when writing to this Command request register. Set to zero by hardware when read/write action to this Command request register has finished." />
  26206. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26207. </Register>
  26208. <Register start="+0x020+96" size="4" name="IF2_CMDREQ" access="Read/Write" description="Message interface command request " reset_value="0x0001" reset_mask="0xFFFFFFFF">
  26209. <BitField start="0" size="6" name="MESSNUM" description="Message number 0x01 to 0x20 = Valid message numbers The message object in the message RAM is selected for data transfer. 0x00 = Not a valid message number. This value is interpreted as 0x20.[1] 0x21 to 0x3F = Not a valid message number. This value is interpreted as 0x01 - 0x1F.[1]" />
  26210. <BitField start="6" size="9" name="RESERVED" description="Reserved" />
  26211. <BitField start="15" size="1" name="BUSY" description="BUSY flag. Set to one by hardware when writing to this Command request register. Set to zero by hardware when read/write action to this Command request register has finished." />
  26212. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26213. </Register>
  26214. <Register start="+0x024+0" size="4" name="IF1_CMDMSK_W" access="Read/Write" description="Message interface command mask (write direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26215. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  26216. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to message object." />
  26217. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  26218. </BitField>
  26219. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  26220. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to message object." />
  26221. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  26222. </BitField>
  26223. <BitField start="2" size="1" name="TXRQST" description="Access transmission request bit">
  26224. <Enum name="REQUEST_A_TRANSMISSI" start="1" description="Request a transmission. Set the TXRQST bit IF1/2_MCTRL." />
  26225. <Enum name="NO_TRANSMISSION_REQU" start="0" description="No transmission request. TXRQSRT bit unchanged in IF1/2_MCTRL. If a transmission is requested by programming this bit, the TXRQST bit in the CANIFn_MCTRL register is ignored." />
  26226. </BitField>
  26227. <BitField start="3" size="1" name="CLRINTPND" description="This bit is ignored in the write direction." />
  26228. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  26229. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to message object" />
  26230. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  26231. </BitField>
  26232. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  26233. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to message object." />
  26234. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  26235. </BitField>
  26236. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  26237. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to message object." />
  26238. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  26239. </BitField>
  26240. <BitField start="7" size="1" name="WR_RD" description="Write transfer Transfer data from the selected message buffer registers to the message object addressed by the command request register CANIFn_CMDREQ." />
  26241. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  26242. </Register>
  26243. <Register start="+0x024+96" size="4" name="IF2_CMDMSK_W" access="Read/Write" description="Message interface command mask (write direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26244. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  26245. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to message object." />
  26246. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  26247. </BitField>
  26248. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  26249. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to message object." />
  26250. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  26251. </BitField>
  26252. <BitField start="2" size="1" name="TXRQST" description="Access transmission request bit">
  26253. <Enum name="REQUEST_A_TRANSMISSI" start="1" description="Request a transmission. Set the TXRQST bit IF1/2_MCTRL." />
  26254. <Enum name="NO_TRANSMISSION_REQU" start="0" description="No transmission request. TXRQSRT bit unchanged in IF1/2_MCTRL. If a transmission is requested by programming this bit, the TXRQST bit in the CANIFn_MCTRL register is ignored." />
  26255. </BitField>
  26256. <BitField start="3" size="1" name="CLRINTPND" description="This bit is ignored in the write direction." />
  26257. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  26258. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to message object" />
  26259. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  26260. </BitField>
  26261. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  26262. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to message object." />
  26263. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  26264. </BitField>
  26265. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  26266. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to message object." />
  26267. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  26268. </BitField>
  26269. <BitField start="7" size="1" name="WR_RD" description="Write transfer Transfer data from the selected message buffer registers to the message object addressed by the command request register CANIFn_CMDREQ." />
  26270. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  26271. </Register>
  26272. <Register start="+0x024+0" size="4" name="IF1_CMDMSK_R" access="Read/Write" description="Message interface command mask (read direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26273. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  26274. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to IFx message buffer register." />
  26275. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  26276. </BitField>
  26277. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  26278. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to IFx message buffer." />
  26279. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  26280. </BitField>
  26281. <BitField start="2" size="1" name="NEWDAT" description="Access new data bit">
  26282. <Enum name="CLEAR_NEWDAT_BIT_IN_" start="1" description="Clear NEWDAT bit in the message object." />
  26283. <Enum name="NEWDAT_BIT_REMAINS_U" start="0" description="NEWDAT bit remains unchanged. A read access to a message object can be combined with the reset of the control bits INTPND and NEWDAT in IF1/2_MCTRL. The values of these bits transferred to the IFx Message Control Register always reflect the status before resetting these bits." />
  26284. </BitField>
  26285. <BitField start="3" size="1" name="CLRINTPND" description="Clear interrupt pending bit.">
  26286. <Enum name="CLEAR_INTPND_BIT_IN_" start="1" description="Clear INTPND bit in the message object." />
  26287. <Enum name="INTPND_BIT_REMAINS_U" start="0" description="INTPND bit remains unchanged." />
  26288. </BitField>
  26289. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  26290. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to IFx message buffer." />
  26291. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  26292. </BitField>
  26293. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  26294. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to IFx message buffer register." />
  26295. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  26296. </BitField>
  26297. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  26298. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to IFx message buffer register." />
  26299. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  26300. </BitField>
  26301. <BitField start="7" size="1" name="WR_RD" description="Read transfer Transfer data from the message object addressed by the command request register to the selected message buffer registers CANIFn_CMDREQ." />
  26302. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  26303. </Register>
  26304. <Register start="+0x024+96" size="4" name="IF2_CMDMSK_R" access="Read/Write" description="Message interface command mask (read direction)" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26305. <BitField start="0" size="1" name="DATA_B" description="Access data bytes 4-7">
  26306. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 4-7 to IFx message buffer register." />
  26307. <Enum name="DATA_BYTES_4_7_UNCHA" start="0" description="data bytes 4-7 unchanged." />
  26308. </BitField>
  26309. <BitField start="1" size="1" name="DATA_A" description="Access data bytes 0-3">
  26310. <Enum name="TRANSFER_DATA_BYTES_" start="1" description="Transfer data bytes 0-3 to IFx message buffer." />
  26311. <Enum name="DATA_BYTES_0_3_UNCHA" start="0" description="data bytes 0-3 unchanged." />
  26312. </BitField>
  26313. <BitField start="2" size="1" name="NEWDAT" description="Access new data bit">
  26314. <Enum name="CLEAR_NEWDAT_BIT_IN_" start="1" description="Clear NEWDAT bit in the message object." />
  26315. <Enum name="NEWDAT_BIT_REMAINS_U" start="0" description="NEWDAT bit remains unchanged. A read access to a message object can be combined with the reset of the control bits INTPND and NEWDAT in IF1/2_MCTRL. The values of these bits transferred to the IFx Message Control Register always reflect the status before resetting these bits." />
  26316. </BitField>
  26317. <BitField start="3" size="1" name="CLRINTPND" description="Clear interrupt pending bit.">
  26318. <Enum name="CLEAR_INTPND_BIT_IN_" start="1" description="Clear INTPND bit in the message object." />
  26319. <Enum name="INTPND_BIT_REMAINS_U" start="0" description="INTPND bit remains unchanged." />
  26320. </BitField>
  26321. <BitField start="4" size="1" name="CTRL" description="Access control bits">
  26322. <Enum name="TRANSFER_CONTROL_BIT" start="1" description="Transfer control bits to IFx message buffer." />
  26323. <Enum name="CONTROL_BITS_UNCHANG" start="0" description="Control bits unchanged." />
  26324. </BitField>
  26325. <BitField start="5" size="1" name="ARB" description="Access arbitration bits">
  26326. <Enum name="TRANSFER_IDENTIFIER" start="1" description="Transfer Identifier, DIR, XTD, and MSGVAL bits to IFx message buffer register." />
  26327. <Enum name="ARBITRATION_BITS_UNC" start="0" description="Arbitration bits unchanged." />
  26328. </BitField>
  26329. <BitField start="6" size="1" name="MASK" description="Access mask bits">
  26330. <Enum name="TRANSFER_IDENTIFIER_" start="1" description="Transfer Identifier MASK + MDIR + MXTD to IFx message buffer register." />
  26331. <Enum name="MASK_BITS_UNCHANGED_" start="0" description="Mask bits unchanged." />
  26332. </BitField>
  26333. <BitField start="7" size="1" name="WR_RD" description="Read transfer Transfer data from the message object addressed by the command request register to the selected message buffer registers CANIFn_CMDREQ." />
  26334. <BitField start="8" size="24" name="RESERVED" description="reserved" />
  26335. </Register>
  26336. <Register start="+0x028+0" size="4" name="IF1_MSK1" access="Read/Write" description="Message interface mask 1" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  26337. <BitField start="0" size="16" name="MSK15_0" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  26338. <BitField start="16" size="16" name="RESERVED" description="reserved" />
  26339. </Register>
  26340. <Register start="+0x028+96" size="4" name="IF2_MSK1" access="Read/Write" description="Message interface mask 1" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  26341. <BitField start="0" size="16" name="MSK15_0" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  26342. <BitField start="16" size="16" name="RESERVED" description="reserved" />
  26343. </Register>
  26344. <Register start="+0x02C+0" size="4" name="IF1_MSK2" access="Read/Write" description="Message interface 1 mask 2" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  26345. <BitField start="0" size="13" name="MSK28_16" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  26346. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  26347. <BitField start="14" size="1" name="MDIR" description="Mask message direction">
  26348. <Enum name="THE_MESSAGE_DIRECTIO" start="1" description="The message direction bit (DIR) is used for acceptance filtering." />
  26349. <Enum name="THE_MESSAGE_DIRECTIO" start="0" description="The message direction bit (DIR) has no effect on acceptance filtering." />
  26350. </BitField>
  26351. <BitField start="15" size="1" name="MXTD" description="Mask extend identifier">
  26352. <Enum name="THE_EXTENDED_IDENTIF" start="1" description="The extended identifier bit (IDE) is used for acceptance filtering." />
  26353. <Enum name="THE_EXTENDED_IDENTIF" start="0" description="The extended identifier bit (IDE) has no effect on acceptance filtering." />
  26354. </BitField>
  26355. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26356. </Register>
  26357. <Register start="+0x02C+96" size="4" name="IF2_MSK2" access="Read/Write" description="Message interface 1 mask 2" reset_value="0xFFFF" reset_mask="0xFFFFFFFF">
  26358. <BitField start="0" size="13" name="MSK28_16" description="Identifier mask 0 = The corresponding bit in the identifier of the message can not inhibit the match in the acceptance filtering. 1 = The corresponding identifier bit is used for acceptance filtering." />
  26359. <BitField start="13" size="1" name="RESERVED" description="Reserved" />
  26360. <BitField start="14" size="1" name="MDIR" description="Mask message direction">
  26361. <Enum name="THE_MESSAGE_DIRECTIO" start="1" description="The message direction bit (DIR) is used for acceptance filtering." />
  26362. <Enum name="THE_MESSAGE_DIRECTIO" start="0" description="The message direction bit (DIR) has no effect on acceptance filtering." />
  26363. </BitField>
  26364. <BitField start="15" size="1" name="MXTD" description="Mask extend identifier">
  26365. <Enum name="THE_EXTENDED_IDENTIF" start="1" description="The extended identifier bit (IDE) is used for acceptance filtering." />
  26366. <Enum name="THE_EXTENDED_IDENTIF" start="0" description="The extended identifier bit (IDE) has no effect on acceptance filtering." />
  26367. </BitField>
  26368. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26369. </Register>
  26370. <Register start="+0x030+0" size="4" name="IF1_ARB1" access="Read/Write" description="Message interface 1 arbitration 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26371. <BitField start="0" size="16" name="ID15_0" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  26372. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26373. </Register>
  26374. <Register start="+0x030+96" size="4" name="IF2_ARB1" access="Read/Write" description="Message interface 1 arbitration 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26375. <BitField start="0" size="16" name="ID15_0" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  26376. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26377. </Register>
  26378. <Register start="+0x034+0" size="4" name="IF1_ARB2" access="Read/Write" description="Message interface 1 arbitration 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26379. <BitField start="0" size="13" name="ID28_16" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  26380. <BitField start="13" size="1" name="DIR" description="Message direction">
  26381. <Enum name="DIRECTION_EQ_TRANSMIT" start="1" description="Direction = transmit. On TXRQST, the respective Message Object is transmitted as a Data Frame. On reception of a Remote Frame with matching identifier, the TXRQST bit of this Message Object is set (if RMTEN = one)." />
  26382. <Enum name="DIRECTION_EQ_RECEIVE_" start="0" description="Direction = receive. On TXRQST, a Remote Frame with the identifier of this Message Object is transmitted. On reception of a Data Frame with matching identifier, that message is stored in this Message Object." />
  26383. </BitField>
  26384. <BitField start="14" size="1" name="XTD" description="Extend identifier">
  26385. <Enum name="THE_29_BIT_EXTENDED_" start="1" description="The 29-bit extended identifier will be used for this message object." />
  26386. <Enum name="THE_11_BIT_STANDARD_" start="0" description="The 11-bit standard identifier will be used for this message object." />
  26387. </BitField>
  26388. <BitField start="15" size="1" name="MSGVAL" description="Message valid The CPU must reset the MSGVAL bit of all unused Messages Objects during the initialization before it resets bit INIT in the CAN Control Register. This bit must also be reset before the identifier ID28:0, the control bits XTD, DIR, or the Data Length Code DLC3:0 are modified, or if the Messages Object is no longer required.">
  26389. <Enum name="THE_MESSAGE_OBJECT_I" start="1" description="The message object is configured and should be considered by the message handler." />
  26390. <Enum name="THE_MESSAGE_OBJECT_I" start="0" description="The message object is ignored by the message handler." />
  26391. </BitField>
  26392. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26393. </Register>
  26394. <Register start="+0x034+96" size="4" name="IF2_ARB2" access="Read/Write" description="Message interface 1 arbitration 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26395. <BitField start="0" size="13" name="ID28_16" description="Message identifier 29-bit identifier (extended frame) 11-bit identifier (standard frame)" />
  26396. <BitField start="13" size="1" name="DIR" description="Message direction">
  26397. <Enum name="DIRECTION_EQ_TRANSMIT" start="1" description="Direction = transmit. On TXRQST, the respective Message Object is transmitted as a Data Frame. On reception of a Remote Frame with matching identifier, the TXRQST bit of this Message Object is set (if RMTEN = one)." />
  26398. <Enum name="DIRECTION_EQ_RECEIVE_" start="0" description="Direction = receive. On TXRQST, a Remote Frame with the identifier of this Message Object is transmitted. On reception of a Data Frame with matching identifier, that message is stored in this Message Object." />
  26399. </BitField>
  26400. <BitField start="14" size="1" name="XTD" description="Extend identifier">
  26401. <Enum name="THE_29_BIT_EXTENDED_" start="1" description="The 29-bit extended identifier will be used for this message object." />
  26402. <Enum name="THE_11_BIT_STANDARD_" start="0" description="The 11-bit standard identifier will be used for this message object." />
  26403. </BitField>
  26404. <BitField start="15" size="1" name="MSGVAL" description="Message valid The CPU must reset the MSGVAL bit of all unused Messages Objects during the initialization before it resets bit INIT in the CAN Control Register. This bit must also be reset before the identifier ID28:0, the control bits XTD, DIR, or the Data Length Code DLC3:0 are modified, or if the Messages Object is no longer required.">
  26405. <Enum name="THE_MESSAGE_OBJECT_I" start="1" description="The message object is configured and should be considered by the message handler." />
  26406. <Enum name="THE_MESSAGE_OBJECT_I" start="0" description="The message object is ignored by the message handler." />
  26407. </BitField>
  26408. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26409. </Register>
  26410. <Register start="+0x038+0" size="4" name="IF1_MCTRL" access="Read/Write" description="Message interface 1 message control" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26411. <BitField start="0" size="4" name="DLC3_0" description="Data length code The Data Length Code of a Message Object must be defined the same as in all the corresponding objects with the same identifier at other nodes. When the Message Handler stores a data frame, it will write the DLC to the value given by the received message. 0000 to 1000 = Data frame has 0 - 8 data bytes. 1001 to 1111 = Data frame has 8 data bytes." />
  26412. <BitField start="4" size="3" name="RESERVED" description="reserved" />
  26413. <BitField start="7" size="1" name="EOB" description="End of buffer">
  26414. <Enum name="SINGLE_MESSAGE_OBJEC" start="1" description="Single message object or last message object of a FIFO buffer." />
  26415. <Enum name="MESSAGE_OBJECT_BELON" start="0" description="Message object belongs to a FIFO buffer and is not the last message object of that FIFO buffer." />
  26416. </BitField>
  26417. <BitField start="8" size="1" name="TXRQST" description="Transmit request">
  26418. <Enum name="REQUEST" start="1" description="The transmission of this message object is requested and is not yet done" />
  26419. <Enum name="WAIT" start="0" description="This message object is not waiting for transmission." />
  26420. </BitField>
  26421. <BitField start="9" size="1" name="RMTEN" description="Remote enable">
  26422. <Enum name="TXRQSTSET" start="1" description="At the reception of a remote frame, TXRQST is set." />
  26423. <Enum name="UNCHANGED" start="0" description="At the reception of a remote frame, TXRQST is left unchanged." />
  26424. </BitField>
  26425. <BitField start="10" size="1" name="RXIE" description="Receive interrupt enable">
  26426. <Enum name="INTPNDSET" start="1" description="INTPND will be set after successful reception of a frame." />
  26427. <Enum name="UNCHANGED" start="0" description="INTPND will be left unchanged after successful reception of a frame." />
  26428. </BitField>
  26429. <BitField start="11" size="1" name="TXIE" description="Transmit interrupt enable">
  26430. <Enum name="INTPNDSET" start="1" description="INTPND will be set after a successful reception of a frame." />
  26431. <Enum name="UNCHANGED" start="0" description="The INTPND bit will be left unchanged after a successful reception of a frame." />
  26432. </BitField>
  26433. <BitField start="12" size="1" name="UMASK" description="Use acceptance mask If UMASK is set to 1, the message object's mask bits have to be programmed during initialization of the message object before MAGVAL is set to 1.">
  26434. <Enum name="USE_MASK" start="1" description="Use mask (MSK[28:0], MXTD, and MDIR) for acceptance filtering." />
  26435. <Enum name="MASK_IGNORED_" start="0" description="Mask ignored." />
  26436. </BitField>
  26437. <BitField start="13" size="1" name="INTPND" description="Interrupt pending">
  26438. <Enum name="INTSOURCE" start="1" description="This message object is the source of an interrupt. The Interrupt Identifier in the Interrupt Register will point to this message object if there is no other interrupt source with higher priority." />
  26439. <Enum name="NOINTSOURCE" start="0" description="This message object is not the source of an interrupt." />
  26440. </BitField>
  26441. <BitField start="14" size="1" name="MSGLST" description="Message lost (only valid for message objects in the direction receive).">
  26442. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The Message Handler stored a new message into this object when NEWDAT was still set, the CPU has lost a message." />
  26443. <Enum name="NO_MESSAGE_LOST_SINC" start="0" description="No message lost since this bit was reset last by the CPU." />
  26444. </BitField>
  26445. <BitField start="15" size="1" name="NEWDAT" description="New data">
  26446. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The message handler or the CPU has written new data into the data portion of this message object." />
  26447. <Enum name="NO_NEW_DATA_HAS_BEEN" start="0" description="No new data has been written into the data portion of this message object by the message handler since this flag was cleared last by the CPU." />
  26448. </BitField>
  26449. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26450. </Register>
  26451. <Register start="+0x038+96" size="4" name="IF2_MCTRL" access="Read/Write" description="Message interface 1 message control" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26452. <BitField start="0" size="4" name="DLC3_0" description="Data length code The Data Length Code of a Message Object must be defined the same as in all the corresponding objects with the same identifier at other nodes. When the Message Handler stores a data frame, it will write the DLC to the value given by the received message. 0000 to 1000 = Data frame has 0 - 8 data bytes. 1001 to 1111 = Data frame has 8 data bytes." />
  26453. <BitField start="4" size="3" name="RESERVED" description="reserved" />
  26454. <BitField start="7" size="1" name="EOB" description="End of buffer">
  26455. <Enum name="SINGLE_MESSAGE_OBJEC" start="1" description="Single message object or last message object of a FIFO buffer." />
  26456. <Enum name="MESSAGE_OBJECT_BELON" start="0" description="Message object belongs to a FIFO buffer and is not the last message object of that FIFO buffer." />
  26457. </BitField>
  26458. <BitField start="8" size="1" name="TXRQST" description="Transmit request">
  26459. <Enum name="REQUEST" start="1" description="The transmission of this message object is requested and is not yet done" />
  26460. <Enum name="WAIT" start="0" description="This message object is not waiting for transmission." />
  26461. </BitField>
  26462. <BitField start="9" size="1" name="RMTEN" description="Remote enable">
  26463. <Enum name="TXRQSTSET" start="1" description="At the reception of a remote frame, TXRQST is set." />
  26464. <Enum name="UNCHANGED" start="0" description="At the reception of a remote frame, TXRQST is left unchanged." />
  26465. </BitField>
  26466. <BitField start="10" size="1" name="RXIE" description="Receive interrupt enable">
  26467. <Enum name="INTPNDSET" start="1" description="INTPND will be set after successful reception of a frame." />
  26468. <Enum name="UNCHANGED" start="0" description="INTPND will be left unchanged after successful reception of a frame." />
  26469. </BitField>
  26470. <BitField start="11" size="1" name="TXIE" description="Transmit interrupt enable">
  26471. <Enum name="INTPNDSET" start="1" description="INTPND will be set after a successful reception of a frame." />
  26472. <Enum name="UNCHANGED" start="0" description="The INTPND bit will be left unchanged after a successful reception of a frame." />
  26473. </BitField>
  26474. <BitField start="12" size="1" name="UMASK" description="Use acceptance mask If UMASK is set to 1, the message object's mask bits have to be programmed during initialization of the message object before MAGVAL is set to 1.">
  26475. <Enum name="USE_MASK" start="1" description="Use mask (MSK[28:0], MXTD, and MDIR) for acceptance filtering." />
  26476. <Enum name="MASK_IGNORED_" start="0" description="Mask ignored." />
  26477. </BitField>
  26478. <BitField start="13" size="1" name="INTPND" description="Interrupt pending">
  26479. <Enum name="INTSOURCE" start="1" description="This message object is the source of an interrupt. The Interrupt Identifier in the Interrupt Register will point to this message object if there is no other interrupt source with higher priority." />
  26480. <Enum name="NOINTSOURCE" start="0" description="This message object is not the source of an interrupt." />
  26481. </BitField>
  26482. <BitField start="14" size="1" name="MSGLST" description="Message lost (only valid for message objects in the direction receive).">
  26483. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The Message Handler stored a new message into this object when NEWDAT was still set, the CPU has lost a message." />
  26484. <Enum name="NO_MESSAGE_LOST_SINC" start="0" description="No message lost since this bit was reset last by the CPU." />
  26485. </BitField>
  26486. <BitField start="15" size="1" name="NEWDAT" description="New data">
  26487. <Enum name="THE_MESSAGE_HANDLER_" start="1" description="The message handler or the CPU has written new data into the data portion of this message object." />
  26488. <Enum name="NO_NEW_DATA_HAS_BEEN" start="0" description="No new data has been written into the data portion of this message object by the message handler since this flag was cleared last by the CPU." />
  26489. </BitField>
  26490. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26491. </Register>
  26492. <Register start="+0x03C+0" size="4" name="IF1_DA1" access="Read/Write" description="Message interface data A1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26493. <BitField start="0" size="8" name="DATA0" description="Data byte 0" />
  26494. <BitField start="8" size="8" name="DATA1" description="Data byte 1" />
  26495. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26496. </Register>
  26497. <Register start="+0x03C+96" size="4" name="IF2_DA1" access="Read/Write" description="Message interface data A1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26498. <BitField start="0" size="8" name="DATA0" description="Data byte 0" />
  26499. <BitField start="8" size="8" name="DATA1" description="Data byte 1" />
  26500. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26501. </Register>
  26502. <Register start="+0x040+0" size="4" name="IF1_DA2" access="Read/Write" description="Message interface 1 data A2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26503. <BitField start="0" size="8" name="DATA2" description="Data byte 2" />
  26504. <BitField start="8" size="8" name="DATA3" description="Data byte 3" />
  26505. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26506. </Register>
  26507. <Register start="+0x040+96" size="4" name="IF2_DA2" access="Read/Write" description="Message interface 1 data A2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26508. <BitField start="0" size="8" name="DATA2" description="Data byte 2" />
  26509. <BitField start="8" size="8" name="DATA3" description="Data byte 3" />
  26510. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26511. </Register>
  26512. <Register start="+0x044+0" size="4" name="IF1_DB1" access="Read/Write" description="Message interface 1 data B1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26513. <BitField start="0" size="8" name="DATA4" description="Data byte 4" />
  26514. <BitField start="8" size="8" name="DATA5" description="Data byte 5" />
  26515. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26516. </Register>
  26517. <Register start="+0x044+96" size="4" name="IF2_DB1" access="Read/Write" description="Message interface 1 data B1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26518. <BitField start="0" size="8" name="DATA4" description="Data byte 4" />
  26519. <BitField start="8" size="8" name="DATA5" description="Data byte 5" />
  26520. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26521. </Register>
  26522. <Register start="+0x048+0" size="4" name="IF1_DB2" access="Read/Write" description="Message interface 1 data B2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26523. <BitField start="0" size="8" name="DATA6" description="Data byte 6" />
  26524. <BitField start="8" size="8" name="DATA7" description="Data byte 7" />
  26525. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26526. </Register>
  26527. <Register start="+0x048+96" size="4" name="IF2_DB2" access="Read/Write" description="Message interface 1 data B2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26528. <BitField start="0" size="8" name="DATA6" description="Data byte 6" />
  26529. <BitField start="8" size="8" name="DATA7" description="Data byte 7" />
  26530. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26531. </Register>
  26532. <Register start="+0x100" size="4" name="TXREQ1" access="ReadOnly" description="Transmission request 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26533. <BitField start="0" size="16" name="TXRQST16_1" description="Transmission request bit of message objects 16 to 1. 0 = This message object is not waiting for transmission. 1 = The transmission of this message object is requested and not yet done." />
  26534. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26535. </Register>
  26536. <Register start="+0x104" size="4" name="TXREQ2" access="ReadOnly" description="Transmission request 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26537. <BitField start="0" size="16" name="TXRQST32_17" description="Transmission request bit of message objects 32 to 17. 0 = This message object is not waiting for transmission. 1 = The transmission of this message object is requested and not yet done." />
  26538. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26539. </Register>
  26540. <Register start="+0x120" size="4" name="ND1" access="ReadOnly" description="New data 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26541. <BitField start="0" size="16" name="NEWDAT16_1" description="New data bits of message objects 16 to 1. 0 = No new data has been written into the data portion of this Message Object by the Message Handler since last time this flag was cleared by the CPU. 1 = The Message Handler or the CPU has written new data into the data portion of this Message Object." />
  26542. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26543. </Register>
  26544. <Register start="+0x124" size="4" name="ND2" access="ReadOnly" description="New data 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26545. <BitField start="0" size="16" name="NEWDAT32_17" description="New data bits of message objects 32 to 17. 0 = No new data has been written into the data portion of this Message Object by the Message Handler since last time this flag was cleared by the CPU. 1 = The Message Handler or the CPU has written new data into the data portion of this Message Object." />
  26546. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26547. </Register>
  26548. <Register start="+0x140" size="4" name="IR1" access="ReadOnly" description="Interrupt pending 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26549. <BitField start="0" size="16" name="INTPND16_1" description="Interrupt pending bits of message objects 16 to 1. 0 = This message object is ignored by the message handler. 1 = This message object is the source of an interrupt." />
  26550. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26551. </Register>
  26552. <Register start="+0x144" size="4" name="IR2" access="ReadOnly" description="Interrupt pending 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26553. <BitField start="0" size="16" name="INTPND32_17" description="Interrupt pending bits of message objects 32 to 17. 0 = This message object is ignored by the message handler. 1 = This message object is the source of an interrupt." />
  26554. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26555. </Register>
  26556. <Register start="+0x160" size="4" name="MSGV1" access="ReadOnly" description="Message valid 1" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26557. <BitField start="0" size="16" name="MSGVAL16_1" description="Message valid bits of message objects 16 to 1. 0 = This message object is ignored by the message handler. 1 = This message object is configured and should be considered by the message handler." />
  26558. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26559. </Register>
  26560. <Register start="+0x164" size="4" name="MSGV2" access="ReadOnly" description="Message valid 2" reset_value="0x0000" reset_mask="0xFFFFFFFF">
  26561. <BitField start="0" size="16" name="MSGVAL32_17" description="Message valid bits of message objects 32 to 17. 0 = This message object is ignored by the message handler. 1 = This message object is configured and should be considered by the message handler." />
  26562. <BitField start="16" size="16" name="RESERVED" description="Reserved" />
  26563. </Register>
  26564. <Register start="+0x180" size="4" name="CLKDIV" access="Read/Write" description="CAN clock divider register" reset_value="0x0001" reset_mask="0xFFFFFFFF">
  26565. <BitField start="0" size="4" name="CLKDIVVAL" description="&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;Clock divider value &#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;CAN_CLK = PCLK/(CLKDIVVAL +1)&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0000: CAN_CLK = PCLK divided by 1.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0001: CAN_CLK = PCLK divided by 2.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0010: CAN_CLK = PCLK divided by 3.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0011: CAN_CLK = PCLK divided by 4.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;0100: CAN_CLK = PCLK divided by 5.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;...&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;1111: CAN_CLK = PCLK divided by 16.&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#xa;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;&#x9;" />
  26566. <BitField start="4" size="28" name="RESERVED" description="reserved" />
  26567. </Register>
  26568. </RegisterGroup>
  26569. <RegisterGroup name="ADC0" start="0x400E3000" description="10-bit Analog-to-Digital Converter (ADC) ">
  26570. <Register start="+0x000" size="4" name="CR" access="Read/Write" description="A/D Control Register. The AD0CR register must be written to select the operating mode before A/D conversion can occur." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26571. <BitField start="0" size="8" name="SEL" description="Selects which of the ADC[7:0] pins are to be sampled and converted. Bit 0 selects Pin ADC0, bit 1 selects pin AD1,..., and bit 7 selects pin ADC7. In software-controlled mode, only one of these bits should be 1. In hardware scan mode, any value containing 1 to 8 ones. All zeroes is equivalent to 0x01." />
  26572. <BitField start="8" size="8" name="CLKDIV" description="The ADC clock is divided by the CLKDIV value plus one to produce the clock for the A/D converter, which should be less than or equal to 4.5 MHz. Typically, software should program the smallest value in this field that yields a clock of 4.5 MHz or slightly less, but in certain cases (such as a high-impedance analog source) a slower clock may be desirable." />
  26573. <BitField start="16" size="1" name="BURST" description="Burst mode">
  26574. <Enum name="SOFTWARE" start="0" description="Conversions are software controlled and require 11 clocks." />
  26575. <Enum name="BURST" start="1" description="The AD converter does repeated conversions at the rate selected by the CLKS field, scanning (if necessary) through the pins selected by 1s in the SEL field. The first conversion after the start corresponds to the least-significant 1 in the SEL field, then higher numbered 1 bits (pins) if applicable. Repeated conversions can be terminated by clearing this bit, but the conversion that is in progress when this bit is cleared will be completed. Important: START bits must be 000 when BURST = 1 or conversions will not start." />
  26576. </BitField>
  26577. <BitField start="17" size="3" name="CLKS" description="This field selects the number of clocks used for each conversion in Burst mode, and the number of bits of accuracy of the result in the LS bits of ADDR, between 11 clocks (10 bits) and 4 clocks (3 bits).">
  26578. <Enum name="11_CLOCKS_10_BITS" start="0x0" description="11 clocks / 10 bits" />
  26579. <Enum name="10_CLOCKS_9_BITS" start="0x1" description="10 clocks / 9 bits" />
  26580. <Enum name="9_CLOCKS_8_BITS" start="0x2" description="9 clocks / 8 bits" />
  26581. <Enum name="8_CLOCKS_7_BITS" start="0x3" description="8 clocks / 7 bits" />
  26582. <Enum name="7_CLOCKS_6_BITS" start="0x4" description="7 clocks / 6 bits" />
  26583. <Enum name="6_CLOCKS_5_BITS" start="0x5" description="6 clocks / 5 bits" />
  26584. <Enum name="5_CLOCKS_4_BITS" start="0x6" description="5 clocks / 4 bits" />
  26585. <Enum name="4_CLOCKS_3_BITS" start="0x7" description="4 clocks / 3 bits" />
  26586. </BitField>
  26587. <BitField start="20" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26588. <BitField start="21" size="1" name="PDN" description="Power mode">
  26589. <Enum name="POWERDOWN" start="0" description="The A/D converter is in Power-down mode." />
  26590. <Enum name="RUNNING" start="1" description="The A/D converter is operational." />
  26591. </BitField>
  26592. <BitField start="22" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26593. <BitField start="24" size="3" name="START" description="When the BURST bit is 0, these bits control whether and when an A/D conversion is started (also see Figure 56):">
  26594. <Enum name="NO_START" start="0x0" description="No start (this value should be used when clearing PDN to 0)." />
  26595. <Enum name="START_CONVERSION_NOW" start="0x1" description="Start conversion now." />
  26596. <Enum name="CTOUT_15" start="0x2" description="Start conversion when the edge selected by bit 27 occurs on CTOUT_15 (combined timer output 15)." />
  26597. <Enum name="CTOUT_8" start="0x3" description="Start conversion when the edge selected by bit 27 occurs on CTOUT_8 (combined timer output 8)." />
  26598. <Enum name="ADCTRIG0" start="0x4" description="Start conversion when the edge selected by bit 27 occurs on ADCTRIG0 input." />
  26599. <Enum name="ADCTRIG1" start="0x5" description="Start conversion when the edge selected by bit 27 occurs on ADCTRIG1 input." />
  26600. <Enum name="MCOA2" start="0x6" description="Start conversion when the edge selected by bit 27 occurs on Motocon PWM output MCOA2." />
  26601. <Enum name="RESERVED_" start="0x7" description="Reserved." />
  26602. </BitField>
  26603. <BitField start="27" size="1" name="EDGE" description="This bit is significant only when the START field contains 0x2 -0x6. In these cases:">
  26604. <Enum name="RISING" start="0" description="Start conversion on a rising edge on the selected signal." />
  26605. <Enum name="FALLING" start="1" description="Start conversion on a falling edge on the selected signal." />
  26606. </BitField>
  26607. <BitField start="28" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26608. </Register>
  26609. <Register start="+0x004" size="4" name="GDR" access="ReadOnly" description="A/D Global Data Register. Contains the result of the most recent A/D conversion." reset_value="0" reset_mask="0x00000000">
  26610. <BitField start="0" size="6" name="RESERVED" description="Reserved. These bits always read as zeroes." />
  26611. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn pin selected by the SEL field, divided by the reference voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VSSA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26612. <BitField start="16" size="8" name="RESERVED" description="Reserved. These bits always read as zeroes." />
  26613. <BitField start="24" size="3" name="CHN" description="These bits contain the channel from which the LS bits were converted." />
  26614. <BitField start="27" size="3" name="RESERVED" description="Reserved. These bits always read as zeroes." />
  26615. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits." />
  26616. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an analog-to-digital conversion completes. It is cleared when this register is read and when the AD0/1CR register is written. If the AD0/1CR is written while a conversion is still in progress, this bit is set and a new conversion is started." />
  26617. </Register>
  26618. <Register start="+0x00C" size="4" name="INTEN" access="Read/Write" description="A/D Interrupt Enable Register. This register contains enable bits that allow the DONE flag of each A/D channel to be included or excluded from contributing to the generation of an A/D interrupt." reset_value="0x00000100" reset_mask="0xFFFFFFFF">
  26619. <BitField start="0" size="8" name="ADINTEN" description="These bits allow control over which A/D channels generate interrupts for conversion completion. When bit 0 is one, completion of a conversion on A/D channel 0 will generate an interrupt, when bit 1 is one, completion of a conversion on A/D channel 1 will generate an interrupt, etc." />
  26620. <BitField start="8" size="1" name="ADGINTEN" description="When 1, enables the global DONE flag in ADDR to generate an interrupt. When 0, only the individual A/D channels enabled by ADINTEN 7:0 will generate interrupts." />
  26621. <BitField start="9" size="23" name="RESERVED" description="Reserved. Always 0." />
  26622. </Register>
  26623. <Register start="+0x010+0" size="4" name="DR[0]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26624. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26625. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26626. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26627. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26628. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26629. </Register>
  26630. <Register start="+0x010+4" size="4" name="DR[1]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26631. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26632. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26633. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26634. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26635. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26636. </Register>
  26637. <Register start="+0x010+8" size="4" name="DR[2]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26638. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26639. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26640. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26641. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26642. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26643. </Register>
  26644. <Register start="+0x010+12" size="4" name="DR[3]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26645. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26646. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26647. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26648. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26649. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26650. </Register>
  26651. <Register start="+0x010+16" size="4" name="DR[4]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26652. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26653. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26654. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26655. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26656. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26657. </Register>
  26658. <Register start="+0x010+20" size="4" name="DR[5]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26659. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26660. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26661. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26662. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26663. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26664. </Register>
  26665. <Register start="+0x010+24" size="4" name="DR[6]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26666. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26667. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26668. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26669. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26670. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26671. </Register>
  26672. <Register start="+0x010+28" size="4" name="DR[7]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26673. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26674. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26675. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26676. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26677. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26678. </Register>
  26679. <Register start="+0x030" size="4" name="STAT" access="ReadOnly" description="A/D Status Register. This register contains DONE and OVERRUN flags for all of the A/D channels, as well as the A/D interrupt flag." reset_value="0" reset_mask="0xFFFFFFFF">
  26680. <BitField start="0" size="8" name="DONE" description="These bits mirror the DONE status flags that appear in the result register for each A/D channel." />
  26681. <BitField start="8" size="8" name="OVERUN" description="These bits mirror the OVERRRUN status flags that appear in the result register for each A/D channel. Reading ADSTAT allows checking the status of all A/D channels simultaneously." />
  26682. <BitField start="16" size="1" name="ADINT" description="This bit is the A/D interrupt flag. It is one when any of the individual A/D channel Done flags is asserted and enabled to contribute to the A/D interrupt via the ADINTEN register." />
  26683. <BitField start="17" size="15" name="RESERVED" description="Reserved. Always 0." />
  26684. </Register>
  26685. </RegisterGroup>
  26686. <RegisterGroup name="ADC1" start="0x400E4000" description="10-bit Analog-to-Digital Converter (ADC) ">
  26687. <Register start="+0x000" size="4" name="CR" access="Read/Write" description="A/D Control Register. The AD0CR register must be written to select the operating mode before A/D conversion can occur." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26688. <BitField start="0" size="8" name="SEL" description="Selects which of the ADC[7:0] pins are to be sampled and converted. Bit 0 selects Pin ADC0, bit 1 selects pin AD1,..., and bit 7 selects pin ADC7. In software-controlled mode, only one of these bits should be 1. In hardware scan mode, any value containing 1 to 8 ones. All zeroes is equivalent to 0x01." />
  26689. <BitField start="8" size="8" name="CLKDIV" description="The ADC clock is divided by the CLKDIV value plus one to produce the clock for the A/D converter, which should be less than or equal to 4.5 MHz. Typically, software should program the smallest value in this field that yields a clock of 4.5 MHz or slightly less, but in certain cases (such as a high-impedance analog source) a slower clock may be desirable." />
  26690. <BitField start="16" size="1" name="BURST" description="Burst mode">
  26691. <Enum name="SOFTWARE" start="0" description="Conversions are software controlled and require 11 clocks." />
  26692. <Enum name="BURST" start="1" description="The AD converter does repeated conversions at the rate selected by the CLKS field, scanning (if necessary) through the pins selected by 1s in the SEL field. The first conversion after the start corresponds to the least-significant 1 in the SEL field, then higher numbered 1 bits (pins) if applicable. Repeated conversions can be terminated by clearing this bit, but the conversion that is in progress when this bit is cleared will be completed. Important: START bits must be 000 when BURST = 1 or conversions will not start." />
  26693. </BitField>
  26694. <BitField start="17" size="3" name="CLKS" description="This field selects the number of clocks used for each conversion in Burst mode, and the number of bits of accuracy of the result in the LS bits of ADDR, between 11 clocks (10 bits) and 4 clocks (3 bits).">
  26695. <Enum name="11_CLOCKS_10_BITS" start="0x0" description="11 clocks / 10 bits" />
  26696. <Enum name="10_CLOCKS_9_BITS" start="0x1" description="10 clocks / 9 bits" />
  26697. <Enum name="9_CLOCKS_8_BITS" start="0x2" description="9 clocks / 8 bits" />
  26698. <Enum name="8_CLOCKS_7_BITS" start="0x3" description="8 clocks / 7 bits" />
  26699. <Enum name="7_CLOCKS_6_BITS" start="0x4" description="7 clocks / 6 bits" />
  26700. <Enum name="6_CLOCKS_5_BITS" start="0x5" description="6 clocks / 5 bits" />
  26701. <Enum name="5_CLOCKS_4_BITS" start="0x6" description="5 clocks / 4 bits" />
  26702. <Enum name="4_CLOCKS_3_BITS" start="0x7" description="4 clocks / 3 bits" />
  26703. </BitField>
  26704. <BitField start="20" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26705. <BitField start="21" size="1" name="PDN" description="Power mode">
  26706. <Enum name="POWERDOWN" start="0" description="The A/D converter is in Power-down mode." />
  26707. <Enum name="RUNNING" start="1" description="The A/D converter is operational." />
  26708. </BitField>
  26709. <BitField start="22" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26710. <BitField start="24" size="3" name="START" description="When the BURST bit is 0, these bits control whether and when an A/D conversion is started (also see Figure 56):">
  26711. <Enum name="NO_START" start="0x0" description="No start (this value should be used when clearing PDN to 0)." />
  26712. <Enum name="START_CONVERSION_NOW" start="0x1" description="Start conversion now." />
  26713. <Enum name="CTOUT_15" start="0x2" description="Start conversion when the edge selected by bit 27 occurs on CTOUT_15 (combined timer output 15)." />
  26714. <Enum name="CTOUT_8" start="0x3" description="Start conversion when the edge selected by bit 27 occurs on CTOUT_8 (combined timer output 8)." />
  26715. <Enum name="ADCTRIG0" start="0x4" description="Start conversion when the edge selected by bit 27 occurs on ADCTRIG0 input." />
  26716. <Enum name="ADCTRIG1" start="0x5" description="Start conversion when the edge selected by bit 27 occurs on ADCTRIG1 input." />
  26717. <Enum name="MCOA2" start="0x6" description="Start conversion when the edge selected by bit 27 occurs on Motocon PWM output MCOA2." />
  26718. <Enum name="RESERVED_" start="0x7" description="Reserved." />
  26719. </BitField>
  26720. <BitField start="27" size="1" name="EDGE" description="This bit is significant only when the START field contains 0x2 -0x6. In these cases:">
  26721. <Enum name="RISING" start="0" description="Start conversion on a rising edge on the selected signal." />
  26722. <Enum name="FALLING" start="1" description="Start conversion on a falling edge on the selected signal." />
  26723. </BitField>
  26724. <BitField start="28" size="4" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  26725. </Register>
  26726. <Register start="+0x004" size="4" name="GDR" access="ReadOnly" description="A/D Global Data Register. Contains the result of the most recent A/D conversion." reset_value="0" reset_mask="0x00000000">
  26727. <BitField start="0" size="6" name="RESERVED" description="Reserved. These bits always read as zeroes." />
  26728. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn pin selected by the SEL field, divided by the reference voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VSSA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26729. <BitField start="16" size="8" name="RESERVED" description="Reserved. These bits always read as zeroes." />
  26730. <BitField start="24" size="3" name="CHN" description="These bits contain the channel from which the LS bits were converted." />
  26731. <BitField start="27" size="3" name="RESERVED" description="Reserved. These bits always read as zeroes." />
  26732. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits." />
  26733. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an analog-to-digital conversion completes. It is cleared when this register is read and when the AD0/1CR register is written. If the AD0/1CR is written while a conversion is still in progress, this bit is set and a new conversion is started." />
  26734. </Register>
  26735. <Register start="+0x00C" size="4" name="INTEN" access="Read/Write" description="A/D Interrupt Enable Register. This register contains enable bits that allow the DONE flag of each A/D channel to be included or excluded from contributing to the generation of an A/D interrupt." reset_value="0x00000100" reset_mask="0xFFFFFFFF">
  26736. <BitField start="0" size="8" name="ADINTEN" description="These bits allow control over which A/D channels generate interrupts for conversion completion. When bit 0 is one, completion of a conversion on A/D channel 0 will generate an interrupt, when bit 1 is one, completion of a conversion on A/D channel 1 will generate an interrupt, etc." />
  26737. <BitField start="8" size="1" name="ADGINTEN" description="When 1, enables the global DONE flag in ADDR to generate an interrupt. When 0, only the individual A/D channels enabled by ADINTEN 7:0 will generate interrupts." />
  26738. <BitField start="9" size="23" name="RESERVED" description="Reserved. Always 0." />
  26739. </Register>
  26740. <Register start="+0x010+0" size="4" name="DR[0]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26741. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26742. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26743. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26744. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26745. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26746. </Register>
  26747. <Register start="+0x010+4" size="4" name="DR[1]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26748. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26749. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26750. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26751. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26752. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26753. </Register>
  26754. <Register start="+0x010+8" size="4" name="DR[2]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26755. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26756. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26757. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26758. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26759. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26760. </Register>
  26761. <Register start="+0x010+12" size="4" name="DR[3]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26762. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26763. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26764. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26765. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26766. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26767. </Register>
  26768. <Register start="+0x010+16" size="4" name="DR[4]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26769. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26770. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26771. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26772. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26773. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26774. </Register>
  26775. <Register start="+0x010+20" size="4" name="DR[5]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26776. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26777. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26778. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26779. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26780. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26781. </Register>
  26782. <Register start="+0x010+24" size="4" name="DR[6]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26783. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26784. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26785. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26786. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26787. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26788. </Register>
  26789. <Register start="+0x010+28" size="4" name="DR[7]" access="ReadOnly" description="A/D Channel Data Register. This register contains the result of the most recent conversion completed on channel n." reset_value="0" reset_mask="0xFFFFFFFF">
  26790. <BitField start="0" size="6" name="RESERVED" description="Reserved. Always 0." />
  26791. <BitField start="6" size="10" name="V_VREF" description="When DONE is 1, this field contains a binary fraction representing the voltage on the ADCn input pin selected in Table 727, divided by the voltage on the VDDA pin. Zero in the field indicates that the voltage on the ADCn input pin was less than, equal to, or close to that on VDDA, while 0x3FF indicates that the voltage on ADCn input pin was close to, equal to, or greater than that on VDDA." />
  26792. <BitField start="16" size="14" name="RESERVED" description="Reserved. Always 0." />
  26793. <BitField start="30" size="1" name="OVERRUN" description="This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the V_VREF bits in this register.This bit is cleared by reading this register." />
  26794. <BitField start="31" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read." />
  26795. </Register>
  26796. <Register start="+0x030" size="4" name="STAT" access="ReadOnly" description="A/D Status Register. This register contains DONE and OVERRUN flags for all of the A/D channels, as well as the A/D interrupt flag." reset_value="0" reset_mask="0xFFFFFFFF">
  26797. <BitField start="0" size="8" name="DONE" description="These bits mirror the DONE status flags that appear in the result register for each A/D channel." />
  26798. <BitField start="8" size="8" name="OVERUN" description="These bits mirror the OVERRRUN status flags that appear in the result register for each A/D channel. Reading ADSTAT allows checking the status of all A/D channels simultaneously." />
  26799. <BitField start="16" size="1" name="ADINT" description="This bit is the A/D interrupt flag. It is one when any of the individual A/D channel Done flags is asserted and enabled to contribute to the A/D interrupt via the ADINTEN register." />
  26800. <BitField start="17" size="15" name="RESERVED" description="Reserved. Always 0." />
  26801. </Register>
  26802. </RegisterGroup>
  26803. <RegisterGroup name="ADCHS" start="0x400F0000" description="12-bit Analog-to-Digital Converter High-Speed (ADCHS)">
  26804. <Register start="+0x0000" size="4" name="FLUSH" access="WriteOnly" description="Flushes FIFO" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26805. <BitField start="0" size="1" name="FIFO_FLUSH" description="1= fifo is cleared" />
  26806. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  26807. </Register>
  26808. <Register start="+0x0004" size="4" name="DMA_REQ" access="Read/Write" description="Set or clear DMA write request" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  26809. <BitField start="0" size="1" name="DMA_REQ_WR" description="1 = Dma_req_wr is set (initially used to fill second table), 0 = Dma_req_wr is cleared" />
  26810. <BitField start="1" size="31" name="RESERVED" description="Reserved." />
  26811. </Register>
  26812. <Register start="+0x0008" size="4" name="FIFO_STS" access="ReadOnly" description="Indicates FIFO fill level status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26813. <BitField start="0" size="5" name="LEVEL" description="0 = FIFO is empty 1...15 = FIFO is partially full 16 = FIFO is full" />
  26814. <BitField start="5" size="27" name="RESERVED" description="Reserved." />
  26815. </Register>
  26816. <Register start="+0x000C" size="4" name="FIFO_CFG" access="Read/Write" description="Configures FIFO fill level that triggers interrupt and packing 1 or 2 samples per word." reset_value="0x00000010" reset_mask="0xFFFFFFFF">
  26817. <BitField start="0" size="1" name="PACKED_READ" description="0 = one sample is packed in one 32-bit read cycle 1 = two samples are packed in one 32-bit read cycle" />
  26818. <BitField start="1" size="5" name="LEVEL" description="When the FIFO contains more or equal than FIFO_LEVEL samples interrupt flag FIFO_FULL interrupt will be set and DMA_Read_Req will be raised." />
  26819. <BitField start="6" size="26" name="RESERVED" description="Reserved" />
  26820. </Register>
  26821. <Register start="+0x0010" size="4" name="TRIGGER" access="WriteOnly" description="Enable software trigger to start descriptor processing" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26822. <BitField start="0" size="1" name="SW_TRIGGER" description="Auto cleared" />
  26823. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  26824. </Register>
  26825. <Register start="+0x0014" size="4" name="DSCR_STS" access="Read/Write" description="Indicates active descriptor table and descriptor entry" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26826. <BitField start="0" size="1" name="ACT_TABLE" description="0 = table 0 is active 1 = table 1 is active." />
  26827. <BitField start="1" size="3" name="ACT_DESCRIPTOR" description="ID of the descriptor that is active." />
  26828. <BitField start="4" size="28" name="RESERVED" description="Reserved" />
  26829. </Register>
  26830. <Register start="+0x0018" size="4" name="POWER_DOWN" access="Read/Write" description="Set or clear power down mode" reset_value="0x00000001" reset_mask="0xFFFFFFFF">
  26831. <BitField start="0" size="1" name="PD_CTRL" description="0 = disable power down mode. Register holds value until set by writing 1 to this bit or by descriptor processor when descriptor field POWER_DOWN is set. 1 = enable power down mode. Register holds value until cleared by writing 0 to this bit or by descriptor processor when waking up RECOVERY_TIME before a conversion." />
  26832. <BitField start="1" size="31" name="RESERVED" description="Reserved" />
  26833. </Register>
  26834. <Register start="+0x001C" size="4" name="CONFIG" access="Read/Write" description="Configures external trigger mode, store channel ID in FIFO and walk-up recovery time from power down." reset_value="0x00002400" reset_mask="0xFFFFFFFF">
  26835. <BitField start="0" size="2" name="TRIGGER__MASK" description="00 = triggers off 01 = software trigger only 10 = external trigger only 11 = both triggers allowed" />
  26836. <BitField start="2" size="2" name="TRIGGER_MODE" description="00 = rising external trigger 01 = falling external trigger 10 = low external trigger 11 = high external trigger" />
  26837. <BitField start="4" size="1" name="TRIGGER_SYNC" description="0 = do not synchronize external trigger input 1 = synchronize external trigger input" />
  26838. <BitField start="5" size="1" name="CHANNEL_ID_EN" description="0 = do not add channel ID to FIFO output data 1 = add channel ID to FIFO output data" />
  26839. <BitField start="6" size="8" name="RECOVERY_TIME" description="ADC recovery time from power down" />
  26840. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  26841. </Register>
  26842. <Register start="+0x0020" size="4" name="THR_A" access="Read/Write" description="Configures window comparator A levels." reset_value="0x0FFF0000" reset_mask="0xFFFFFFFF">
  26843. <BitField start="0" size="12" name="THR_LOW_A" description="Low Compare Threshold Register A: Contains the lower threshold level for automatic threshold comparison for any channels linked to threshold pair A." />
  26844. <BitField start="16" size="12" name="THR_HIGH_A" description="High Compare Threshold Register A: Contains the upper threshold level for automatic threshold comparison for any channels linked to threshold pair A." />
  26845. <BitField start="28" size="4" name="RESERVED" description="Reserved." />
  26846. </Register>
  26847. <Register start="+0x0024" size="4" name="THR_B" access="Read/Write" description="Configures window comparator B levels." reset_value="0x0FFF0000" reset_mask="0xFFFFFFFF">
  26848. <BitField start="0" size="12" name="THR_LOW_B" description="Low Compare Threshold Register B: Contains the lower threshold level for automatic threshold comparison for any channels linked to threshold pair A." />
  26849. <BitField start="16" size="12" name="THR_HIGH_B" description="High Compare Threshold Register B: Contains the upper threshold level for automatic threshold comparison for any channels linked to threshold pair A." />
  26850. <BitField start="28" size="4" name="RESERVED" description="Reserved." />
  26851. </Register>
  26852. <Register start="+0x0028+0" size="4" name="LAST_SAMPLE[0]" access="ReadOnly" description="Contains last converted sample of input M [M=0..5) and result of window comparator." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26853. <BitField start="0" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion on this channel completes. This bit is cleared whenever this register is read." />
  26854. <BitField start="1" size="1" name="OVERRUN" description="This bit will be set to a 1 if a new conversion on this channel completes and overwrites the previous contents of the RESULT field before it has been read - i.e. while the DONE bit is set. This bit is cleared, along with the DONE bit, whenever this register is read. This bit (in any of the registers) will cause an overrun interrupt request to be asserted if the overrun interrupt is enabled." />
  26855. <BitField start="2" size="2" name="THCMP_RANGE" description="Threshold Range Comparison result 00: In Range 01: Below Range 10: Above Range 11: Reserved" />
  26856. <BitField start="4" size="2" name="THCMP_CROSS" description="Threshold Crossing Comparison result 00: No Threshold Crossing detected 01: Downward Threshold Crossing detected 10: Upward Threshold Crossing detected 11: Reserved" />
  26857. <BitField start="6" size="12" name="SAMPLE" description="12-Bit value of last converted sample for this channel" />
  26858. <BitField start="17" size="4" name="RESERVED" description="Reserved" />
  26859. <BitField start="21" size="11" name="RESERVED" description="Reserved" />
  26860. </Register>
  26861. <Register start="+0x0028+4" size="4" name="LAST_SAMPLE[1]" access="ReadOnly" description="Contains last converted sample of input M [M=0..5) and result of window comparator." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26862. <BitField start="0" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion on this channel completes. This bit is cleared whenever this register is read." />
  26863. <BitField start="1" size="1" name="OVERRUN" description="This bit will be set to a 1 if a new conversion on this channel completes and overwrites the previous contents of the RESULT field before it has been read - i.e. while the DONE bit is set. This bit is cleared, along with the DONE bit, whenever this register is read. This bit (in any of the registers) will cause an overrun interrupt request to be asserted if the overrun interrupt is enabled." />
  26864. <BitField start="2" size="2" name="THCMP_RANGE" description="Threshold Range Comparison result 00: In Range 01: Below Range 10: Above Range 11: Reserved" />
  26865. <BitField start="4" size="2" name="THCMP_CROSS" description="Threshold Crossing Comparison result 00: No Threshold Crossing detected 01: Downward Threshold Crossing detected 10: Upward Threshold Crossing detected 11: Reserved" />
  26866. <BitField start="6" size="12" name="SAMPLE" description="12-Bit value of last converted sample for this channel" />
  26867. <BitField start="17" size="4" name="RESERVED" description="Reserved" />
  26868. <BitField start="21" size="11" name="RESERVED" description="Reserved" />
  26869. </Register>
  26870. <Register start="+0x0028+8" size="4" name="LAST_SAMPLE[2]" access="ReadOnly" description="Contains last converted sample of input M [M=0..5) and result of window comparator." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26871. <BitField start="0" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion on this channel completes. This bit is cleared whenever this register is read." />
  26872. <BitField start="1" size="1" name="OVERRUN" description="This bit will be set to a 1 if a new conversion on this channel completes and overwrites the previous contents of the RESULT field before it has been read - i.e. while the DONE bit is set. This bit is cleared, along with the DONE bit, whenever this register is read. This bit (in any of the registers) will cause an overrun interrupt request to be asserted if the overrun interrupt is enabled." />
  26873. <BitField start="2" size="2" name="THCMP_RANGE" description="Threshold Range Comparison result 00: In Range 01: Below Range 10: Above Range 11: Reserved" />
  26874. <BitField start="4" size="2" name="THCMP_CROSS" description="Threshold Crossing Comparison result 00: No Threshold Crossing detected 01: Downward Threshold Crossing detected 10: Upward Threshold Crossing detected 11: Reserved" />
  26875. <BitField start="6" size="12" name="SAMPLE" description="12-Bit value of last converted sample for this channel" />
  26876. <BitField start="17" size="4" name="RESERVED" description="Reserved" />
  26877. <BitField start="21" size="11" name="RESERVED" description="Reserved" />
  26878. </Register>
  26879. <Register start="+0x0028+12" size="4" name="LAST_SAMPLE[3]" access="ReadOnly" description="Contains last converted sample of input M [M=0..5) and result of window comparator." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26880. <BitField start="0" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion on this channel completes. This bit is cleared whenever this register is read." />
  26881. <BitField start="1" size="1" name="OVERRUN" description="This bit will be set to a 1 if a new conversion on this channel completes and overwrites the previous contents of the RESULT field before it has been read - i.e. while the DONE bit is set. This bit is cleared, along with the DONE bit, whenever this register is read. This bit (in any of the registers) will cause an overrun interrupt request to be asserted if the overrun interrupt is enabled." />
  26882. <BitField start="2" size="2" name="THCMP_RANGE" description="Threshold Range Comparison result 00: In Range 01: Below Range 10: Above Range 11: Reserved" />
  26883. <BitField start="4" size="2" name="THCMP_CROSS" description="Threshold Crossing Comparison result 00: No Threshold Crossing detected 01: Downward Threshold Crossing detected 10: Upward Threshold Crossing detected 11: Reserved" />
  26884. <BitField start="6" size="12" name="SAMPLE" description="12-Bit value of last converted sample for this channel" />
  26885. <BitField start="17" size="4" name="RESERVED" description="Reserved" />
  26886. <BitField start="21" size="11" name="RESERVED" description="Reserved" />
  26887. </Register>
  26888. <Register start="+0x0028+16" size="4" name="LAST_SAMPLE[4]" access="ReadOnly" description="Contains last converted sample of input M [M=0..5) and result of window comparator." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26889. <BitField start="0" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion on this channel completes. This bit is cleared whenever this register is read." />
  26890. <BitField start="1" size="1" name="OVERRUN" description="This bit will be set to a 1 if a new conversion on this channel completes and overwrites the previous contents of the RESULT field before it has been read - i.e. while the DONE bit is set. This bit is cleared, along with the DONE bit, whenever this register is read. This bit (in any of the registers) will cause an overrun interrupt request to be asserted if the overrun interrupt is enabled." />
  26891. <BitField start="2" size="2" name="THCMP_RANGE" description="Threshold Range Comparison result 00: In Range 01: Below Range 10: Above Range 11: Reserved" />
  26892. <BitField start="4" size="2" name="THCMP_CROSS" description="Threshold Crossing Comparison result 00: No Threshold Crossing detected 01: Downward Threshold Crossing detected 10: Upward Threshold Crossing detected 11: Reserved" />
  26893. <BitField start="6" size="12" name="SAMPLE" description="12-Bit value of last converted sample for this channel" />
  26894. <BitField start="17" size="4" name="RESERVED" description="Reserved" />
  26895. <BitField start="21" size="11" name="RESERVED" description="Reserved" />
  26896. </Register>
  26897. <Register start="+0x0028+20" size="4" name="LAST_SAMPLE[5]" access="ReadOnly" description="Contains last converted sample of input M [M=0..5) and result of window comparator." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26898. <BitField start="0" size="1" name="DONE" description="This bit is set to 1 when an A/D conversion on this channel completes. This bit is cleared whenever this register is read." />
  26899. <BitField start="1" size="1" name="OVERRUN" description="This bit will be set to a 1 if a new conversion on this channel completes and overwrites the previous contents of the RESULT field before it has been read - i.e. while the DONE bit is set. This bit is cleared, along with the DONE bit, whenever this register is read. This bit (in any of the registers) will cause an overrun interrupt request to be asserted if the overrun interrupt is enabled." />
  26900. <BitField start="2" size="2" name="THCMP_RANGE" description="Threshold Range Comparison result 00: In Range 01: Below Range 10: Above Range 11: Reserved" />
  26901. <BitField start="4" size="2" name="THCMP_CROSS" description="Threshold Crossing Comparison result 00: No Threshold Crossing detected 01: Downward Threshold Crossing detected 10: Upward Threshold Crossing detected 11: Reserved" />
  26902. <BitField start="6" size="12" name="SAMPLE" description="12-Bit value of last converted sample for this channel" />
  26903. <BitField start="17" size="4" name="RESERVED" description="Reserved" />
  26904. <BitField start="21" size="11" name="RESERVED" description="Reserved" />
  26905. </Register>
  26906. <Register start="+0x0104" size="4" name="ADC_SPEED" access="Read/Write" description="ADC speed control" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26907. <BitField start="0" size="4" name="DGEC0" description="Speed0" />
  26908. <BitField start="4" size="4" name="DGEC1" description="Speed1" />
  26909. <BitField start="8" size="4" name="DGEC2" description="Speed2" />
  26910. <BitField start="12" size="4" name="DGEC3" description="Speed3" />
  26911. <BitField start="16" size="4" name="DGEC4" description="Speed4" />
  26912. <BitField start="20" size="4" name="DGEC5" description="Speed5" />
  26913. <BitField start="24" size="8" name="RESERVED" description="Reserved" />
  26914. </Register>
  26915. <Register start="+0x0108" size="4" name="POWER_CONTROL" access="Read/Write" description="Configures ADC power vs. speed, DC-in biasing, output format and power gating." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  26916. <BitField start="0" size="4" name="CRS" description="current setting for power versus speed programming" />
  26917. <BitField start="4" size="6" name="DCINNEG" description="AC-DC coupling selection 0 = No dc bias 1 = DC bias on vin_neg side" />
  26918. <BitField start="10" size="6" name="DCINPOS" description="AC-DC coupling selection 0 = No dc bias 1 = DC bias on vin_pos side" />
  26919. <BitField start="16" size="1" name="TWOS" description="Output data format selection 0 = offset binary 1 = two's complement" />
  26920. <BitField start="17" size="1" name="POWER_SWITCH" description="0 = ADC is powered down 1 = ADC is active" />
  26921. <BitField start="18" size="1" name="BGAP_SWITCH" description="0 = ADC band gap reference is powered down 1 = ADC band gap reference is active" />
  26922. <BitField start="19" size="13" name="RESERVED" description="Reserved" />
  26923. </Register>
  26924. <Register start="+0x0200+0" size="4" name="FIFO_OUTPUT[0]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26925. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26926. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26927. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26928. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26929. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26930. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26931. </Register>
  26932. <Register start="+0x0200+4" size="4" name="FIFO_OUTPUT[1]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26933. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26934. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26935. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26936. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26937. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26938. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26939. </Register>
  26940. <Register start="+0x0200+8" size="4" name="FIFO_OUTPUT[2]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26941. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26942. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26943. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26944. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26945. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26946. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26947. </Register>
  26948. <Register start="+0x0200+12" size="4" name="FIFO_OUTPUT[3]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26949. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26950. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26951. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26952. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26953. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26954. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26955. </Register>
  26956. <Register start="+0x0200+16" size="4" name="FIFO_OUTPUT[4]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26957. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26958. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26959. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26960. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26961. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26962. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26963. </Register>
  26964. <Register start="+0x0200+20" size="4" name="FIFO_OUTPUT[5]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26965. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26966. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26967. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26968. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26969. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26970. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26971. </Register>
  26972. <Register start="+0x0200+24" size="4" name="FIFO_OUTPUT[6]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26973. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26974. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26975. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26976. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26977. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26978. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26979. </Register>
  26980. <Register start="+0x0200+28" size="4" name="FIFO_OUTPUT[7]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26981. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26982. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26983. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26984. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26985. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26986. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26987. </Register>
  26988. <Register start="+0x0200+32" size="4" name="FIFO_OUTPUT[8]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26989. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26990. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26991. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  26992. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  26993. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  26994. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  26995. </Register>
  26996. <Register start="+0x0200+36" size="4" name="FIFO_OUTPUT[9]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  26997. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  26998. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  26999. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27000. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27001. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27002. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27003. </Register>
  27004. <Register start="+0x0200+40" size="4" name="FIFO_OUTPUT[10]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  27005. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  27006. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  27007. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27008. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27009. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27010. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27011. </Register>
  27012. <Register start="+0x0200+44" size="4" name="FIFO_OUTPUT[11]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  27013. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  27014. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  27015. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27016. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27017. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27018. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27019. </Register>
  27020. <Register start="+0x0200+48" size="4" name="FIFO_OUTPUT[12]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  27021. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  27022. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  27023. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27024. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27025. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27026. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27027. </Register>
  27028. <Register start="+0x0200+52" size="4" name="FIFO_OUTPUT[13]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  27029. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  27030. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  27031. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27032. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27033. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27034. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27035. </Register>
  27036. <Register start="+0x0200+56" size="4" name="FIFO_OUTPUT[14]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  27037. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  27038. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  27039. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27040. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27041. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27042. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27043. </Register>
  27044. <Register start="+0x0200+60" size="4" name="FIFO_OUTPUT[15]" access="ReadOnly" description="FIFO output mapped to 16 consecutive address locations. An output contains the value and input channel ID of one or two converted samples" reset_value="0x00008000" reset_mask="0xFFFFFFFF">
  27045. <BitField start="0" size="12" name="SAMPLE" description="Value of first converted sample" />
  27046. <BitField start="12" size="3" name="CHAN_ID" description="Channel number of first converted sample: 000: channel _0 or CHANNEL_ID_EN =0 001: channel _1 010: channel _2 011: channel _3 100: channel _4 101: channel _5 110: reserved 111: recovery_ error" />
  27047. <BitField start="15" size="1" name="EMPTY" description="0: FIFO not empty 1: FIFO empty" />
  27048. <BitField start="16" size="12" name="SAMPLE2" description="Value of second converted sample. This field is only valid if PACKED_READ is set else it is 0x0" />
  27049. <BitField start="28" size="3" name="CHAN_ID2" description="Channel number of second converted sample This field is only valid if CHANNEL_ID_EN and PACKED_READ are set else it is 0x0" />
  27050. <BitField start="31" size="1" name="EMPTY2" description="0: FIFO not empty 1: FIFO empty and PACKED_READ is set" />
  27051. </Register>
  27052. <Register start="+0x0300+0" size="4" name="DESCRIPTOR0_[0]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27053. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27054. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27055. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27056. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27057. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27058. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27059. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27060. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27061. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27062. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27063. </Register>
  27064. <Register start="+0x0300+4" size="4" name="DESCRIPTOR0_[1]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27065. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27066. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27067. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27068. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27069. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27070. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27071. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27072. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27073. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27074. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27075. </Register>
  27076. <Register start="+0x0300+8" size="4" name="DESCRIPTOR0_[2]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27077. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27078. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27079. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27080. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27081. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27082. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27083. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27084. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27085. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27086. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27087. </Register>
  27088. <Register start="+0x0300+12" size="4" name="DESCRIPTOR0_[3]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27089. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27090. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27091. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27092. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27093. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27094. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27095. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27096. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27097. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27098. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27099. </Register>
  27100. <Register start="+0x0300+16" size="4" name="DESCRIPTOR0_[4]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27101. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27102. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27103. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27104. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27105. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27106. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27107. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27108. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27109. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27110. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27111. </Register>
  27112. <Register start="+0x0300+20" size="4" name="DESCRIPTOR0_[5]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27113. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27114. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27115. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27116. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27117. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27118. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27119. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27120. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27121. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27122. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27123. </Register>
  27124. <Register start="+0x0300+24" size="4" name="DESCRIPTOR0_[6]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27125. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27126. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27127. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27128. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27129. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27130. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27131. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27132. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27133. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27134. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27135. </Register>
  27136. <Register start="+0x0300+28" size="4" name="DESCRIPTOR0_[7]" access="Read/Write" description="Table 0 descriptor n, n= 0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27137. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27138. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27139. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27140. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27141. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27142. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27143. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27144. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27145. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27146. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27147. </Register>
  27148. <Register start="+0x0320+0" size="4" name="DESCRIPTOR1_[0]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27149. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27150. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27151. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27152. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27153. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27154. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27155. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27156. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27157. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27158. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27159. </Register>
  27160. <Register start="+0x0320+4" size="4" name="DESCRIPTOR1_[1]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27161. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27162. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27163. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27164. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27165. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27166. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27167. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27168. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27169. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27170. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27171. </Register>
  27172. <Register start="+0x0320+8" size="4" name="DESCRIPTOR1_[2]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27173. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27174. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27175. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27176. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27177. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27178. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27179. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27180. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27181. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27182. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27183. </Register>
  27184. <Register start="+0x0320+12" size="4" name="DESCRIPTOR1_[3]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27185. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27186. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27187. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27188. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27189. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27190. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27191. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27192. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27193. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27194. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27195. </Register>
  27196. <Register start="+0x0320+16" size="4" name="DESCRIPTOR1_[4]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27197. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27198. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27199. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27200. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27201. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27202. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27203. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27204. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27205. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27206. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27207. </Register>
  27208. <Register start="+0x0320+20" size="4" name="DESCRIPTOR1_[5]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27209. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27210. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27211. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27212. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27213. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27214. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27215. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27216. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27217. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27218. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27219. </Register>
  27220. <Register start="+0x0320+24" size="4" name="DESCRIPTOR1_[6]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27221. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27222. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27223. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27224. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27225. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27226. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27227. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27228. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27229. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27230. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27231. </Register>
  27232. <Register start="+0x0320+28" size="4" name="DESCRIPTOR1_[7]" access="Read/Write" description="Table 1 descriptors n, n=0 to 7" reset_value="0x000090E0" reset_mask="0xFFFFFFFF">
  27233. <BitField start="0" size="3" name="CHANNEL_NR" description="0: convert input 0 1: convert input 1 2: convert input 2 3: convert input 3 4: convert input 4 5: convert input 5 6,7: reserved" />
  27234. <BitField start="3" size="1" name="HALT" description="0: After this descriptor continue with the next descriptor. 1: halt after this descriptor is processed. Restart at a new trigger." />
  27235. <BitField start="4" size="1" name="INTERRUPT" description="1: Raise interrupt when ADC result is available" />
  27236. <BitField start="5" size="1" name="POWER_DOWN" description="1: Power down after this conversion." />
  27237. <BitField start="6" size="2" name="BRANCH" description="00: Continue with next descriptor (wraps around after top). 01: Branch to the first descriptor in this table. 10: Swap tables and branch to the first descriptor of the new table. 11: reserved (do not store sample). Continue with next descriptor (wraps around after top)." />
  27238. <BitField start="8" size="14" name="MATCH_VALUE" description="Evaluate this descriptor when descriptor timer value is equal to match value." />
  27239. <BitField start="22" size="2" name="THRESHOLD_SEL" description="Indicates which threshold comparison level register set is to be used: 00: no comparison, 01: THR_A. 10: THR_B. 11: Reserved" />
  27240. <BitField start="24" size="1" name="RESET_TIMER" description="1: reset descriptor timer." />
  27241. <BitField start="25" size="6" name="RESERVED" description="Reserved" />
  27242. <BitField start="31" size="1" name="UPDATE_TABLE" description="1: Update table with all 8 descriptors of this table. Descriptors of this table that are written without this bit set are not updated until any descriptor of this table is written with this bit set. This field is write only. A read returns 0x0." />
  27243. </Register>
  27244. <Register start="+0x0F00" size="4" name="CLR_EN0" access="WriteOnly" description="Interrupt 0 clear mask" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27245. <BitField start="0" size="7" name="CEN0" description="Interrupt clear enable" />
  27246. <BitField start="7" size="25" name="RESERVED" description="Reserved" />
  27247. </Register>
  27248. <Register start="+0x0F04" size="4" name="SET_EN0" access="WriteOnly" description="Interrupt 0 set mask" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27249. <BitField start="0" size="7" name="SEN0" description="Interrupt set enable" />
  27250. <BitField start="7" size="25" name="RESERVED" description="Reserved" />
  27251. </Register>
  27252. <Register start="+0x0F08" size="4" name="MASK0" access="ReadOnly" description="Interrupt 0 mask" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27253. <BitField start="0" size="7" name="M0" description="Interrupt enable" />
  27254. <BitField start="7" size="25" name="RESERVED" description="Reserved" />
  27255. </Register>
  27256. <Register start="+0x0F0C" size="4" name="STATUS0" access="ReadOnly" description="Interrupt 0 status. Interrupt 0 contains FIFO fill level, descriptor status and ADC range under/overflow" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27257. <BitField start="0" size="1" name="FIFO_FULL" description="0: number of samples in FIFO less than or equal to FIFO_LEVEL 1: number of samples in FIFO is more than FIFO_LEVEL" />
  27258. <BitField start="1" size="1" name="FIFO_EMPTY" description="0: FIFO is not empty 1: FIFO is empty" />
  27259. <BitField start="2" size="1" name="FIFO_OVERFLOW" description="FIFO was full; conversion sample is not stored and lost" />
  27260. <BitField start="3" size="1" name="DSCR_DONE" description="The descriptor INTERRUPT field was enabled and its sample is converted." />
  27261. <BitField start="4" size="1" name="DSCR_ERROR" description="The ADC was not fully woken up when a sample was converted and the conversion results is unreliable" />
  27262. <BitField start="5" size="1" name="ADC_OVF" description="Converted sample value was over range of the 12 bit output code." />
  27263. <BitField start="6" size="1" name="ADC_UNF" description="Converted sample value was under range of the 12 bit output code." />
  27264. <BitField start="7" size="25" name="RESERVED" description="Reserved" />
  27265. </Register>
  27266. <Register start="+0x0F10" size="4" name="CLR_STAT0" access="WriteOnly" description="Interrupt 0 clear status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27267. <BitField start="0" size="7" name="CSTAT0" description="Interrupt clear status" />
  27268. <BitField start="7" size="25" name="RESERVED" description="Reserved" />
  27269. </Register>
  27270. <Register start="+0x0F14" size="4" name="SET_STAT0" access="WriteOnly" description="Interrupt 0 set status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27271. <BitField start="0" size="7" name="SSTAT0" description="Interrupt set status" />
  27272. <BitField start="7" size="25" name="RESERVED" description="Reserved" />
  27273. </Register>
  27274. <Register start="+0x0F20" size="4" name="CLR_EN1" access="WriteOnly" description="Interrupt 1 mask clear enable." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27275. <BitField start="0" size="30" name="CEN1" description="Interrupt clear enable" />
  27276. <BitField start="30" size="2" name="RESERVED" description="Reserved" />
  27277. </Register>
  27278. <Register start="+0x0F24" size="4" name="SET_EN1" access="WriteOnly" description="Interrupt 1 mask set enable" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27279. <BitField start="0" size="30" name="SEN1" description="Interrupt set enable" />
  27280. <BitField start="30" size="2" name="RESERVED" description="Reserved" />
  27281. </Register>
  27282. <Register start="+0x0F28" size="4" name="MASK1" access="ReadOnly" description="Interrupt 1 mask" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27283. <BitField start="0" size="30" name="M1" description="Interrupt enable" />
  27284. <BitField start="30" size="2" name="RESERVED" description="Reserved" />
  27285. </Register>
  27286. <Register start="+0x0F2C" size="4" name="STATUS1" access="ReadOnly" description="Interrupt 1 status. Interrupt 1 contains window comparator results and register last LAST_SAMPLE[M] overrun." reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27287. <BitField start="0" size="1" name="THCMP_BRANGE0" description="Input channel 0 result below range" />
  27288. <BitField start="1" size="1" name="THCMP_ARANGE0" description="Input channel 0 result above range" />
  27289. <BitField start="2" size="1" name="THCMP_DCROSS0" description="Input channel 0 result downward threshold crossing detected" />
  27290. <BitField start="3" size="1" name="THCMP_UCROSS0" description="Input channel 0 result upward threshold crossing detected" />
  27291. <BitField start="4" size="1" name="OVERRUN_0" description="A new conversion on channel m completed and has overwritten the previous contents of register LAST_SAMPLE [0] before it has been read" />
  27292. <BitField start="5" size="1" name="THCMP_BRANGE1" description="Input channel 1 result below range" />
  27293. <BitField start="6" size="1" name="THCMP_ARANGE1" description="Input channel 1 result above range" />
  27294. <BitField start="7" size="1" name="THCMP_DCROSS1" description="Input channel 1 result downward threshold crossing detected" />
  27295. <BitField start="8" size="1" name="THCMP_UCROSS1" description="Input channel 1 result upward threshold crossing detected" />
  27296. <BitField start="9" size="1" name="OVERRUN_1" description="A new conversion on channel m completed and has overwritten the previous contents of register LAST_SAMPLE [1] before it has been read" />
  27297. <BitField start="10" size="1" name="THCMP_BRANGE2" description="Input channel 2 result below range" />
  27298. <BitField start="11" size="1" name="THCMP_ARANGE2" description="Input channel 2 result above range" />
  27299. <BitField start="12" size="1" name="THCMP_DCROSS2" description="Input channel 2 result downward threshold crossing detected" />
  27300. <BitField start="13" size="1" name="THCMP_UCROSS2" description="Input channel 2 result upward threshold crossing detected" />
  27301. <BitField start="14" size="1" name="OVERRUN_2" description="A new conversion on channel m completed and has overwritten the previous contents of register LAST_SAMPLE [2] before it has been read" />
  27302. <BitField start="15" size="1" name="THCMP_BRANGE3" description="Input channel 3 result below range" />
  27303. <BitField start="16" size="1" name="THCMP_ARANGE3" description="Input channel 3 result above range" />
  27304. <BitField start="17" size="1" name="THCMP_DCROSS3" description="Input channel 3 result downward threshold crossing detected" />
  27305. <BitField start="18" size="1" name="THCMP_UCROSS3" description="Input channel 3 result upward threshold crossing detected" />
  27306. <BitField start="19" size="1" name="OVERRUN_3" description="A new conversion on channel m completed and has overwritten the previous contents of register LAST_SAMPLE [3] before it has been read" />
  27307. <BitField start="20" size="1" name="THCMP_BRANGE4" description="Input channel 4 result below range" />
  27308. <BitField start="21" size="1" name="THCMP_ARANGE4" description="Input channel 4 result above range" />
  27309. <BitField start="22" size="1" name="THCMP_DCROSS4" description="Input channel 4 result downward threshold crossing detected" />
  27310. <BitField start="23" size="1" name="THCMP_UCROSS4" description="Input channel 4 result upward threshold crossing detected" />
  27311. <BitField start="24" size="1" name="OVERRUN_4" description="A new conversion on channel m completed and has overwritten the previous contents of register LAST_SAMPLE [4] before it has been read" />
  27312. <BitField start="25" size="1" name="THCMP_BRANGE5" description="Input channel 5 result below range" />
  27313. <BitField start="26" size="1" name="THCMP_ARANGE5" description="Input channel 5 result above range" />
  27314. <BitField start="27" size="1" name="THCMP_DCROSS5" description="Input channel 5 result downward threshold crossing detected" />
  27315. <BitField start="28" size="1" name="THCMP_UCROSS5" description="Input channel 5 result upward threshold crossing detected" />
  27316. <BitField start="29" size="1" name="OVERRUN_5" description="A new conversion on channel m completed and has overwritten the previous contents of register LAST_SAMPLE [5] before it has been read" />
  27317. <BitField start="30" size="2" name="RESERVED" description="Reserved." />
  27318. </Register>
  27319. <Register start="+0x0F30" size="4" name="CLR_STAT1" access="WriteOnly" description="Interrupt 1 clear status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27320. <BitField start="0" size="30" name="CSTAT1" description="Interrupt clear status" />
  27321. <BitField start="30" size="2" name="RESERVED" description="Reserved." />
  27322. </Register>
  27323. <Register start="+0x0F34" size="4" name="SET_STAT1" access="WriteOnly" description="Interrupt 1 set status" reset_value="0x00000000" reset_mask="0xFFFFFFFF">
  27324. <BitField start="0" size="30" name="SSTAT1" description="Interrupt set status" />
  27325. <BitField start="30" size="2" name="RESERVED" description="Reserved." />
  27326. </Register>
  27327. </RegisterGroup>
  27328. <RegisterGroup name="GPIO_PORT" start="0x400F4000" description="GPIO port ">
  27329. <Register start="+0x0000+0" size="1" name="B[0]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27330. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27331. </Register>
  27332. <Register start="+0x0000+1" size="1" name="B[1]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27333. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27334. </Register>
  27335. <Register start="+0x0000+2" size="1" name="B[2]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27336. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27337. </Register>
  27338. <Register start="+0x0000+3" size="1" name="B[3]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27339. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27340. </Register>
  27341. <Register start="+0x0000+4" size="1" name="B[4]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27342. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27343. </Register>
  27344. <Register start="+0x0000+5" size="1" name="B[5]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27345. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27346. </Register>
  27347. <Register start="+0x0000+6" size="1" name="B[6]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27348. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27349. </Register>
  27350. <Register start="+0x0000+7" size="1" name="B[7]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27351. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27352. </Register>
  27353. <Register start="+0x0000+8" size="1" name="B[8]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27354. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27355. </Register>
  27356. <Register start="+0x0000+9" size="1" name="B[9]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27357. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27358. </Register>
  27359. <Register start="+0x0000+10" size="1" name="B[10]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27360. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27361. </Register>
  27362. <Register start="+0x0000+11" size="1" name="B[11]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27363. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27364. </Register>
  27365. <Register start="+0x0000+12" size="1" name="B[12]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27366. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27367. </Register>
  27368. <Register start="+0x0000+13" size="1" name="B[13]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27369. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27370. </Register>
  27371. <Register start="+0x0000+14" size="1" name="B[14]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27372. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27373. </Register>
  27374. <Register start="+0x0000+15" size="1" name="B[15]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27375. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27376. </Register>
  27377. <Register start="+0x0000+16" size="1" name="B[16]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27378. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27379. </Register>
  27380. <Register start="+0x0000+17" size="1" name="B[17]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27381. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27382. </Register>
  27383. <Register start="+0x0000+18" size="1" name="B[18]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27384. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27385. </Register>
  27386. <Register start="+0x0000+19" size="1" name="B[19]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27387. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27388. </Register>
  27389. <Register start="+0x0000+20" size="1" name="B[20]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27390. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27391. </Register>
  27392. <Register start="+0x0000+21" size="1" name="B[21]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27393. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27394. </Register>
  27395. <Register start="+0x0000+22" size="1" name="B[22]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27396. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27397. </Register>
  27398. <Register start="+0x0000+23" size="1" name="B[23]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27399. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27400. </Register>
  27401. <Register start="+0x0000+24" size="1" name="B[24]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27402. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27403. </Register>
  27404. <Register start="+0x0000+25" size="1" name="B[25]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27405. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27406. </Register>
  27407. <Register start="+0x0000+26" size="1" name="B[26]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27408. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27409. </Register>
  27410. <Register start="+0x0000+27" size="1" name="B[27]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27411. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27412. </Register>
  27413. <Register start="+0x0000+28" size="1" name="B[28]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27414. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27415. </Register>
  27416. <Register start="+0x0000+29" size="1" name="B[29]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27417. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27418. </Register>
  27419. <Register start="+0x0000+30" size="1" name="B[30]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27420. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27421. </Register>
  27422. <Register start="+0x0000+31" size="1" name="B[31]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27423. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27424. </Register>
  27425. <Register start="+0x0000+32" size="1" name="B[32]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27426. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27427. </Register>
  27428. <Register start="+0x0000+33" size="1" name="B[33]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27429. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27430. </Register>
  27431. <Register start="+0x0000+34" size="1" name="B[34]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27432. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27433. </Register>
  27434. <Register start="+0x0000+35" size="1" name="B[35]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27435. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27436. </Register>
  27437. <Register start="+0x0000+36" size="1" name="B[36]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27438. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27439. </Register>
  27440. <Register start="+0x0000+37" size="1" name="B[37]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27441. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27442. </Register>
  27443. <Register start="+0x0000+38" size="1" name="B[38]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27444. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27445. </Register>
  27446. <Register start="+0x0000+39" size="1" name="B[39]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27447. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27448. </Register>
  27449. <Register start="+0x0000+40" size="1" name="B[40]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27450. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27451. </Register>
  27452. <Register start="+0x0000+41" size="1" name="B[41]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27453. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27454. </Register>
  27455. <Register start="+0x0000+42" size="1" name="B[42]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27456. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27457. </Register>
  27458. <Register start="+0x0000+43" size="1" name="B[43]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27459. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27460. </Register>
  27461. <Register start="+0x0000+44" size="1" name="B[44]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27462. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27463. </Register>
  27464. <Register start="+0x0000+45" size="1" name="B[45]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27465. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27466. </Register>
  27467. <Register start="+0x0000+46" size="1" name="B[46]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27468. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27469. </Register>
  27470. <Register start="+0x0000+47" size="1" name="B[47]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27471. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27472. </Register>
  27473. <Register start="+0x0000+48" size="1" name="B[48]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27474. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27475. </Register>
  27476. <Register start="+0x0000+49" size="1" name="B[49]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27477. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27478. </Register>
  27479. <Register start="+0x0000+50" size="1" name="B[50]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27480. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27481. </Register>
  27482. <Register start="+0x0000+51" size="1" name="B[51]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27483. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27484. </Register>
  27485. <Register start="+0x0000+52" size="1" name="B[52]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27486. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27487. </Register>
  27488. <Register start="+0x0000+53" size="1" name="B[53]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27489. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27490. </Register>
  27491. <Register start="+0x0000+54" size="1" name="B[54]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27492. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27493. </Register>
  27494. <Register start="+0x0000+55" size="1" name="B[55]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27495. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27496. </Register>
  27497. <Register start="+0x0000+56" size="1" name="B[56]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27498. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27499. </Register>
  27500. <Register start="+0x0000+57" size="1" name="B[57]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27501. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27502. </Register>
  27503. <Register start="+0x0000+58" size="1" name="B[58]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27504. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27505. </Register>
  27506. <Register start="+0x0000+59" size="1" name="B[59]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27507. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27508. </Register>
  27509. <Register start="+0x0000+60" size="1" name="B[60]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27510. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27511. </Register>
  27512. <Register start="+0x0000+61" size="1" name="B[61]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27513. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27514. </Register>
  27515. <Register start="+0x0000+62" size="1" name="B[62]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27516. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27517. </Register>
  27518. <Register start="+0x0000+63" size="1" name="B[63]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27519. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27520. </Register>
  27521. <Register start="+0x0000+64" size="1" name="B[64]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27522. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27523. </Register>
  27524. <Register start="+0x0000+65" size="1" name="B[65]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27525. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27526. </Register>
  27527. <Register start="+0x0000+66" size="1" name="B[66]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27528. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27529. </Register>
  27530. <Register start="+0x0000+67" size="1" name="B[67]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27531. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27532. </Register>
  27533. <Register start="+0x0000+68" size="1" name="B[68]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27534. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27535. </Register>
  27536. <Register start="+0x0000+69" size="1" name="B[69]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27537. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27538. </Register>
  27539. <Register start="+0x0000+70" size="1" name="B[70]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27540. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27541. </Register>
  27542. <Register start="+0x0000+71" size="1" name="B[71]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27543. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27544. </Register>
  27545. <Register start="+0x0000+72" size="1" name="B[72]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27546. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27547. </Register>
  27548. <Register start="+0x0000+73" size="1" name="B[73]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27549. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27550. </Register>
  27551. <Register start="+0x0000+74" size="1" name="B[74]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27552. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27553. </Register>
  27554. <Register start="+0x0000+75" size="1" name="B[75]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27555. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27556. </Register>
  27557. <Register start="+0x0000+76" size="1" name="B[76]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27558. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27559. </Register>
  27560. <Register start="+0x0000+77" size="1" name="B[77]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27561. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27562. </Register>
  27563. <Register start="+0x0000+78" size="1" name="B[78]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27564. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27565. </Register>
  27566. <Register start="+0x0000+79" size="1" name="B[79]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27567. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27568. </Register>
  27569. <Register start="+0x0000+80" size="1" name="B[80]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27570. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27571. </Register>
  27572. <Register start="+0x0000+81" size="1" name="B[81]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27573. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27574. </Register>
  27575. <Register start="+0x0000+82" size="1" name="B[82]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27576. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27577. </Register>
  27578. <Register start="+0x0000+83" size="1" name="B[83]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27579. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27580. </Register>
  27581. <Register start="+0x0000+84" size="1" name="B[84]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27582. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27583. </Register>
  27584. <Register start="+0x0000+85" size="1" name="B[85]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27585. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27586. </Register>
  27587. <Register start="+0x0000+86" size="1" name="B[86]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27588. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27589. </Register>
  27590. <Register start="+0x0000+87" size="1" name="B[87]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27591. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27592. </Register>
  27593. <Register start="+0x0000+88" size="1" name="B[88]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27594. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27595. </Register>
  27596. <Register start="+0x0000+89" size="1" name="B[89]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27597. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27598. </Register>
  27599. <Register start="+0x0000+90" size="1" name="B[90]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27600. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27601. </Register>
  27602. <Register start="+0x0000+91" size="1" name="B[91]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27603. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27604. </Register>
  27605. <Register start="+0x0000+92" size="1" name="B[92]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27606. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27607. </Register>
  27608. <Register start="+0x0000+93" size="1" name="B[93]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27609. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27610. </Register>
  27611. <Register start="+0x0000+94" size="1" name="B[94]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27612. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27613. </Register>
  27614. <Register start="+0x0000+95" size="1" name="B[95]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27615. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27616. </Register>
  27617. <Register start="+0x0000+96" size="1" name="B[96]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27618. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27619. </Register>
  27620. <Register start="+0x0000+97" size="1" name="B[97]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27621. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27622. </Register>
  27623. <Register start="+0x0000+98" size="1" name="B[98]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27624. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27625. </Register>
  27626. <Register start="+0x0000+99" size="1" name="B[99]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27627. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27628. </Register>
  27629. <Register start="+0x0000+100" size="1" name="B[100]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27630. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27631. </Register>
  27632. <Register start="+0x0000+101" size="1" name="B[101]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27633. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27634. </Register>
  27635. <Register start="+0x0000+102" size="1" name="B[102]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27636. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27637. </Register>
  27638. <Register start="+0x0000+103" size="1" name="B[103]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27639. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27640. </Register>
  27641. <Register start="+0x0000+104" size="1" name="B[104]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27642. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27643. </Register>
  27644. <Register start="+0x0000+105" size="1" name="B[105]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27645. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27646. </Register>
  27647. <Register start="+0x0000+106" size="1" name="B[106]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27648. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27649. </Register>
  27650. <Register start="+0x0000+107" size="1" name="B[107]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27651. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27652. </Register>
  27653. <Register start="+0x0000+108" size="1" name="B[108]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27654. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27655. </Register>
  27656. <Register start="+0x0000+109" size="1" name="B[109]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27657. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27658. </Register>
  27659. <Register start="+0x0000+110" size="1" name="B[110]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27660. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27661. </Register>
  27662. <Register start="+0x0000+111" size="1" name="B[111]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27663. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27664. </Register>
  27665. <Register start="+0x0000+112" size="1" name="B[112]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27666. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27667. </Register>
  27668. <Register start="+0x0000+113" size="1" name="B[113]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27669. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27670. </Register>
  27671. <Register start="+0x0000+114" size="1" name="B[114]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27672. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27673. </Register>
  27674. <Register start="+0x0000+115" size="1" name="B[115]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27675. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27676. </Register>
  27677. <Register start="+0x0000+116" size="1" name="B[116]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27678. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27679. </Register>
  27680. <Register start="+0x0000+117" size="1" name="B[117]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27681. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27682. </Register>
  27683. <Register start="+0x0000+118" size="1" name="B[118]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27684. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27685. </Register>
  27686. <Register start="+0x0000+119" size="1" name="B[119]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27687. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27688. </Register>
  27689. <Register start="+0x0000+120" size="1" name="B[120]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27690. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27691. </Register>
  27692. <Register start="+0x0000+121" size="1" name="B[121]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27693. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27694. </Register>
  27695. <Register start="+0x0000+122" size="1" name="B[122]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27696. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27697. </Register>
  27698. <Register start="+0x0000+123" size="1" name="B[123]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27699. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27700. </Register>
  27701. <Register start="+0x0000+124" size="1" name="B[124]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27702. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27703. </Register>
  27704. <Register start="+0x0000+125" size="1" name="B[125]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27705. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27706. </Register>
  27707. <Register start="+0x0000+126" size="1" name="B[126]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27708. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27709. </Register>
  27710. <Register start="+0x0000+127" size="1" name="B[127]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27711. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27712. </Register>
  27713. <Register start="+0x0000+128" size="1" name="B[128]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27714. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27715. </Register>
  27716. <Register start="+0x0000+129" size="1" name="B[129]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27717. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27718. </Register>
  27719. <Register start="+0x0000+130" size="1" name="B[130]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27720. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27721. </Register>
  27722. <Register start="+0x0000+131" size="1" name="B[131]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27723. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27724. </Register>
  27725. <Register start="+0x0000+132" size="1" name="B[132]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27726. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27727. </Register>
  27728. <Register start="+0x0000+133" size="1" name="B[133]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27729. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27730. </Register>
  27731. <Register start="+0x0000+134" size="1" name="B[134]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27732. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27733. </Register>
  27734. <Register start="+0x0000+135" size="1" name="B[135]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27735. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27736. </Register>
  27737. <Register start="+0x0000+136" size="1" name="B[136]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27738. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27739. </Register>
  27740. <Register start="+0x0000+137" size="1" name="B[137]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27741. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27742. </Register>
  27743. <Register start="+0x0000+138" size="1" name="B[138]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27744. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27745. </Register>
  27746. <Register start="+0x0000+139" size="1" name="B[139]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27747. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27748. </Register>
  27749. <Register start="+0x0000+140" size="1" name="B[140]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27750. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27751. </Register>
  27752. <Register start="+0x0000+141" size="1" name="B[141]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27753. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27754. </Register>
  27755. <Register start="+0x0000+142" size="1" name="B[142]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27756. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27757. </Register>
  27758. <Register start="+0x0000+143" size="1" name="B[143]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27759. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27760. </Register>
  27761. <Register start="+0x0000+144" size="1" name="B[144]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27762. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27763. </Register>
  27764. <Register start="+0x0000+145" size="1" name="B[145]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27765. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27766. </Register>
  27767. <Register start="+0x0000+146" size="1" name="B[146]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27768. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27769. </Register>
  27770. <Register start="+0x0000+147" size="1" name="B[147]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27771. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27772. </Register>
  27773. <Register start="+0x0000+148" size="1" name="B[148]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27774. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27775. </Register>
  27776. <Register start="+0x0000+149" size="1" name="B[149]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27777. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27778. </Register>
  27779. <Register start="+0x0000+150" size="1" name="B[150]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27780. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27781. </Register>
  27782. <Register start="+0x0000+151" size="1" name="B[151]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27783. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27784. </Register>
  27785. <Register start="+0x0000+152" size="1" name="B[152]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27786. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27787. </Register>
  27788. <Register start="+0x0000+153" size="1" name="B[153]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27789. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27790. </Register>
  27791. <Register start="+0x0000+154" size="1" name="B[154]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27792. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27793. </Register>
  27794. <Register start="+0x0000+155" size="1" name="B[155]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27795. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27796. </Register>
  27797. <Register start="+0x0000+156" size="1" name="B[156]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27798. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27799. </Register>
  27800. <Register start="+0x0000+157" size="1" name="B[157]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27801. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27802. </Register>
  27803. <Register start="+0x0000+158" size="1" name="B[158]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27804. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27805. </Register>
  27806. <Register start="+0x0000+159" size="1" name="B[159]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27807. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27808. </Register>
  27809. <Register start="+0x0000+160" size="1" name="B[160]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27810. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27811. </Register>
  27812. <Register start="+0x0000+161" size="1" name="B[161]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27813. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27814. </Register>
  27815. <Register start="+0x0000+162" size="1" name="B[162]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27816. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27817. </Register>
  27818. <Register start="+0x0000+163" size="1" name="B[163]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27819. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27820. </Register>
  27821. <Register start="+0x0000+164" size="1" name="B[164]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27822. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27823. </Register>
  27824. <Register start="+0x0000+165" size="1" name="B[165]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27825. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27826. </Register>
  27827. <Register start="+0x0000+166" size="1" name="B[166]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27828. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27829. </Register>
  27830. <Register start="+0x0000+167" size="1" name="B[167]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27831. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27832. </Register>
  27833. <Register start="+0x0000+168" size="1" name="B[168]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27834. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27835. </Register>
  27836. <Register start="+0x0000+169" size="1" name="B[169]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27837. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27838. </Register>
  27839. <Register start="+0x0000+170" size="1" name="B[170]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27840. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27841. </Register>
  27842. <Register start="+0x0000+171" size="1" name="B[171]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27843. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27844. </Register>
  27845. <Register start="+0x0000+172" size="1" name="B[172]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27846. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27847. </Register>
  27848. <Register start="+0x0000+173" size="1" name="B[173]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27849. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27850. </Register>
  27851. <Register start="+0x0000+174" size="1" name="B[174]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27852. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27853. </Register>
  27854. <Register start="+0x0000+175" size="1" name="B[175]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27855. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27856. </Register>
  27857. <Register start="+0x0000+176" size="1" name="B[176]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27858. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27859. </Register>
  27860. <Register start="+0x0000+177" size="1" name="B[177]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27861. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27862. </Register>
  27863. <Register start="+0x0000+178" size="1" name="B[178]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27864. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27865. </Register>
  27866. <Register start="+0x0000+179" size="1" name="B[179]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27867. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27868. </Register>
  27869. <Register start="+0x0000+180" size="1" name="B[180]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27870. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27871. </Register>
  27872. <Register start="+0x0000+181" size="1" name="B[181]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27873. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27874. </Register>
  27875. <Register start="+0x0000+182" size="1" name="B[182]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27876. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27877. </Register>
  27878. <Register start="+0x0000+183" size="1" name="B[183]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27879. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27880. </Register>
  27881. <Register start="+0x0000+184" size="1" name="B[184]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27882. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27883. </Register>
  27884. <Register start="+0x0000+185" size="1" name="B[185]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27885. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27886. </Register>
  27887. <Register start="+0x0000+186" size="1" name="B[186]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27888. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27889. </Register>
  27890. <Register start="+0x0000+187" size="1" name="B[187]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27891. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27892. </Register>
  27893. <Register start="+0x0000+188" size="1" name="B[188]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27894. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27895. </Register>
  27896. <Register start="+0x0000+189" size="1" name="B[189]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27897. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27898. </Register>
  27899. <Register start="+0x0000+190" size="1" name="B[190]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27900. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27901. </Register>
  27902. <Register start="+0x0000+191" size="1" name="B[191]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27903. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27904. </Register>
  27905. <Register start="+0x0000+192" size="1" name="B[192]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27906. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27907. </Register>
  27908. <Register start="+0x0000+193" size="1" name="B[193]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27909. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27910. </Register>
  27911. <Register start="+0x0000+194" size="1" name="B[194]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27912. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27913. </Register>
  27914. <Register start="+0x0000+195" size="1" name="B[195]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27915. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27916. </Register>
  27917. <Register start="+0x0000+196" size="1" name="B[196]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27918. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27919. </Register>
  27920. <Register start="+0x0000+197" size="1" name="B[197]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27921. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27922. </Register>
  27923. <Register start="+0x0000+198" size="1" name="B[198]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27924. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27925. </Register>
  27926. <Register start="+0x0000+199" size="1" name="B[199]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27927. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27928. </Register>
  27929. <Register start="+0x0000+200" size="1" name="B[200]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27930. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27931. </Register>
  27932. <Register start="+0x0000+201" size="1" name="B[201]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27933. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27934. </Register>
  27935. <Register start="+0x0000+202" size="1" name="B[202]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27936. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27937. </Register>
  27938. <Register start="+0x0000+203" size="1" name="B[203]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27939. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27940. </Register>
  27941. <Register start="+0x0000+204" size="1" name="B[204]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27942. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27943. </Register>
  27944. <Register start="+0x0000+205" size="1" name="B[205]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27945. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27946. </Register>
  27947. <Register start="+0x0000+206" size="1" name="B[206]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27948. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27949. </Register>
  27950. <Register start="+0x0000+207" size="1" name="B[207]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27951. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27952. </Register>
  27953. <Register start="+0x0000+208" size="1" name="B[208]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27954. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27955. </Register>
  27956. <Register start="+0x0000+209" size="1" name="B[209]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27957. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27958. </Register>
  27959. <Register start="+0x0000+210" size="1" name="B[210]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27960. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27961. </Register>
  27962. <Register start="+0x0000+211" size="1" name="B[211]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27963. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27964. </Register>
  27965. <Register start="+0x0000+212" size="1" name="B[212]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27966. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27967. </Register>
  27968. <Register start="+0x0000+213" size="1" name="B[213]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27969. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27970. </Register>
  27971. <Register start="+0x0000+214" size="1" name="B[214]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27972. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27973. </Register>
  27974. <Register start="+0x0000+215" size="1" name="B[215]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27975. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27976. </Register>
  27977. <Register start="+0x0000+216" size="1" name="B[216]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27978. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27979. </Register>
  27980. <Register start="+0x0000+217" size="1" name="B[217]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27981. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27982. </Register>
  27983. <Register start="+0x0000+218" size="1" name="B[218]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27984. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27985. </Register>
  27986. <Register start="+0x0000+219" size="1" name="B[219]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27987. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27988. </Register>
  27989. <Register start="+0x0000+220" size="1" name="B[220]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27990. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27991. </Register>
  27992. <Register start="+0x0000+221" size="1" name="B[221]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27993. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27994. </Register>
  27995. <Register start="+0x0000+222" size="1" name="B[222]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27996. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  27997. </Register>
  27998. <Register start="+0x0000+223" size="1" name="B[223]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  27999. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28000. </Register>
  28001. <Register start="+0x0000+224" size="1" name="B[224]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28002. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28003. </Register>
  28004. <Register start="+0x0000+225" size="1" name="B[225]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28005. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28006. </Register>
  28007. <Register start="+0x0000+226" size="1" name="B[226]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28008. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28009. </Register>
  28010. <Register start="+0x0000+227" size="1" name="B[227]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28011. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28012. </Register>
  28013. <Register start="+0x0000+228" size="1" name="B[228]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28014. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28015. </Register>
  28016. <Register start="+0x0000+229" size="1" name="B[229]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28017. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28018. </Register>
  28019. <Register start="+0x0000+230" size="1" name="B[230]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28020. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28021. </Register>
  28022. <Register start="+0x0000+231" size="1" name="B[231]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28023. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28024. </Register>
  28025. <Register start="+0x0000+232" size="1" name="B[232]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28026. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28027. </Register>
  28028. <Register start="+0x0000+233" size="1" name="B[233]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28029. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28030. </Register>
  28031. <Register start="+0x0000+234" size="1" name="B[234]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28032. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28033. </Register>
  28034. <Register start="+0x0000+235" size="1" name="B[235]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28035. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28036. </Register>
  28037. <Register start="+0x0000+236" size="1" name="B[236]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28038. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28039. </Register>
  28040. <Register start="+0x0000+237" size="1" name="B[237]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28041. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28042. </Register>
  28043. <Register start="+0x0000+238" size="1" name="B[238]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28044. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28045. </Register>
  28046. <Register start="+0x0000+239" size="1" name="B[239]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28047. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28048. </Register>
  28049. <Register start="+0x0000+240" size="1" name="B[240]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28050. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28051. </Register>
  28052. <Register start="+0x0000+241" size="1" name="B[241]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28053. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28054. </Register>
  28055. <Register start="+0x0000+242" size="1" name="B[242]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28056. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28057. </Register>
  28058. <Register start="+0x0000+243" size="1" name="B[243]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28059. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28060. </Register>
  28061. <Register start="+0x0000+244" size="1" name="B[244]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28062. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28063. </Register>
  28064. <Register start="+0x0000+245" size="1" name="B[245]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28065. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28066. </Register>
  28067. <Register start="+0x0000+246" size="1" name="B[246]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28068. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28069. </Register>
  28070. <Register start="+0x0000+247" size="1" name="B[247]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28071. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28072. </Register>
  28073. <Register start="+0x0000+248" size="1" name="B[248]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28074. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28075. </Register>
  28076. <Register start="+0x0000+249" size="1" name="B[249]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28077. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28078. </Register>
  28079. <Register start="+0x0000+250" size="1" name="B[250]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28080. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28081. </Register>
  28082. <Register start="+0x0000+251" size="1" name="B[251]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28083. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28084. </Register>
  28085. <Register start="+0x0000+252" size="1" name="B[252]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28086. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28087. </Register>
  28088. <Register start="+0x0000+253" size="1" name="B[253]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28089. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28090. </Register>
  28091. <Register start="+0x0000+254" size="1" name="B[254]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28092. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28093. </Register>
  28094. <Register start="+0x0000+255" size="1" name="B[255]" access="Read/Write" description="Byte pin registers port 0 to 5; pins PIOn_0 to PIOn_31" reset_value="0" reset_mask="0xFF">
  28095. <BitField start="0" size="1" name="PBYTE" description="Read: state of the GPIOm[n] pin, regardless of direction, masking, or alternate function, except that pins configured as analog I/O always read as 0. Write: loads the pin's output bit." />
  28096. </Register>
  28097. <Register start="+0x1000+0" size="4" name="W[0]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28098. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28099. </Register>
  28100. <Register start="+0x1000+4" size="4" name="W[1]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28101. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28102. </Register>
  28103. <Register start="+0x1000+8" size="4" name="W[2]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28104. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28105. </Register>
  28106. <Register start="+0x1000+12" size="4" name="W[3]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28107. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28108. </Register>
  28109. <Register start="+0x1000+16" size="4" name="W[4]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28110. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28111. </Register>
  28112. <Register start="+0x1000+20" size="4" name="W[5]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28113. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28114. </Register>
  28115. <Register start="+0x1000+24" size="4" name="W[6]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28116. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28117. </Register>
  28118. <Register start="+0x1000+28" size="4" name="W[7]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28119. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28120. </Register>
  28121. <Register start="+0x1000+32" size="4" name="W[8]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28122. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28123. </Register>
  28124. <Register start="+0x1000+36" size="4" name="W[9]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28125. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28126. </Register>
  28127. <Register start="+0x1000+40" size="4" name="W[10]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28128. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28129. </Register>
  28130. <Register start="+0x1000+44" size="4" name="W[11]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28131. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28132. </Register>
  28133. <Register start="+0x1000+48" size="4" name="W[12]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28134. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28135. </Register>
  28136. <Register start="+0x1000+52" size="4" name="W[13]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28137. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28138. </Register>
  28139. <Register start="+0x1000+56" size="4" name="W[14]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28140. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28141. </Register>
  28142. <Register start="+0x1000+60" size="4" name="W[15]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28143. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28144. </Register>
  28145. <Register start="+0x1000+64" size="4" name="W[16]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28146. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28147. </Register>
  28148. <Register start="+0x1000+68" size="4" name="W[17]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28149. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28150. </Register>
  28151. <Register start="+0x1000+72" size="4" name="W[18]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28152. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28153. </Register>
  28154. <Register start="+0x1000+76" size="4" name="W[19]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28155. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28156. </Register>
  28157. <Register start="+0x1000+80" size="4" name="W[20]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28158. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28159. </Register>
  28160. <Register start="+0x1000+84" size="4" name="W[21]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28161. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28162. </Register>
  28163. <Register start="+0x1000+88" size="4" name="W[22]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28164. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28165. </Register>
  28166. <Register start="+0x1000+92" size="4" name="W[23]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28167. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28168. </Register>
  28169. <Register start="+0x1000+96" size="4" name="W[24]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28170. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28171. </Register>
  28172. <Register start="+0x1000+100" size="4" name="W[25]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28173. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28174. </Register>
  28175. <Register start="+0x1000+104" size="4" name="W[26]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28176. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28177. </Register>
  28178. <Register start="+0x1000+108" size="4" name="W[27]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28179. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28180. </Register>
  28181. <Register start="+0x1000+112" size="4" name="W[28]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28182. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28183. </Register>
  28184. <Register start="+0x1000+116" size="4" name="W[29]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28185. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28186. </Register>
  28187. <Register start="+0x1000+120" size="4" name="W[30]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28188. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28189. </Register>
  28190. <Register start="+0x1000+124" size="4" name="W[31]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28191. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28192. </Register>
  28193. <Register start="+0x1000+128" size="4" name="W[32]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28194. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28195. </Register>
  28196. <Register start="+0x1000+132" size="4" name="W[33]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28197. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28198. </Register>
  28199. <Register start="+0x1000+136" size="4" name="W[34]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28200. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28201. </Register>
  28202. <Register start="+0x1000+140" size="4" name="W[35]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28203. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28204. </Register>
  28205. <Register start="+0x1000+144" size="4" name="W[36]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28206. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28207. </Register>
  28208. <Register start="+0x1000+148" size="4" name="W[37]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28209. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28210. </Register>
  28211. <Register start="+0x1000+152" size="4" name="W[38]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28212. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28213. </Register>
  28214. <Register start="+0x1000+156" size="4" name="W[39]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28215. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28216. </Register>
  28217. <Register start="+0x1000+160" size="4" name="W[40]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28218. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28219. </Register>
  28220. <Register start="+0x1000+164" size="4" name="W[41]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28221. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28222. </Register>
  28223. <Register start="+0x1000+168" size="4" name="W[42]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28224. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28225. </Register>
  28226. <Register start="+0x1000+172" size="4" name="W[43]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28227. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28228. </Register>
  28229. <Register start="+0x1000+176" size="4" name="W[44]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28230. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28231. </Register>
  28232. <Register start="+0x1000+180" size="4" name="W[45]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28233. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28234. </Register>
  28235. <Register start="+0x1000+184" size="4" name="W[46]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28236. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28237. </Register>
  28238. <Register start="+0x1000+188" size="4" name="W[47]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28239. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28240. </Register>
  28241. <Register start="+0x1000+192" size="4" name="W[48]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28242. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28243. </Register>
  28244. <Register start="+0x1000+196" size="4" name="W[49]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28245. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28246. </Register>
  28247. <Register start="+0x1000+200" size="4" name="W[50]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28248. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28249. </Register>
  28250. <Register start="+0x1000+204" size="4" name="W[51]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28251. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28252. </Register>
  28253. <Register start="+0x1000+208" size="4" name="W[52]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28254. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28255. </Register>
  28256. <Register start="+0x1000+212" size="4" name="W[53]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28257. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28258. </Register>
  28259. <Register start="+0x1000+216" size="4" name="W[54]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28260. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28261. </Register>
  28262. <Register start="+0x1000+220" size="4" name="W[55]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28263. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28264. </Register>
  28265. <Register start="+0x1000+224" size="4" name="W[56]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28266. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28267. </Register>
  28268. <Register start="+0x1000+228" size="4" name="W[57]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28269. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28270. </Register>
  28271. <Register start="+0x1000+232" size="4" name="W[58]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28272. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28273. </Register>
  28274. <Register start="+0x1000+236" size="4" name="W[59]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28275. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28276. </Register>
  28277. <Register start="+0x1000+240" size="4" name="W[60]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28278. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28279. </Register>
  28280. <Register start="+0x1000+244" size="4" name="W[61]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28281. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28282. </Register>
  28283. <Register start="+0x1000+248" size="4" name="W[62]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28284. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28285. </Register>
  28286. <Register start="+0x1000+252" size="4" name="W[63]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28287. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28288. </Register>
  28289. <Register start="+0x1000+256" size="4" name="W[64]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28290. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28291. </Register>
  28292. <Register start="+0x1000+260" size="4" name="W[65]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28293. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28294. </Register>
  28295. <Register start="+0x1000+264" size="4" name="W[66]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28296. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28297. </Register>
  28298. <Register start="+0x1000+268" size="4" name="W[67]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28299. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28300. </Register>
  28301. <Register start="+0x1000+272" size="4" name="W[68]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28302. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28303. </Register>
  28304. <Register start="+0x1000+276" size="4" name="W[69]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28305. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28306. </Register>
  28307. <Register start="+0x1000+280" size="4" name="W[70]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28308. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28309. </Register>
  28310. <Register start="+0x1000+284" size="4" name="W[71]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28311. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28312. </Register>
  28313. <Register start="+0x1000+288" size="4" name="W[72]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28314. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28315. </Register>
  28316. <Register start="+0x1000+292" size="4" name="W[73]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28317. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28318. </Register>
  28319. <Register start="+0x1000+296" size="4" name="W[74]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28320. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28321. </Register>
  28322. <Register start="+0x1000+300" size="4" name="W[75]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28323. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28324. </Register>
  28325. <Register start="+0x1000+304" size="4" name="W[76]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28326. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28327. </Register>
  28328. <Register start="+0x1000+308" size="4" name="W[77]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28329. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28330. </Register>
  28331. <Register start="+0x1000+312" size="4" name="W[78]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28332. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28333. </Register>
  28334. <Register start="+0x1000+316" size="4" name="W[79]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28335. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28336. </Register>
  28337. <Register start="+0x1000+320" size="4" name="W[80]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28338. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28339. </Register>
  28340. <Register start="+0x1000+324" size="4" name="W[81]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28341. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28342. </Register>
  28343. <Register start="+0x1000+328" size="4" name="W[82]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28344. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28345. </Register>
  28346. <Register start="+0x1000+332" size="4" name="W[83]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28347. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28348. </Register>
  28349. <Register start="+0x1000+336" size="4" name="W[84]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28350. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28351. </Register>
  28352. <Register start="+0x1000+340" size="4" name="W[85]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28353. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28354. </Register>
  28355. <Register start="+0x1000+344" size="4" name="W[86]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28356. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28357. </Register>
  28358. <Register start="+0x1000+348" size="4" name="W[87]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28359. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28360. </Register>
  28361. <Register start="+0x1000+352" size="4" name="W[88]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28362. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28363. </Register>
  28364. <Register start="+0x1000+356" size="4" name="W[89]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28365. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28366. </Register>
  28367. <Register start="+0x1000+360" size="4" name="W[90]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28368. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28369. </Register>
  28370. <Register start="+0x1000+364" size="4" name="W[91]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28371. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28372. </Register>
  28373. <Register start="+0x1000+368" size="4" name="W[92]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28374. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28375. </Register>
  28376. <Register start="+0x1000+372" size="4" name="W[93]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28377. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28378. </Register>
  28379. <Register start="+0x1000+376" size="4" name="W[94]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28380. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28381. </Register>
  28382. <Register start="+0x1000+380" size="4" name="W[95]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28383. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28384. </Register>
  28385. <Register start="+0x1000+384" size="4" name="W[96]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28386. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28387. </Register>
  28388. <Register start="+0x1000+388" size="4" name="W[97]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28389. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28390. </Register>
  28391. <Register start="+0x1000+392" size="4" name="W[98]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28392. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28393. </Register>
  28394. <Register start="+0x1000+396" size="4" name="W[99]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28395. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28396. </Register>
  28397. <Register start="+0x1000+400" size="4" name="W[100]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28398. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28399. </Register>
  28400. <Register start="+0x1000+404" size="4" name="W[101]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28401. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28402. </Register>
  28403. <Register start="+0x1000+408" size="4" name="W[102]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28404. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28405. </Register>
  28406. <Register start="+0x1000+412" size="4" name="W[103]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28407. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28408. </Register>
  28409. <Register start="+0x1000+416" size="4" name="W[104]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28410. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28411. </Register>
  28412. <Register start="+0x1000+420" size="4" name="W[105]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28413. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28414. </Register>
  28415. <Register start="+0x1000+424" size="4" name="W[106]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28416. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28417. </Register>
  28418. <Register start="+0x1000+428" size="4" name="W[107]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28419. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28420. </Register>
  28421. <Register start="+0x1000+432" size="4" name="W[108]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28422. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28423. </Register>
  28424. <Register start="+0x1000+436" size="4" name="W[109]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28425. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28426. </Register>
  28427. <Register start="+0x1000+440" size="4" name="W[110]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28428. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28429. </Register>
  28430. <Register start="+0x1000+444" size="4" name="W[111]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28431. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28432. </Register>
  28433. <Register start="+0x1000+448" size="4" name="W[112]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28434. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28435. </Register>
  28436. <Register start="+0x1000+452" size="4" name="W[113]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28437. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28438. </Register>
  28439. <Register start="+0x1000+456" size="4" name="W[114]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28440. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28441. </Register>
  28442. <Register start="+0x1000+460" size="4" name="W[115]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28443. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28444. </Register>
  28445. <Register start="+0x1000+464" size="4" name="W[116]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28446. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28447. </Register>
  28448. <Register start="+0x1000+468" size="4" name="W[117]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28449. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28450. </Register>
  28451. <Register start="+0x1000+472" size="4" name="W[118]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28452. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28453. </Register>
  28454. <Register start="+0x1000+476" size="4" name="W[119]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28455. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28456. </Register>
  28457. <Register start="+0x1000+480" size="4" name="W[120]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28458. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28459. </Register>
  28460. <Register start="+0x1000+484" size="4" name="W[121]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28461. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28462. </Register>
  28463. <Register start="+0x1000+488" size="4" name="W[122]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28464. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28465. </Register>
  28466. <Register start="+0x1000+492" size="4" name="W[123]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28467. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28468. </Register>
  28469. <Register start="+0x1000+496" size="4" name="W[124]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28470. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28471. </Register>
  28472. <Register start="+0x1000+500" size="4" name="W[125]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28473. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28474. </Register>
  28475. <Register start="+0x1000+504" size="4" name="W[126]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28476. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28477. </Register>
  28478. <Register start="+0x1000+508" size="4" name="W[127]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28479. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28480. </Register>
  28481. <Register start="+0x1000+512" size="4" name="W[128]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28482. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28483. </Register>
  28484. <Register start="+0x1000+516" size="4" name="W[129]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28485. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28486. </Register>
  28487. <Register start="+0x1000+520" size="4" name="W[130]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28488. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28489. </Register>
  28490. <Register start="+0x1000+524" size="4" name="W[131]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28491. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28492. </Register>
  28493. <Register start="+0x1000+528" size="4" name="W[132]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28494. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28495. </Register>
  28496. <Register start="+0x1000+532" size="4" name="W[133]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28497. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28498. </Register>
  28499. <Register start="+0x1000+536" size="4" name="W[134]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28500. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28501. </Register>
  28502. <Register start="+0x1000+540" size="4" name="W[135]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28503. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28504. </Register>
  28505. <Register start="+0x1000+544" size="4" name="W[136]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28506. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28507. </Register>
  28508. <Register start="+0x1000+548" size="4" name="W[137]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28509. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28510. </Register>
  28511. <Register start="+0x1000+552" size="4" name="W[138]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28512. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28513. </Register>
  28514. <Register start="+0x1000+556" size="4" name="W[139]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28515. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28516. </Register>
  28517. <Register start="+0x1000+560" size="4" name="W[140]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28518. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28519. </Register>
  28520. <Register start="+0x1000+564" size="4" name="W[141]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28521. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28522. </Register>
  28523. <Register start="+0x1000+568" size="4" name="W[142]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28524. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28525. </Register>
  28526. <Register start="+0x1000+572" size="4" name="W[143]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28527. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28528. </Register>
  28529. <Register start="+0x1000+576" size="4" name="W[144]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28530. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28531. </Register>
  28532. <Register start="+0x1000+580" size="4" name="W[145]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28533. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28534. </Register>
  28535. <Register start="+0x1000+584" size="4" name="W[146]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28536. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28537. </Register>
  28538. <Register start="+0x1000+588" size="4" name="W[147]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28539. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28540. </Register>
  28541. <Register start="+0x1000+592" size="4" name="W[148]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28542. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28543. </Register>
  28544. <Register start="+0x1000+596" size="4" name="W[149]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28545. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28546. </Register>
  28547. <Register start="+0x1000+600" size="4" name="W[150]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28548. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28549. </Register>
  28550. <Register start="+0x1000+604" size="4" name="W[151]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28551. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28552. </Register>
  28553. <Register start="+0x1000+608" size="4" name="W[152]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28554. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28555. </Register>
  28556. <Register start="+0x1000+612" size="4" name="W[153]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28557. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28558. </Register>
  28559. <Register start="+0x1000+616" size="4" name="W[154]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28560. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28561. </Register>
  28562. <Register start="+0x1000+620" size="4" name="W[155]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28563. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28564. </Register>
  28565. <Register start="+0x1000+624" size="4" name="W[156]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28566. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28567. </Register>
  28568. <Register start="+0x1000+628" size="4" name="W[157]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28569. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28570. </Register>
  28571. <Register start="+0x1000+632" size="4" name="W[158]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28572. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28573. </Register>
  28574. <Register start="+0x1000+636" size="4" name="W[159]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28575. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28576. </Register>
  28577. <Register start="+0x1000+640" size="4" name="W[160]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28578. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28579. </Register>
  28580. <Register start="+0x1000+644" size="4" name="W[161]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28581. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28582. </Register>
  28583. <Register start="+0x1000+648" size="4" name="W[162]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28584. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28585. </Register>
  28586. <Register start="+0x1000+652" size="4" name="W[163]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28587. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28588. </Register>
  28589. <Register start="+0x1000+656" size="4" name="W[164]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28590. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28591. </Register>
  28592. <Register start="+0x1000+660" size="4" name="W[165]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28593. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28594. </Register>
  28595. <Register start="+0x1000+664" size="4" name="W[166]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28596. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28597. </Register>
  28598. <Register start="+0x1000+668" size="4" name="W[167]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28599. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28600. </Register>
  28601. <Register start="+0x1000+672" size="4" name="W[168]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28602. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28603. </Register>
  28604. <Register start="+0x1000+676" size="4" name="W[169]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28605. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28606. </Register>
  28607. <Register start="+0x1000+680" size="4" name="W[170]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28608. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28609. </Register>
  28610. <Register start="+0x1000+684" size="4" name="W[171]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28611. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28612. </Register>
  28613. <Register start="+0x1000+688" size="4" name="W[172]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28614. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28615. </Register>
  28616. <Register start="+0x1000+692" size="4" name="W[173]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28617. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28618. </Register>
  28619. <Register start="+0x1000+696" size="4" name="W[174]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28620. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28621. </Register>
  28622. <Register start="+0x1000+700" size="4" name="W[175]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28623. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28624. </Register>
  28625. <Register start="+0x1000+704" size="4" name="W[176]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28626. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28627. </Register>
  28628. <Register start="+0x1000+708" size="4" name="W[177]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28629. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28630. </Register>
  28631. <Register start="+0x1000+712" size="4" name="W[178]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28632. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28633. </Register>
  28634. <Register start="+0x1000+716" size="4" name="W[179]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28635. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28636. </Register>
  28637. <Register start="+0x1000+720" size="4" name="W[180]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28638. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28639. </Register>
  28640. <Register start="+0x1000+724" size="4" name="W[181]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28641. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28642. </Register>
  28643. <Register start="+0x1000+728" size="4" name="W[182]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28644. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28645. </Register>
  28646. <Register start="+0x1000+732" size="4" name="W[183]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28647. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28648. </Register>
  28649. <Register start="+0x1000+736" size="4" name="W[184]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28650. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28651. </Register>
  28652. <Register start="+0x1000+740" size="4" name="W[185]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28653. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28654. </Register>
  28655. <Register start="+0x1000+744" size="4" name="W[186]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28656. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28657. </Register>
  28658. <Register start="+0x1000+748" size="4" name="W[187]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28659. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28660. </Register>
  28661. <Register start="+0x1000+752" size="4" name="W[188]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28662. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28663. </Register>
  28664. <Register start="+0x1000+756" size="4" name="W[189]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28665. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28666. </Register>
  28667. <Register start="+0x1000+760" size="4" name="W[190]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28668. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28669. </Register>
  28670. <Register start="+0x1000+764" size="4" name="W[191]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28671. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28672. </Register>
  28673. <Register start="+0x1000+768" size="4" name="W[192]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28674. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28675. </Register>
  28676. <Register start="+0x1000+772" size="4" name="W[193]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28677. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28678. </Register>
  28679. <Register start="+0x1000+776" size="4" name="W[194]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28680. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28681. </Register>
  28682. <Register start="+0x1000+780" size="4" name="W[195]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28683. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28684. </Register>
  28685. <Register start="+0x1000+784" size="4" name="W[196]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28686. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28687. </Register>
  28688. <Register start="+0x1000+788" size="4" name="W[197]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28689. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28690. </Register>
  28691. <Register start="+0x1000+792" size="4" name="W[198]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28692. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28693. </Register>
  28694. <Register start="+0x1000+796" size="4" name="W[199]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28695. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28696. </Register>
  28697. <Register start="+0x1000+800" size="4" name="W[200]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28698. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28699. </Register>
  28700. <Register start="+0x1000+804" size="4" name="W[201]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28701. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28702. </Register>
  28703. <Register start="+0x1000+808" size="4" name="W[202]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28704. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28705. </Register>
  28706. <Register start="+0x1000+812" size="4" name="W[203]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28707. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28708. </Register>
  28709. <Register start="+0x1000+816" size="4" name="W[204]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28710. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28711. </Register>
  28712. <Register start="+0x1000+820" size="4" name="W[205]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28713. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28714. </Register>
  28715. <Register start="+0x1000+824" size="4" name="W[206]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28716. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28717. </Register>
  28718. <Register start="+0x1000+828" size="4" name="W[207]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28719. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28720. </Register>
  28721. <Register start="+0x1000+832" size="4" name="W[208]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28722. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28723. </Register>
  28724. <Register start="+0x1000+836" size="4" name="W[209]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28725. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28726. </Register>
  28727. <Register start="+0x1000+840" size="4" name="W[210]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28728. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28729. </Register>
  28730. <Register start="+0x1000+844" size="4" name="W[211]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28731. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28732. </Register>
  28733. <Register start="+0x1000+848" size="4" name="W[212]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28734. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28735. </Register>
  28736. <Register start="+0x1000+852" size="4" name="W[213]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28737. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28738. </Register>
  28739. <Register start="+0x1000+856" size="4" name="W[214]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28740. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28741. </Register>
  28742. <Register start="+0x1000+860" size="4" name="W[215]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28743. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28744. </Register>
  28745. <Register start="+0x1000+864" size="4" name="W[216]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28746. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28747. </Register>
  28748. <Register start="+0x1000+868" size="4" name="W[217]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28749. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28750. </Register>
  28751. <Register start="+0x1000+872" size="4" name="W[218]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28752. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28753. </Register>
  28754. <Register start="+0x1000+876" size="4" name="W[219]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28755. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28756. </Register>
  28757. <Register start="+0x1000+880" size="4" name="W[220]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28758. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28759. </Register>
  28760. <Register start="+0x1000+884" size="4" name="W[221]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28761. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28762. </Register>
  28763. <Register start="+0x1000+888" size="4" name="W[222]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28764. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28765. </Register>
  28766. <Register start="+0x1000+892" size="4" name="W[223]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28767. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28768. </Register>
  28769. <Register start="+0x1000+896" size="4" name="W[224]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28770. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28771. </Register>
  28772. <Register start="+0x1000+900" size="4" name="W[225]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28773. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28774. </Register>
  28775. <Register start="+0x1000+904" size="4" name="W[226]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28776. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28777. </Register>
  28778. <Register start="+0x1000+908" size="4" name="W[227]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28779. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28780. </Register>
  28781. <Register start="+0x1000+912" size="4" name="W[228]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28782. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28783. </Register>
  28784. <Register start="+0x1000+916" size="4" name="W[229]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28785. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28786. </Register>
  28787. <Register start="+0x1000+920" size="4" name="W[230]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28788. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28789. </Register>
  28790. <Register start="+0x1000+924" size="4" name="W[231]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28791. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28792. </Register>
  28793. <Register start="+0x1000+928" size="4" name="W[232]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28794. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28795. </Register>
  28796. <Register start="+0x1000+932" size="4" name="W[233]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28797. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28798. </Register>
  28799. <Register start="+0x1000+936" size="4" name="W[234]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28800. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28801. </Register>
  28802. <Register start="+0x1000+940" size="4" name="W[235]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28803. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28804. </Register>
  28805. <Register start="+0x1000+944" size="4" name="W[236]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28806. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28807. </Register>
  28808. <Register start="+0x1000+948" size="4" name="W[237]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28809. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28810. </Register>
  28811. <Register start="+0x1000+952" size="4" name="W[238]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28812. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28813. </Register>
  28814. <Register start="+0x1000+956" size="4" name="W[239]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28815. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28816. </Register>
  28817. <Register start="+0x1000+960" size="4" name="W[240]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28818. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28819. </Register>
  28820. <Register start="+0x1000+964" size="4" name="W[241]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28821. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28822. </Register>
  28823. <Register start="+0x1000+968" size="4" name="W[242]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28824. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28825. </Register>
  28826. <Register start="+0x1000+972" size="4" name="W[243]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28827. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28828. </Register>
  28829. <Register start="+0x1000+976" size="4" name="W[244]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28830. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28831. </Register>
  28832. <Register start="+0x1000+980" size="4" name="W[245]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28833. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28834. </Register>
  28835. <Register start="+0x1000+984" size="4" name="W[246]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28836. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28837. </Register>
  28838. <Register start="+0x1000+988" size="4" name="W[247]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28839. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28840. </Register>
  28841. <Register start="+0x1000+992" size="4" name="W[248]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28842. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28843. </Register>
  28844. <Register start="+0x1000+996" size="4" name="W[249]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28845. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28846. </Register>
  28847. <Register start="+0x1000+1000" size="4" name="W[250]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28848. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28849. </Register>
  28850. <Register start="+0x1000+1004" size="4" name="W[251]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28851. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28852. </Register>
  28853. <Register start="+0x1000+1008" size="4" name="W[252]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28854. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28855. </Register>
  28856. <Register start="+0x1000+1012" size="4" name="W[253]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28857. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28858. </Register>
  28859. <Register start="+0x1000+1016" size="4" name="W[254]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28860. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28861. </Register>
  28862. <Register start="+0x1000+1020" size="4" name="W[255]" access="Read/Write" description="Word pin registers port 0 to 5" reset_value="0" reset_mask="0xFFFFFFFF">
  28863. <BitField start="0" size="32" name="PWORD" description="Read 0: pin is LOW. Write 0: clear output bit. Read 0xFFFF FFFF: pin is HIGH. Write any value 0x0000 0001 to 0xFFFF FFFF: set output bit. Only 0 or 0xFFFF FFFF can be read. Writing any value other than 0 will set the output bit." />
  28864. </Register>
  28865. <Register start="+0x2000+0" size="4" name="DIR0" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  28866. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28867. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28868. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28869. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28870. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28871. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28872. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28873. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28874. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28875. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28876. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28877. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28878. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28879. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28880. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28881. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28882. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28883. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28884. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28885. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28886. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28887. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28888. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28889. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28890. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28891. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28892. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28893. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28894. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28895. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28896. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28897. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28898. </Register>
  28899. <Register start="+0x2000+4" size="4" name="DIR1" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  28900. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28901. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28902. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28903. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28904. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28905. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28906. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28907. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28908. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28909. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28910. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28911. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28912. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28913. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28914. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28915. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28916. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28917. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28918. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28919. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28920. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28921. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28922. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28923. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28924. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28925. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28926. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28927. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28928. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28929. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28930. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28931. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28932. </Register>
  28933. <Register start="+0x2000+8" size="4" name="DIR2" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  28934. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28935. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28936. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28937. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28938. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28939. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28940. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28941. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28942. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28943. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28944. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28945. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28946. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28947. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28948. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28949. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28950. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28951. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28952. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28953. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28954. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28955. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28956. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28957. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28958. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28959. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28960. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28961. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28962. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28963. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28964. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28965. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28966. </Register>
  28967. <Register start="+0x2000+12" size="4" name="DIR3" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  28968. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28969. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28970. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28971. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28972. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28973. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28974. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28975. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28976. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28977. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28978. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28979. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28980. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28981. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28982. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28983. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28984. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28985. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28986. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28987. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28988. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28989. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28990. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28991. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28992. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28993. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28994. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28995. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28996. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28997. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28998. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  28999. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29000. </Register>
  29001. <Register start="+0x2000+16" size="4" name="DIR4" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29002. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29003. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29004. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29005. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29006. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29007. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29008. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29009. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29010. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29011. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29012. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29013. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29014. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29015. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29016. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29017. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29018. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29019. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29020. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29021. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29022. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29023. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29024. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29025. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29026. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29027. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29028. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29029. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29030. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29031. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29032. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29033. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29034. </Register>
  29035. <Register start="+0x2000+20" size="4" name="DIR5" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29036. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29037. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29038. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29039. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29040. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29041. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29042. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29043. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29044. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29045. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29046. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29047. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29048. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29049. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29050. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29051. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29052. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29053. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29054. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29055. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29056. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29057. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29058. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29059. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29060. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29061. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29062. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29063. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29064. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29065. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29066. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29067. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29068. </Register>
  29069. <Register start="+0x2000+24" size="4" name="DIR6" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29070. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29071. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29072. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29073. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29074. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29075. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29076. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29077. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29078. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29079. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29080. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29081. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29082. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29083. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29084. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29085. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29086. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29087. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29088. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29089. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29090. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29091. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29092. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29093. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29094. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29095. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29096. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29097. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29098. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29099. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29100. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29101. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29102. </Register>
  29103. <Register start="+0x2000+28" size="4" name="DIR7" access="Read/Write" description="Direction registers port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29104. <BitField start="0" size="1" name="DIRP0" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29105. <BitField start="1" size="1" name="DIRP1" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29106. <BitField start="2" size="1" name="DIRP2" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29107. <BitField start="3" size="1" name="DIRP3" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29108. <BitField start="4" size="1" name="DIRP4" description="Selects pin direction for GPIOm[n] pin (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29109. <BitField start="5" size="1" name="DIRP5" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29110. <BitField start="6" size="1" name="DIRP6" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29111. <BitField start="7" size="1" name="DIRP7" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29112. <BitField start="8" size="1" name="DIRP8" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29113. <BitField start="9" size="1" name="DIRP9" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29114. <BitField start="10" size="1" name="DIRP10" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29115. <BitField start="11" size="1" name="DIRP11" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29116. <BitField start="12" size="1" name="DIRP12" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29117. <BitField start="13" size="1" name="DIRP13" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29118. <BitField start="14" size="1" name="DIRP14" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29119. <BitField start="15" size="1" name="DIRP15" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29120. <BitField start="16" size="1" name="DIRP16" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29121. <BitField start="17" size="1" name="DIRP17" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29122. <BitField start="18" size="1" name="DIRP18" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29123. <BitField start="19" size="1" name="DIRP19" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29124. <BitField start="20" size="1" name="DIRP20" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29125. <BitField start="21" size="1" name="DIRP21" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29126. <BitField start="22" size="1" name="DIRP22" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29127. <BitField start="23" size="1" name="DIRP23" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29128. <BitField start="24" size="1" name="DIRP24" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29129. <BitField start="25" size="1" name="DIRP25" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29130. <BitField start="26" size="1" name="DIRP26" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29131. <BitField start="27" size="1" name="DIRP27" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29132. <BitField start="28" size="1" name="DIRP28" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29133. <BitField start="29" size="1" name="DIRP29" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29134. <BitField start="30" size="1" name="DIRP30" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29135. <BitField start="31" size="1" name="DIRP31" description="Selects pin direction for pin GPIOm[n] (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = input. 1 = output." />
  29136. </Register>
  29137. <Register start="+0x2080+0" size="4" name="MASK0" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29138. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29139. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29140. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29141. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29142. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29143. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29144. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29145. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29146. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29147. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29148. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29149. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29150. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29151. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29152. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29153. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29154. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29155. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29156. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29157. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29158. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29159. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29160. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29161. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29162. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29163. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29164. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29165. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29166. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29167. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29168. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29169. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29170. </Register>
  29171. <Register start="+0x2080+4" size="4" name="MASK1" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29172. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29173. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29174. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29175. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29176. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29177. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29178. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29179. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29180. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29181. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29182. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29183. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29184. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29185. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29186. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29187. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29188. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29189. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29190. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29191. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29192. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29193. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29194. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29195. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29196. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29197. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29198. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29199. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29200. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29201. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29202. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29203. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29204. </Register>
  29205. <Register start="+0x2080+8" size="4" name="MASK2" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29206. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29207. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29208. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29209. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29210. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29211. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29212. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29213. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29214. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29215. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29216. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29217. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29218. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29219. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29220. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29221. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29222. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29223. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29224. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29225. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29226. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29227. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29228. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29229. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29230. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29231. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29232. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29233. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29234. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29235. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29236. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29237. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29238. </Register>
  29239. <Register start="+0x2080+12" size="4" name="MASK3" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29240. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29241. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29242. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29243. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29244. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29245. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29246. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29247. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29248. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29249. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29250. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29251. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29252. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29253. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29254. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29255. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29256. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29257. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29258. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29259. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29260. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29261. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29262. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29263. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29264. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29265. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29266. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29267. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29268. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29269. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29270. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29271. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29272. </Register>
  29273. <Register start="+0x2080+16" size="4" name="MASK4" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29274. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29275. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29276. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29277. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29278. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29279. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29280. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29281. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29282. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29283. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29284. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29285. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29286. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29287. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29288. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29289. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29290. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29291. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29292. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29293. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29294. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29295. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29296. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29297. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29298. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29299. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29300. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29301. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29302. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29303. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29304. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29305. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29306. </Register>
  29307. <Register start="+0x2080+20" size="4" name="MASK5" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29308. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29309. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29310. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29311. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29312. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29313. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29314. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29315. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29316. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29317. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29318. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29319. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29320. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29321. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29322. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29323. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29324. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29325. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29326. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29327. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29328. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29329. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29330. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29331. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29332. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29333. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29334. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29335. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29336. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29337. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29338. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29339. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29340. </Register>
  29341. <Register start="+0x2080+24" size="4" name="MASK6" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29342. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29343. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29344. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29345. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29346. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29347. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29348. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29349. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29350. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29351. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29352. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29353. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29354. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29355. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29356. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29357. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29358. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29359. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29360. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29361. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29362. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29363. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29364. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29365. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29366. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29367. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29368. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29369. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29370. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29371. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29372. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29373. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29374. </Register>
  29375. <Register start="+0x2080+28" size="4" name="MASK7" access="Read/Write" description="Mask register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29376. <BitField start="0" size="1" name="MASKP0" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29377. <BitField start="1" size="1" name="MASKP1" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29378. <BitField start="2" size="1" name="MASKP2" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29379. <BitField start="3" size="1" name="MASKP3" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29380. <BitField start="4" size="1" name="MASKP4" description="Controls which bits corresponding to GPIOm[n] are active in the P0/1PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29381. <BitField start="5" size="1" name="MASKP5" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29382. <BitField start="6" size="1" name="MASKP6" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29383. <BitField start="7" size="1" name="MASKP7" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29384. <BitField start="8" size="1" name="MASKP8" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29385. <BitField start="9" size="1" name="MASKP9" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29386. <BitField start="10" size="1" name="MASKP10" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29387. <BitField start="11" size="1" name="MASKP11" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29388. <BitField start="12" size="1" name="MASKP12" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29389. <BitField start="13" size="1" name="MASKP13" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29390. <BitField start="14" size="1" name="MASKP14" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29391. <BitField start="15" size="1" name="MASKP15" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29392. <BitField start="16" size="1" name="MASKP16" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29393. <BitField start="17" size="1" name="MASKP17" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29394. <BitField start="18" size="1" name="MASKP18" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29395. <BitField start="19" size="1" name="MASKP19" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29396. <BitField start="20" size="1" name="MASKP20" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29397. <BitField start="21" size="1" name="MASKP21" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29398. <BitField start="22" size="1" name="MASKP22" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29399. <BitField start="23" size="1" name="MASKP23" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29400. <BitField start="24" size="1" name="MASKP24" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29401. <BitField start="25" size="1" name="MASKP25" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29402. <BitField start="26" size="1" name="MASKP26" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29403. <BitField start="27" size="1" name="MASKP27" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29404. <BitField start="28" size="1" name="MASKP28" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29405. <BitField start="29" size="1" name="MASKP29" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29406. <BitField start="30" size="1" name="MASKP30" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29407. <BitField start="31" size="1" name="MASKP31" description="Controls which bits corresponding to GPIOm[n] are active in the PIN register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read MPORT: pin state; write MPORT: load output bit. 1 = Read MPORT: 0; write MPORT: output bit not affected." />
  29408. </Register>
  29409. <Register start="+0x2100+0" size="4" name="PIN0" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29410. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29411. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29412. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29413. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29414. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29415. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29416. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29417. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29418. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29419. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29420. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29421. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29422. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29423. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29424. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29425. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29426. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29427. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29428. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29429. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29430. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29431. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29432. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29433. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29434. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29435. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29436. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29437. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29438. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29439. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29440. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29441. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29442. </Register>
  29443. <Register start="+0x2100+4" size="4" name="PIN1" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29444. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29445. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29446. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29447. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29448. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29449. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29450. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29451. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29452. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29453. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29454. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29455. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29456. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29457. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29458. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29459. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29460. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29461. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29462. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29463. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29464. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29465. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29466. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29467. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29468. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29469. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29470. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29471. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29472. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29473. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29474. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29475. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29476. </Register>
  29477. <Register start="+0x2100+8" size="4" name="PIN2" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29478. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29479. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29480. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29481. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29482. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29483. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29484. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29485. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29486. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29487. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29488. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29489. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29490. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29491. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29492. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29493. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29494. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29495. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29496. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29497. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29498. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29499. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29500. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29501. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29502. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29503. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29504. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29505. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29506. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29507. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29508. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29509. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29510. </Register>
  29511. <Register start="+0x2100+12" size="4" name="PIN3" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29512. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29513. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29514. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29515. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29516. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29517. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29518. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29519. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29520. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29521. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29522. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29523. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29524. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29525. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29526. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29527. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29528. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29529. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29530. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29531. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29532. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29533. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29534. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29535. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29536. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29537. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29538. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29539. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29540. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29541. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29542. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29543. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29544. </Register>
  29545. <Register start="+0x2100+16" size="4" name="PIN4" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29546. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29547. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29548. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29549. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29550. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29551. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29552. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29553. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29554. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29555. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29556. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29557. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29558. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29559. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29560. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29561. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29562. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29563. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29564. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29565. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29566. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29567. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29568. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29569. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29570. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29571. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29572. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29573. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29574. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29575. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29576. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29577. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29578. </Register>
  29579. <Register start="+0x2100+20" size="4" name="PIN5" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29580. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29581. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29582. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29583. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29584. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29585. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29586. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29587. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29588. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29589. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29590. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29591. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29592. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29593. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29594. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29595. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29596. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29597. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29598. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29599. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29600. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29601. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29602. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29603. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29604. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29605. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29606. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29607. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29608. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29609. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29610. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29611. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29612. </Register>
  29613. <Register start="+0x2100+24" size="4" name="PIN6" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29614. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29615. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29616. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29617. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29618. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29619. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29620. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29621. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29622. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29623. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29624. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29625. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29626. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29627. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29628. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29629. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29630. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29631. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29632. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29633. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29634. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29635. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29636. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29637. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29638. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29639. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29640. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29641. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29642. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29643. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29644. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29645. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29646. </Register>
  29647. <Register start="+0x2100+28" size="4" name="PIN7" access="Read/Write" description="Port pin register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29648. <BitField start="0" size="1" name="PORT0" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29649. <BitField start="1" size="1" name="PORT1" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29650. <BitField start="2" size="1" name="PORT2" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29651. <BitField start="3" size="1" name="PORT3" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29652. <BitField start="4" size="1" name="PORT4" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29653. <BitField start="5" size="1" name="PORT5" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29654. <BitField start="6" size="1" name="PORT6" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29655. <BitField start="7" size="1" name="PORT7" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29656. <BitField start="8" size="1" name="PORT8" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29657. <BitField start="9" size="1" name="PORT9" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29658. <BitField start="10" size="1" name="PORT10" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29659. <BitField start="11" size="1" name="PORT11" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29660. <BitField start="12" size="1" name="PORT12" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29661. <BitField start="13" size="1" name="PORT13" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29662. <BitField start="14" size="1" name="PORT14" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29663. <BitField start="15" size="1" name="PORT15" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29664. <BitField start="16" size="1" name="PORT16" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29665. <BitField start="17" size="1" name="PORT17" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29666. <BitField start="18" size="1" name="PORT18" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29667. <BitField start="19" size="1" name="PORT19" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29668. <BitField start="20" size="1" name="PORT20" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29669. <BitField start="21" size="1" name="PORT21" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29670. <BitField start="22" size="1" name="PORT22" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29671. <BitField start="23" size="1" name="PORT23" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29672. <BitField start="24" size="1" name="PORT24" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29673. <BitField start="25" size="1" name="PORT25" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29674. <BitField start="26" size="1" name="PORT26" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29675. <BitField start="27" size="1" name="PORT27" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29676. <BitField start="28" size="1" name="PORT28" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29677. <BitField start="29" size="1" name="PORT29" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29678. <BitField start="30" size="1" name="PORT30" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29679. <BitField start="31" size="1" name="PORT31" description="Reads pin states or loads output bits (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is low; write: clear output bit. 1 = Read: pin is high; write: set output bit." />
  29680. </Register>
  29681. <Register start="+0x2180+0" size="4" name="MPIN0" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29682. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29683. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29684. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29685. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29686. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29687. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29688. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29689. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29690. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29691. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29692. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29693. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29694. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29695. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29696. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29697. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29698. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29699. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29700. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29701. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29702. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29703. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29704. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29705. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29706. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29707. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29708. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29709. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29710. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29711. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29712. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29713. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29714. </Register>
  29715. <Register start="+0x2180+4" size="4" name="MPIN1" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29716. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29717. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29718. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29719. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29720. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29721. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29722. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29723. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29724. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29725. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29726. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29727. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29728. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29729. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29730. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29731. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29732. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29733. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29734. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29735. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29736. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29737. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29738. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29739. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29740. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29741. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29742. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29743. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29744. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29745. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29746. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29747. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29748. </Register>
  29749. <Register start="+0x2180+8" size="4" name="MPIN2" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29750. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29751. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29752. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29753. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29754. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29755. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29756. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29757. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29758. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29759. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29760. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29761. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29762. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29763. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29764. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29765. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29766. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29767. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29768. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29769. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29770. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29771. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29772. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29773. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29774. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29775. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29776. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29777. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29778. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29779. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29780. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29781. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29782. </Register>
  29783. <Register start="+0x2180+12" size="4" name="MPIN3" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29784. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29785. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29786. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29787. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29788. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29789. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29790. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29791. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29792. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29793. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29794. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29795. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29796. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29797. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29798. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29799. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29800. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29801. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29802. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29803. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29804. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29805. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29806. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29807. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29808. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29809. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29810. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29811. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29812. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29813. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29814. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29815. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29816. </Register>
  29817. <Register start="+0x2180+16" size="4" name="MPIN4" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29818. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29819. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29820. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29821. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29822. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29823. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29824. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29825. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29826. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29827. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29828. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29829. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29830. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29831. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29832. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29833. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29834. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29835. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29836. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29837. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29838. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29839. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29840. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29841. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29842. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29843. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29844. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29845. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29846. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29847. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29848. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29849. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29850. </Register>
  29851. <Register start="+0x2180+20" size="4" name="MPIN5" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29852. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29853. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29854. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29855. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29856. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29857. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29858. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29859. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29860. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29861. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29862. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29863. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29864. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29865. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29866. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29867. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29868. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29869. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29870. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29871. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29872. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29873. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29874. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29875. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29876. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29877. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29878. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29879. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29880. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29881. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29882. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29883. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29884. </Register>
  29885. <Register start="+0x2180+24" size="4" name="MPIN6" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29886. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29887. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29888. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29889. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29890. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29891. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29892. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29893. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29894. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29895. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29896. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29897. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29898. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29899. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29900. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29901. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29902. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29903. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29904. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29905. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29906. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29907. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29908. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29909. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29910. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29911. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29912. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29913. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29914. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29915. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29916. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29917. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29918. </Register>
  29919. <Register start="+0x2180+28" size="4" name="MPIN7" access="Read/Write" description="Masked port register port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29920. <BitField start="0" size="1" name="MPORTP0" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29921. <BitField start="1" size="1" name="MPORTP1" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29922. <BitField start="2" size="1" name="MPORTP2" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29923. <BitField start="3" size="1" name="MPORTP3" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29924. <BitField start="4" size="1" name="MPORTP4" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29925. <BitField start="5" size="1" name="MPORTP5" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29926. <BitField start="6" size="1" name="MPORTP6" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29927. <BitField start="7" size="1" name="MPORTP7" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29928. <BitField start="8" size="1" name="MPORTP8" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29929. <BitField start="9" size="1" name="MPORTP9" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29930. <BitField start="10" size="1" name="MPORTP10" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29931. <BitField start="11" size="1" name="MPORTP11" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29932. <BitField start="12" size="1" name="MPORTP12" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29933. <BitField start="13" size="1" name="MPORTP13" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29934. <BitField start="14" size="1" name="MPORTP14" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29935. <BitField start="15" size="1" name="MPORTP15" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29936. <BitField start="16" size="1" name="MPORTP16" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29937. <BitField start="17" size="1" name="MPORTP17" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29938. <BitField start="18" size="1" name="MPORTP18" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29939. <BitField start="19" size="1" name="MPORTP19" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29940. <BitField start="20" size="1" name="MPORTP20" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29941. <BitField start="21" size="1" name="MPORTP21" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29942. <BitField start="22" size="1" name="MPORTP22" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29943. <BitField start="23" size="1" name="MPORTP23" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29944. <BitField start="24" size="1" name="MPORTP24" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29945. <BitField start="25" size="1" name="MPORTP25" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29946. <BitField start="26" size="1" name="MPORTP26" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29947. <BitField start="27" size="1" name="MPORTP27" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29948. <BitField start="28" size="1" name="MPORTP28" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29949. <BitField start="29" size="1" name="MPORTP29" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29950. <BitField start="30" size="1" name="MPORTP30" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29951. <BitField start="31" size="1" name="MPORTP31" description="Masked port register (bit 0 = GPIOm[0], bit 1 = GPIOm[1], ..., bit 31 = GPIOm[31]). 0 = Read: pin is LOW and/or the corresponding bit in the MASK register is 1; write: clear output bit if the corresponding bit in the MASK register is 0. 1 = Read: pin is HIGH and the corresponding bit in the MASK register is 0; write: set output bit if the corresponding bit in the MASK register is 0." />
  29952. </Register>
  29953. <Register start="+0x2200+0" size="4" name="SET0" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29954. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29955. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29956. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29957. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29958. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29959. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29960. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29961. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29962. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29963. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29964. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29965. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29966. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29967. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29968. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29969. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29970. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29971. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29972. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29973. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29974. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29975. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29976. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29977. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29978. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29979. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29980. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29981. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29982. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29983. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29984. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29985. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29986. </Register>
  29987. <Register start="+0x2200+4" size="4" name="SET1" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  29988. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29989. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29990. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29991. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29992. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29993. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29994. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29995. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29996. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29997. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29998. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  29999. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30000. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30001. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30002. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30003. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30004. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30005. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30006. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30007. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30008. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30009. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30010. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30011. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30012. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30013. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30014. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30015. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30016. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30017. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30018. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30019. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30020. </Register>
  30021. <Register start="+0x2200+8" size="4" name="SET2" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  30022. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30023. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30024. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30025. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30026. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30027. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30028. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30029. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30030. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30031. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30032. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30033. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30034. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30035. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30036. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30037. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30038. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30039. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30040. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30041. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30042. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30043. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30044. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30045. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30046. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30047. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30048. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30049. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30050. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30051. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30052. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30053. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30054. </Register>
  30055. <Register start="+0x2200+12" size="4" name="SET3" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  30056. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30057. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30058. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30059. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30060. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30061. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30062. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30063. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30064. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30065. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30066. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30067. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30068. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30069. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30070. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30071. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30072. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30073. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30074. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30075. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30076. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30077. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30078. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30079. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30080. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30081. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30082. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30083. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30084. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30085. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30086. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30087. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30088. </Register>
  30089. <Register start="+0x2200+16" size="4" name="SET4" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  30090. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30091. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30092. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30093. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30094. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30095. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30096. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30097. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30098. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30099. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30100. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30101. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30102. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30103. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30104. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30105. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30106. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30107. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30108. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30109. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30110. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30111. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30112. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30113. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30114. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30115. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30116. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30117. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30118. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30119. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30120. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30121. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30122. </Register>
  30123. <Register start="+0x2200+20" size="4" name="SET5" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  30124. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30125. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30126. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30127. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30128. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30129. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30130. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30131. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30132. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30133. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30134. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30135. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30136. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30137. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30138. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30139. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30140. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30141. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30142. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30143. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30144. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30145. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30146. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30147. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30148. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30149. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30150. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30151. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30152. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30153. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30154. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30155. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30156. </Register>
  30157. <Register start="+0x2200+24" size="4" name="SET6" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  30158. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30159. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30160. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30161. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30162. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30163. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30164. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30165. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30166. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30167. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30168. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30169. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30170. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30171. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30172. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30173. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30174. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30175. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30176. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30177. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30178. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30179. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30180. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30181. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30182. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30183. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30184. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30185. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30186. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30187. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30188. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30189. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30190. </Register>
  30191. <Register start="+0x2200+28" size="4" name="SET7" access="Read/Write" description="Write: Set register for port m Read: output bits for port m" reset_value="0" reset_mask="0xFFFFFFFF">
  30192. <BitField start="0" size="1" name="SETP0" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30193. <BitField start="1" size="1" name="SETP1" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30194. <BitField start="2" size="1" name="SETP2" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30195. <BitField start="3" size="1" name="SETP3" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30196. <BitField start="4" size="1" name="SETP4" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30197. <BitField start="5" size="1" name="SETP5" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30198. <BitField start="6" size="1" name="SETP6" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30199. <BitField start="7" size="1" name="SETP7" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30200. <BitField start="8" size="1" name="SETP8" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30201. <BitField start="9" size="1" name="SETP9" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30202. <BitField start="10" size="1" name="SETP10" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30203. <BitField start="11" size="1" name="SETP11" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30204. <BitField start="12" size="1" name="SETP12" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30205. <BitField start="13" size="1" name="SETP13" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30206. <BitField start="14" size="1" name="SETP14" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30207. <BitField start="15" size="1" name="SETP15" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30208. <BitField start="16" size="1" name="SETP16" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30209. <BitField start="17" size="1" name="SETP17" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30210. <BitField start="18" size="1" name="SETP18" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30211. <BitField start="19" size="1" name="SETP19" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30212. <BitField start="20" size="1" name="SETP20" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30213. <BitField start="21" size="1" name="SETP21" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30214. <BitField start="22" size="1" name="SETP22" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30215. <BitField start="23" size="1" name="SETP23" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30216. <BitField start="24" size="1" name="SETP24" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30217. <BitField start="25" size="1" name="SETP25" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30218. <BitField start="26" size="1" name="SETP26" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30219. <BitField start="27" size="1" name="SETP27" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30220. <BitField start="28" size="1" name="SETP28" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30221. <BitField start="29" size="1" name="SETP29" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30222. <BitField start="30" size="1" name="SETP30" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30223. <BitField start="31" size="1" name="SETP31" description="Read or set output bits. 0 = Read: output bit: write: no operation. 1 = Read: output bit; write: set output bit." />
  30224. </Register>
  30225. <Register start="+0x2280+0" size="4" name="CLR0" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30226. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30227. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30228. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30229. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30230. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30231. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30232. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30233. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30234. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30235. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30236. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30237. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30238. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30239. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30240. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30241. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30242. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30243. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30244. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30245. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30246. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30247. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30248. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30249. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30250. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30251. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30252. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30253. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30254. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30255. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30256. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30257. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30258. </Register>
  30259. <Register start="+0x2280+4" size="4" name="CLR1" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30260. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30261. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30262. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30263. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30264. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30265. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30266. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30267. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30268. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30269. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30270. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30271. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30272. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30273. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30274. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30275. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30276. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30277. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30278. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30279. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30280. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30281. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30282. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30283. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30284. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30285. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30286. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30287. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30288. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30289. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30290. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30291. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30292. </Register>
  30293. <Register start="+0x2280+8" size="4" name="CLR2" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30294. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30295. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30296. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30297. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30298. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30299. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30300. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30301. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30302. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30303. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30304. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30305. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30306. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30307. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30308. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30309. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30310. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30311. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30312. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30313. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30314. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30315. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30316. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30317. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30318. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30319. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30320. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30321. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30322. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30323. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30324. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30325. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30326. </Register>
  30327. <Register start="+0x2280+12" size="4" name="CLR3" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30328. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30329. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30330. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30331. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30332. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30333. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30334. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30335. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30336. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30337. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30338. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30339. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30340. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30341. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30342. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30343. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30344. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30345. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30346. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30347. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30348. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30349. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30350. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30351. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30352. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30353. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30354. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30355. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30356. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30357. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30358. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30359. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30360. </Register>
  30361. <Register start="+0x2280+16" size="4" name="CLR4" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30362. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30363. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30364. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30365. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30366. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30367. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30368. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30369. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30370. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30371. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30372. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30373. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30374. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30375. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30376. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30377. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30378. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30379. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30380. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30381. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30382. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30383. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30384. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30385. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30386. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30387. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30388. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30389. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30390. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30391. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30392. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30393. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30394. </Register>
  30395. <Register start="+0x2280+20" size="4" name="CLR5" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30396. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30397. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30398. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30399. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30400. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30401. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30402. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30403. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30404. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30405. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30406. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30407. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30408. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30409. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30410. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30411. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30412. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30413. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30414. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30415. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30416. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30417. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30418. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30419. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30420. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30421. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30422. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30423. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30424. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30425. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30426. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30427. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30428. </Register>
  30429. <Register start="+0x2280+24" size="4" name="CLR6" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30430. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30431. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30432. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30433. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30434. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30435. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30436. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30437. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30438. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30439. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30440. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30441. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30442. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30443. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30444. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30445. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30446. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30447. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30448. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30449. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30450. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30451. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30452. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30453. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30454. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30455. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30456. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30457. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30458. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30459. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30460. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30461. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30462. </Register>
  30463. <Register start="+0x2280+28" size="4" name="CLR7" access="WriteOnly" description="Clear port m" reset_value="0" reset_mask="0x00000000">
  30464. <BitField start="0" size="1" name="CLRP00" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30465. <BitField start="1" size="1" name="CLRP01" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30466. <BitField start="2" size="1" name="CLRP02" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30467. <BitField start="3" size="1" name="CLRP03" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30468. <BitField start="4" size="1" name="CLRP04" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30469. <BitField start="5" size="1" name="CLRP05" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30470. <BitField start="6" size="1" name="CLRP06" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30471. <BitField start="7" size="1" name="CLRP07" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30472. <BitField start="8" size="1" name="CLRP08" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30473. <BitField start="9" size="1" name="CLRP09" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30474. <BitField start="10" size="1" name="CLRP010" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30475. <BitField start="11" size="1" name="CLRP011" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30476. <BitField start="12" size="1" name="CLRP012" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30477. <BitField start="13" size="1" name="CLRP013" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30478. <BitField start="14" size="1" name="CLRP014" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30479. <BitField start="15" size="1" name="CLRP015" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30480. <BitField start="16" size="1" name="CLRP016" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30481. <BitField start="17" size="1" name="CLRP017" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30482. <BitField start="18" size="1" name="CLRP018" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30483. <BitField start="19" size="1" name="CLRP019" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30484. <BitField start="20" size="1" name="CLRP020" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30485. <BitField start="21" size="1" name="CLRP021" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30486. <BitField start="22" size="1" name="CLRP022" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30487. <BitField start="23" size="1" name="CLRP023" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30488. <BitField start="24" size="1" name="CLRP024" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30489. <BitField start="25" size="1" name="CLRP025" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30490. <BitField start="26" size="1" name="CLRP026" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30491. <BitField start="27" size="1" name="CLRP027" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30492. <BitField start="28" size="1" name="CLRP028" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30493. <BitField start="29" size="1" name="CLRP029" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30494. <BitField start="30" size="1" name="CLRP030" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30495. <BitField start="31" size="1" name="CLRP031" description="Clear output bits: 0 = No operation. 1 = Clear output bit." />
  30496. </Register>
  30497. <Register start="+0x2300+0" size="4" name="NOT0" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30498. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30499. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30500. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30501. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30502. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30503. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30504. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30505. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30506. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30507. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30508. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30509. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30510. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30511. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30512. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30513. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30514. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30515. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30516. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30517. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30518. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30519. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30520. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30521. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30522. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30523. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30524. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30525. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30526. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30527. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30528. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30529. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30530. </Register>
  30531. <Register start="+0x2300+4" size="4" name="NOT1" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30532. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30533. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30534. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30535. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30536. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30537. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30538. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30539. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30540. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30541. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30542. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30543. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30544. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30545. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30546. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30547. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30548. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30549. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30550. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30551. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30552. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30553. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30554. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30555. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30556. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30557. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30558. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30559. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30560. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30561. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30562. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30563. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30564. </Register>
  30565. <Register start="+0x2300+8" size="4" name="NOT2" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30566. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30567. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30568. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30569. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30570. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30571. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30572. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30573. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30574. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30575. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30576. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30577. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30578. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30579. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30580. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30581. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30582. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30583. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30584. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30585. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30586. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30587. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30588. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30589. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30590. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30591. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30592. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30593. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30594. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30595. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30596. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30597. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30598. </Register>
  30599. <Register start="+0x2300+12" size="4" name="NOT3" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30600. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30601. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30602. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30603. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30604. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30605. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30606. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30607. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30608. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30609. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30610. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30611. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30612. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30613. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30614. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30615. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30616. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30617. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30618. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30619. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30620. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30621. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30622. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30623. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30624. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30625. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30626. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30627. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30628. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30629. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30630. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30631. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30632. </Register>
  30633. <Register start="+0x2300+16" size="4" name="NOT4" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30634. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30635. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30636. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30637. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30638. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30639. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30640. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30641. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30642. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30643. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30644. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30645. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30646. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30647. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30648. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30649. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30650. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30651. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30652. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30653. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30654. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30655. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30656. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30657. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30658. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30659. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30660. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30661. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30662. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30663. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30664. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30665. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30666. </Register>
  30667. <Register start="+0x2300+20" size="4" name="NOT5" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30668. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30669. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30670. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30671. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30672. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30673. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30674. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30675. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30676. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30677. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30678. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30679. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30680. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30681. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30682. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30683. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30684. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30685. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30686. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30687. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30688. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30689. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30690. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30691. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30692. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30693. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30694. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30695. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30696. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30697. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30698. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30699. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30700. </Register>
  30701. <Register start="+0x2300+24" size="4" name="NOT6" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30702. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30703. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30704. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30705. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30706. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30707. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30708. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30709. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30710. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30711. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30712. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30713. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30714. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30715. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30716. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30717. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30718. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30719. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30720. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30721. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30722. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30723. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30724. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30725. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30726. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30727. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30728. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30729. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30730. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30731. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30732. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30733. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30734. </Register>
  30735. <Register start="+0x2300+28" size="4" name="NOT7" access="WriteOnly" description="Toggle port m" reset_value="0" reset_mask="0x00000000">
  30736. <BitField start="0" size="1" name="NOTP0" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30737. <BitField start="1" size="1" name="NOTP1" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30738. <BitField start="2" size="1" name="NOTP2" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30739. <BitField start="3" size="1" name="NOTP3" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30740. <BitField start="4" size="1" name="NOTP4" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30741. <BitField start="5" size="1" name="NOTP5" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30742. <BitField start="6" size="1" name="NOTP6" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30743. <BitField start="7" size="1" name="NOTP7" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30744. <BitField start="8" size="1" name="NOTP8" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30745. <BitField start="9" size="1" name="NOTP9" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30746. <BitField start="10" size="1" name="NOTP10" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30747. <BitField start="11" size="1" name="NOTP11" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30748. <BitField start="12" size="1" name="NOTP12" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30749. <BitField start="13" size="1" name="NOTP13" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30750. <BitField start="14" size="1" name="NOTP14" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30751. <BitField start="15" size="1" name="NOTP15" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30752. <BitField start="16" size="1" name="NOTP16" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30753. <BitField start="17" size="1" name="NOTP17" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30754. <BitField start="18" size="1" name="NOTP18" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30755. <BitField start="19" size="1" name="NOTP19" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30756. <BitField start="20" size="1" name="NOTP20" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30757. <BitField start="21" size="1" name="NOTP21" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30758. <BitField start="22" size="1" name="NOTP22" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30759. <BitField start="23" size="1" name="NOTP23" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30760. <BitField start="24" size="1" name="NOTP24" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30761. <BitField start="25" size="1" name="NOTP25" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30762. <BitField start="26" size="1" name="NOTP26" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30763. <BitField start="27" size="1" name="NOTP27" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30764. <BitField start="28" size="1" name="NOTP28" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30765. <BitField start="29" size="1" name="NOTP29" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30766. <BitField start="30" size="1" name="NOTP30" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30767. <BitField start="31" size="1" name="NOTP31" description="Toggle output bits: 0 = no operation. 1 = Toggle output bit." />
  30768. </Register>
  30769. </RegisterGroup>
  30770. <RegisterGroup name="SPI" start="0x40100000" description="SPI ">
  30771. <Register start="+0x000" size="4" name="CR" access="Read/Write" description="SPI Control Register. This register controls the operation of the SPI." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30772. <BitField start="0" size="2" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30773. <BitField start="2" size="1" name="BITENABLE" description="The SPI controller sends and receives 8 bits of data per transfer.">
  30774. <Enum name="THE_SPI_CONTROLLER_S" start="1" description="The SPI controller sends and receives the number of bits selected by bits 11:8." />
  30775. </BitField>
  30776. <BitField start="3" size="1" name="CPHA" description="Clock phase control determines the relationship between the data and the clock on SPI transfers, and controls when a slave transfer is defined as starting and ending.">
  30777. <Enum name="FIRST_EDGE" start="0" description="Data is sampled on the first clock edge of SCK. A transfer starts and ends with activation and deactivation of the SSEL signal." />
  30778. <Enum name="SECOND_EDGE" start="1" description="Data is sampled on the second clock edge of the SCK. A transfer starts with the first clock edge, and ends with the last sampling edge when the SSEL signal is active." />
  30779. </BitField>
  30780. <BitField start="4" size="1" name="CPOL" description="Clock polarity control.">
  30781. <Enum name="SCK_IS_ACTIVE_HIGH_" start="0" description="SCK is active high." />
  30782. <Enum name="SCK_IS_ACTIVE_LOW_" start="1" description="SCK is active low." />
  30783. </BitField>
  30784. <BitField start="5" size="1" name="MSTR" description="Master mode select.">
  30785. <Enum name="SLAVE" start="0" description="The SPI operates in Slave mode." />
  30786. <Enum name="MASTER" start="1" description="The SPI operates in Master mode." />
  30787. </BitField>
  30788. <BitField start="6" size="1" name="LSBF" description="LSB First controls which direction each byte is shifted when transferred.">
  30789. <Enum name="MSB" start="0" description="SPI data is transferred MSB (bit 7) first." />
  30790. <Enum name="LSB" start="1" description="SPI data is transferred LSB (bit 0) first." />
  30791. </BitField>
  30792. <BitField start="7" size="1" name="SPIE" description="Serial peripheral interrupt enable.">
  30793. <Enum name="INTBLOCK" start="0" description="SPI interrupts are inhibited." />
  30794. <Enum name="HWINT" start="1" description="A hardware interrupt is generated each time the SPIF or MODF bits are activated." />
  30795. </BitField>
  30796. <BitField start="8" size="4" name="BITS" description="When bit 2 of this register is 1, this field controls the number of bits per transfer:">
  30797. <Enum name="8_BITS_PER_TRANSFER" start="0x8" description="8 bits per transfer" />
  30798. <Enum name="9_BITS_PER_TRANSFER" start="0x9" description="9 bits per transfer" />
  30799. <Enum name="10_BITS_PER_TRANSFER" start="0xA" description="10 bits per transfer" />
  30800. <Enum name="11_BITS_PER_TRANSFER" start="0xB" description="11 bits per transfer" />
  30801. <Enum name="12_BITS_PER_TRANSFER" start="0xC" description="12 bits per transfer" />
  30802. <Enum name="13_BITS_PER_TRANSFER" start="0xD" description="13 bits per transfer" />
  30803. <Enum name="14_BITS_PER_TRANSFER" start="0xE" description="14 bits per transfer" />
  30804. <Enum name="15_BITS_PER_TRANSFER" start="0xF" description="15 bits per transfer" />
  30805. <Enum name="16_BITS_PER_TRANSFER" start="0x0" description="16 bits per transfer" />
  30806. </BitField>
  30807. <BitField start="12" size="20" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30808. </Register>
  30809. <Register start="+0x004" size="4" name="SR" access="ReadOnly" description="SPI Status Register. This register shows the status of the SPI." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30810. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30811. <BitField start="3" size="1" name="ABRT" description="Slave abort. When 1, this bit indicates that a slave abort has occurred. This bit is cleared by reading this register." />
  30812. <BitField start="4" size="1" name="MODF" description="Mode fault. when 1, this bit indicates that a Mode fault error has occurred. This bit is cleared by reading this register, then writing the SPI0 control register." />
  30813. <BitField start="5" size="1" name="ROVR" description="Read overrun. When 1, this bit indicates that a read overrun has occurred. This bit is cleared by reading this register." />
  30814. <BitField start="6" size="1" name="WCOL" description="Write collision. When 1, this bit indicates that a write collision has occurred. This bit is cleared by reading this register, then accessing the SPI Data Register." />
  30815. <BitField start="7" size="1" name="SPIF" description="SPI transfer complete flag. When 1, this bit indicates when a SPI data transfer is complete. When a master, this bit is set at the end of the last cycle of the transfer. When a slave, this bit is set on the last data sampling edge of the SCK. This bit is cleared by first reading this register, then accessing the SPI Data Register. Note: this is not the SPI interrupt flag. This flag is found in the SPINT register." />
  30816. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30817. </Register>
  30818. <Register start="+0x008" size="4" name="DR" access="None" description="SPI Data Register. This bi-directional register provides the transmit and receive data for the SPI. Transmit data is provided to the SPI0 by writing to this register. Data received by the SPI0 can be read from this register." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30819. <BitField start="0" size="8" name="DATALOW" description="SPI Bi-directional data port." />
  30820. <BitField start="8" size="8" name="DATAHIGH" description="If bit 2 of the SPCR is 1 and bits 11:8 are other than 1000, some or all of these bits contain the additional transmit and receive bits. When less than 16 bits are selected, the more significant among these bits read as zeroes." />
  30821. <BitField start="16" size="16" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30822. </Register>
  30823. <Register start="+0x00C" size="4" name="CCR" access="Read/Write" description="SPI Clock Counter Register. This register controls the frequency of a master's SCK0." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30824. <BitField start="0" size="8" name="COUNTER" description="SPI0 Clock counter setting." />
  30825. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30826. </Register>
  30827. <Register start="+0x010" size="4" name="TCR" access="Read/Write" description="SPI Test Control register. For functional testing only." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30828. <BitField start="0" size="1" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30829. <BitField start="1" size="7" name="TEST" description="SPI test mode. When 0, the SPI operates normally. When 1, SCK will always be on, independent of master mode select and data availability setting." />
  30830. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30831. </Register>
  30832. <Register start="+0x014" size="4" name="TSR" access="Read/Write" description="SPI Test Status register. For functional testing only." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30833. <BitField start="0" size="3" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30834. <BitField start="3" size="1" name="ABRT" description="Slave abort." />
  30835. <BitField start="4" size="1" name="MODF" description="Mode fault." />
  30836. <BitField start="5" size="1" name="ROVR" description="Read overrun." />
  30837. <BitField start="6" size="1" name="WCOL" description="Write collision." />
  30838. <BitField start="7" size="1" name="SPIF" description="SPI transfer complete flag." />
  30839. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30840. </Register>
  30841. <Register start="+0x01C" size="4" name="INT" access="Read/Write" description="SPI Interrupt Flag. This register contains the interrupt flag for the SPI interface." reset_value="0x00" reset_mask="0xFFFFFFFF">
  30842. <BitField start="0" size="1" name="SPIF" description="SPI interrupt flag. Set by the SPI interface to generate an interrupt. Cleared by writing a 1 to this bit. Note: this bit will be set once when SPIE = 1 and at least one of SPIF and WCOL bits is 1. However, only when the SPI Interrupt bit is set and SPI0 Interrupt is enabled in the NVIC, SPI based interrupt can be processed by interrupt handling software." />
  30843. <BitField start="1" size="7" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30844. <BitField start="8" size="24" name="RESERVED" description="Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined." />
  30845. </Register>
  30846. </RegisterGroup>
  30847. <RegisterGroup name="SGPIO" start="0x40101000" description="Serial GPIO (SGPIO)">
  30848. <Register start="+0x0000+0" size="4" name="OUT_MUX_CFG[0]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30849. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30850. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30851. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30852. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30853. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30854. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30855. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  30856. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  30857. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  30858. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  30859. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  30860. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  30861. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  30862. </BitField>
  30863. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  30864. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  30865. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  30866. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  30867. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  30868. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  30869. </BitField>
  30870. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  30871. </Register>
  30872. <Register start="+0x0000+4" size="4" name="OUT_MUX_CFG[1]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30873. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30874. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30875. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30876. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30877. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30878. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30879. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  30880. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  30881. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  30882. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  30883. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  30884. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  30885. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  30886. </BitField>
  30887. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  30888. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  30889. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  30890. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  30891. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  30892. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  30893. </BitField>
  30894. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  30895. </Register>
  30896. <Register start="+0x0000+8" size="4" name="OUT_MUX_CFG[2]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30897. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30898. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30899. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30900. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30901. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30902. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30903. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  30904. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  30905. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  30906. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  30907. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  30908. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  30909. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  30910. </BitField>
  30911. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  30912. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  30913. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  30914. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  30915. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  30916. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  30917. </BitField>
  30918. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  30919. </Register>
  30920. <Register start="+0x0000+12" size="4" name="OUT_MUX_CFG[3]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30921. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30922. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30923. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30924. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30925. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30926. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30927. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  30928. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  30929. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  30930. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  30931. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  30932. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  30933. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  30934. </BitField>
  30935. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  30936. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  30937. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  30938. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  30939. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  30940. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  30941. </BitField>
  30942. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  30943. </Register>
  30944. <Register start="+0x0000+16" size="4" name="OUT_MUX_CFG[4]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30945. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30946. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30947. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30948. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30949. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30950. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30951. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  30952. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  30953. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  30954. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  30955. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  30956. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  30957. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  30958. </BitField>
  30959. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  30960. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  30961. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  30962. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  30963. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  30964. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  30965. </BitField>
  30966. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  30967. </Register>
  30968. <Register start="+0x0000+20" size="4" name="OUT_MUX_CFG[5]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30969. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30970. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30971. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30972. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30973. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30974. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30975. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  30976. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  30977. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  30978. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  30979. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  30980. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  30981. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  30982. </BitField>
  30983. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  30984. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  30985. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  30986. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  30987. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  30988. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  30989. </BitField>
  30990. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  30991. </Register>
  30992. <Register start="+0x0000+24" size="4" name="OUT_MUX_CFG[6]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  30993. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  30994. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  30995. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  30996. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  30997. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  30998. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  30999. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31000. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31001. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31002. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31003. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31004. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31005. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31006. </BitField>
  31007. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31008. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31009. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31010. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31011. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31012. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31013. </BitField>
  31014. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31015. </Register>
  31016. <Register start="+0x0000+28" size="4" name="OUT_MUX_CFG[7]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31017. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31018. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31019. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31020. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31021. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31022. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31023. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31024. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31025. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31026. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31027. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31028. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31029. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31030. </BitField>
  31031. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31032. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31033. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31034. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31035. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31036. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31037. </BitField>
  31038. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31039. </Register>
  31040. <Register start="+0x0000+32" size="4" name="OUT_MUX_CFG[8]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31041. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31042. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31043. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31044. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31045. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31046. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31047. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31048. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31049. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31050. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31051. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31052. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31053. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31054. </BitField>
  31055. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31056. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31057. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31058. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31059. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31060. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31061. </BitField>
  31062. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31063. </Register>
  31064. <Register start="+0x0000+36" size="4" name="OUT_MUX_CFG[9]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31065. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31066. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31067. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31068. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31069. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31070. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31071. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31072. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31073. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31074. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31075. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31076. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31077. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31078. </BitField>
  31079. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31080. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31081. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31082. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31083. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31084. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31085. </BitField>
  31086. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31087. </Register>
  31088. <Register start="+0x0000+40" size="4" name="OUT_MUX_CFG[10]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31089. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31090. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31091. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31092. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31093. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31094. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31095. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31096. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31097. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31098. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31099. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31100. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31101. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31102. </BitField>
  31103. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31104. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31105. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31106. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31107. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31108. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31109. </BitField>
  31110. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31111. </Register>
  31112. <Register start="+0x0000+44" size="4" name="OUT_MUX_CFG[11]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31113. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31114. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31115. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31116. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31117. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31118. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31119. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31120. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31121. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31122. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31123. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31124. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31125. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31126. </BitField>
  31127. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31128. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31129. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31130. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31131. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31132. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31133. </BitField>
  31134. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31135. </Register>
  31136. <Register start="+0x0000+48" size="4" name="OUT_MUX_CFG[12]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31137. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31138. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31139. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31140. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31141. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31142. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31143. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31144. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31145. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31146. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31147. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31148. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31149. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31150. </BitField>
  31151. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31152. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31153. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31154. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31155. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31156. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31157. </BitField>
  31158. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31159. </Register>
  31160. <Register start="+0x0000+52" size="4" name="OUT_MUX_CFG[13]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31161. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31162. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31163. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31164. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31165. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31166. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31167. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31168. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31169. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31170. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31171. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31172. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31173. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31174. </BitField>
  31175. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31176. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31177. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31178. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31179. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31180. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31181. </BitField>
  31182. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31183. </Register>
  31184. <Register start="+0x0000+56" size="4" name="OUT_MUX_CFG[14]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31185. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31186. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31187. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31188. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31189. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31190. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31191. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31192. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31193. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31194. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31195. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31196. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31197. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31198. </BitField>
  31199. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31200. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31201. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31202. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31203. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31204. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31205. </BitField>
  31206. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31207. </Register>
  31208. <Register start="+0x0000+60" size="4" name="OUT_MUX_CFG[15]" access="Read/Write" description="Pin multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31209. <BitField start="0" size="4" name="P_OUT_CFG" description="Output control of output SGPIOn. All other values are reserved.">
  31210. <Enum name="DOUT_DOUTM1" start="0x0" description="dout_doutm1 (1-bit mode)" />
  31211. <Enum name="DOUT_DOUTM2A" start="0x1" description="dout_doutm2a (2-bit mode 2a)" />
  31212. <Enum name="DOUT_DOUTM2B" start="0x2" description="dout_doutm2b (2-bit mode 2b)" />
  31213. <Enum name="DOUT_DOUTM2C" start="0x3" description="dout_doutm2c (2-bit mode 2c)" />
  31214. <Enum name="GPIO_OUT_LEVEL_SET" start="0x4" description="gpio_out (level set by GPIO_OUTREG)" />
  31215. <Enum name="DOUT_DOUTM4A" start="0x5" description="dout_doutm4a (4-bit mode 4a)" />
  31216. <Enum name="DOUT_DOUTM4B" start="0x6" description="dout_doutm4b (4-bit mode 4b)" />
  31217. <Enum name="DOUT_DOUTM4C" start="0x7" description="dout_doutm4c (4-bit mode 4c)" />
  31218. <Enum name="CLK_OUT" start="0x8" description="clk_out" />
  31219. <Enum name="DOUT_DOUTM8A" start="0x9" description="dout_doutm8a (8-bit mode 8a)" />
  31220. <Enum name="DOUT_DOUTM8B" start="0xA" description="dout_doutm8b (8-bit mode 8b)" />
  31221. <Enum name="DOUT_DOUTM8C" start="0xB" description="dout_doutm8c (8-bit mode 8c)" />
  31222. </BitField>
  31223. <BitField start="4" size="3" name="P_OE_CFG" description="Output enable source. All other values are reserved.">
  31224. <Enum name="GPIO_OE_STATE_SET_B" start="0x0" description="gpio_oe (state set by GPIO_OEREG)" />
  31225. <Enum name="DOUT_OEM1_1_BIT_MOD" start="0x4" description="dout_oem1 (1-bit mode)" />
  31226. <Enum name="DOUT_OEM2_2_BIT_MOD" start="0x5" description="dout_oem2 (2-bit mode)" />
  31227. <Enum name="DOUT_OEM4_4_BIT_MOD" start="0x6" description="dout_oem4 (4-bit mode)" />
  31228. <Enum name="DOUT_OEM8_8_BIT_MOD" start="0x7" description="dout_oem8 (8-bit mode)" />
  31229. </BitField>
  31230. <BitField start="7" size="25" name="RESERVED" description="Reserved." />
  31231. </Register>
  31232. <Register start="+0x0040+0" size="4" name="SGPIO_MUX_CFG[0]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31233. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31234. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31235. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31236. </BitField>
  31237. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31238. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31239. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31240. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31241. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31242. </BitField>
  31243. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31244. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31245. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31246. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31247. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31248. </BitField>
  31249. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31250. <Enum name="ENABLE" start="0x0" description="Enable" />
  31251. <Enum name="DISABLE" start="0x1" description="Disable" />
  31252. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31253. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31254. </BitField>
  31255. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31256. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31257. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31258. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31259. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31260. </BitField>
  31261. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31262. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31263. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31264. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31265. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31266. </BitField>
  31267. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31268. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31269. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31270. </BitField>
  31271. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31272. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31273. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31274. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31275. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31276. </BitField>
  31277. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31278. </Register>
  31279. <Register start="+0x0040+4" size="4" name="SGPIO_MUX_CFG[1]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31280. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31281. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31282. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31283. </BitField>
  31284. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31285. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31286. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31287. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31288. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31289. </BitField>
  31290. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31291. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31292. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31293. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31294. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31295. </BitField>
  31296. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31297. <Enum name="ENABLE" start="0x0" description="Enable" />
  31298. <Enum name="DISABLE" start="0x1" description="Disable" />
  31299. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31300. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31301. </BitField>
  31302. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31303. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31304. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31305. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31306. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31307. </BitField>
  31308. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31309. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31310. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31311. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31312. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31313. </BitField>
  31314. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31315. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31316. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31317. </BitField>
  31318. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31319. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31320. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31321. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31322. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31323. </BitField>
  31324. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31325. </Register>
  31326. <Register start="+0x0040+8" size="4" name="SGPIO_MUX_CFG[2]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31327. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31328. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31329. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31330. </BitField>
  31331. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31332. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31333. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31334. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31335. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31336. </BitField>
  31337. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31338. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31339. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31340. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31341. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31342. </BitField>
  31343. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31344. <Enum name="ENABLE" start="0x0" description="Enable" />
  31345. <Enum name="DISABLE" start="0x1" description="Disable" />
  31346. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31347. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31348. </BitField>
  31349. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31350. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31351. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31352. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31353. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31354. </BitField>
  31355. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31356. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31357. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31358. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31359. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31360. </BitField>
  31361. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31362. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31363. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31364. </BitField>
  31365. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31366. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31367. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31368. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31369. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31370. </BitField>
  31371. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31372. </Register>
  31373. <Register start="+0x0040+12" size="4" name="SGPIO_MUX_CFG[3]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31374. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31375. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31376. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31377. </BitField>
  31378. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31379. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31380. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31381. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31382. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31383. </BitField>
  31384. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31385. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31386. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31387. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31388. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31389. </BitField>
  31390. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31391. <Enum name="ENABLE" start="0x0" description="Enable" />
  31392. <Enum name="DISABLE" start="0x1" description="Disable" />
  31393. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31394. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31395. </BitField>
  31396. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31397. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31398. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31399. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31400. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31401. </BitField>
  31402. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31403. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31404. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31405. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31406. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31407. </BitField>
  31408. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31409. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31410. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31411. </BitField>
  31412. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31413. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31414. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31415. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31416. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31417. </BitField>
  31418. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31419. </Register>
  31420. <Register start="+0x0040+16" size="4" name="SGPIO_MUX_CFG[4]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31421. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31422. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31423. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31424. </BitField>
  31425. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31426. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31427. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31428. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31429. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31430. </BitField>
  31431. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31432. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31433. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31434. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31435. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31436. </BitField>
  31437. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31438. <Enum name="ENABLE" start="0x0" description="Enable" />
  31439. <Enum name="DISABLE" start="0x1" description="Disable" />
  31440. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31441. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31442. </BitField>
  31443. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31444. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31445. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31446. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31447. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31448. </BitField>
  31449. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31450. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31451. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31452. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31453. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31454. </BitField>
  31455. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31456. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31457. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31458. </BitField>
  31459. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31460. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31461. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31462. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31463. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31464. </BitField>
  31465. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31466. </Register>
  31467. <Register start="+0x0040+20" size="4" name="SGPIO_MUX_CFG[5]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31468. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31469. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31470. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31471. </BitField>
  31472. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31473. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31474. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31475. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31476. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31477. </BitField>
  31478. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31479. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31480. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31481. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31482. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31483. </BitField>
  31484. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31485. <Enum name="ENABLE" start="0x0" description="Enable" />
  31486. <Enum name="DISABLE" start="0x1" description="Disable" />
  31487. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31488. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31489. </BitField>
  31490. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31491. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31492. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31493. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31494. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31495. </BitField>
  31496. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31497. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31498. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31499. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31500. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31501. </BitField>
  31502. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31503. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31504. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31505. </BitField>
  31506. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31507. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31508. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31509. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31510. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31511. </BitField>
  31512. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31513. </Register>
  31514. <Register start="+0x0040+24" size="4" name="SGPIO_MUX_CFG[6]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31515. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31516. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31517. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31518. </BitField>
  31519. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31520. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31521. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31522. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31523. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31524. </BitField>
  31525. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31526. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31527. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31528. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31529. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31530. </BitField>
  31531. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31532. <Enum name="ENABLE" start="0x0" description="Enable" />
  31533. <Enum name="DISABLE" start="0x1" description="Disable" />
  31534. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31535. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31536. </BitField>
  31537. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31538. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31539. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31540. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31541. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31542. </BitField>
  31543. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31544. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31545. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31546. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31547. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31548. </BitField>
  31549. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31550. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31551. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31552. </BitField>
  31553. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31554. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31555. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31556. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31557. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31558. </BitField>
  31559. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31560. </Register>
  31561. <Register start="+0x0040+28" size="4" name="SGPIO_MUX_CFG[7]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31562. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31563. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31564. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31565. </BitField>
  31566. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31567. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31568. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31569. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31570. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31571. </BitField>
  31572. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31573. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31574. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31575. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31576. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31577. </BitField>
  31578. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31579. <Enum name="ENABLE" start="0x0" description="Enable" />
  31580. <Enum name="DISABLE" start="0x1" description="Disable" />
  31581. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31582. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31583. </BitField>
  31584. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31585. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31586. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31587. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31588. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31589. </BitField>
  31590. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31591. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31592. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31593. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31594. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31595. </BitField>
  31596. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31597. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31598. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31599. </BitField>
  31600. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31601. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31602. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31603. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31604. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31605. </BitField>
  31606. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31607. </Register>
  31608. <Register start="+0x0040+32" size="4" name="SGPIO_MUX_CFG[8]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31609. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31610. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31611. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31612. </BitField>
  31613. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31614. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31615. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31616. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31617. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31618. </BitField>
  31619. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31620. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31621. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31622. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31623. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31624. </BitField>
  31625. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31626. <Enum name="ENABLE" start="0x0" description="Enable" />
  31627. <Enum name="DISABLE" start="0x1" description="Disable" />
  31628. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31629. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31630. </BitField>
  31631. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31632. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31633. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31634. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31635. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31636. </BitField>
  31637. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31638. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31639. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31640. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31641. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31642. </BitField>
  31643. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31644. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31645. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31646. </BitField>
  31647. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31648. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31649. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31650. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31651. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31652. </BitField>
  31653. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31654. </Register>
  31655. <Register start="+0x0040+36" size="4" name="SGPIO_MUX_CFG[9]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31656. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31657. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31658. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31659. </BitField>
  31660. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31661. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31662. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31663. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31664. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31665. </BitField>
  31666. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31667. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31668. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31669. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31670. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31671. </BitField>
  31672. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31673. <Enum name="ENABLE" start="0x0" description="Enable" />
  31674. <Enum name="DISABLE" start="0x1" description="Disable" />
  31675. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31676. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31677. </BitField>
  31678. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31679. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31680. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31681. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31682. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31683. </BitField>
  31684. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31685. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31686. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31687. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31688. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31689. </BitField>
  31690. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31691. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31692. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31693. </BitField>
  31694. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31695. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31696. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31697. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31698. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31699. </BitField>
  31700. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31701. </Register>
  31702. <Register start="+0x0040+40" size="4" name="SGPIO_MUX_CFG[10]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31703. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31704. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31705. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31706. </BitField>
  31707. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31708. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31709. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31710. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31711. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31712. </BitField>
  31713. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31714. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31715. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31716. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31717. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31718. </BitField>
  31719. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31720. <Enum name="ENABLE" start="0x0" description="Enable" />
  31721. <Enum name="DISABLE" start="0x1" description="Disable" />
  31722. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31723. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31724. </BitField>
  31725. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31726. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31727. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31728. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31729. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31730. </BitField>
  31731. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31732. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31733. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31734. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31735. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31736. </BitField>
  31737. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31738. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31739. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31740. </BitField>
  31741. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31742. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31743. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31744. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31745. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31746. </BitField>
  31747. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31748. </Register>
  31749. <Register start="+0x0040+44" size="4" name="SGPIO_MUX_CFG[11]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31750. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31751. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31752. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31753. </BitField>
  31754. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31755. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31756. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31757. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31758. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31759. </BitField>
  31760. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31761. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31762. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31763. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31764. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31765. </BitField>
  31766. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31767. <Enum name="ENABLE" start="0x0" description="Enable" />
  31768. <Enum name="DISABLE" start="0x1" description="Disable" />
  31769. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31770. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31771. </BitField>
  31772. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31773. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31774. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31775. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31776. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31777. </BitField>
  31778. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31779. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31780. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31781. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31782. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31783. </BitField>
  31784. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31785. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31786. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31787. </BitField>
  31788. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31789. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31790. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31791. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31792. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31793. </BitField>
  31794. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31795. </Register>
  31796. <Register start="+0x0040+48" size="4" name="SGPIO_MUX_CFG[12]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31797. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31798. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31799. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31800. </BitField>
  31801. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31802. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31803. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31804. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31805. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31806. </BitField>
  31807. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31808. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31809. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31810. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31811. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31812. </BitField>
  31813. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31814. <Enum name="ENABLE" start="0x0" description="Enable" />
  31815. <Enum name="DISABLE" start="0x1" description="Disable" />
  31816. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31817. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31818. </BitField>
  31819. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31820. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31821. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31822. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31823. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31824. </BitField>
  31825. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31826. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31827. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31828. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31829. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31830. </BitField>
  31831. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31832. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31833. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31834. </BitField>
  31835. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31836. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31837. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31838. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31839. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31840. </BitField>
  31841. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31842. </Register>
  31843. <Register start="+0x0040+52" size="4" name="SGPIO_MUX_CFG[13]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31844. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31845. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31846. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31847. </BitField>
  31848. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31849. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31850. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31851. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31852. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31853. </BitField>
  31854. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31855. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31856. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31857. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31858. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31859. </BitField>
  31860. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31861. <Enum name="ENABLE" start="0x0" description="Enable" />
  31862. <Enum name="DISABLE" start="0x1" description="Disable" />
  31863. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31864. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31865. </BitField>
  31866. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31867. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31868. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31869. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31870. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31871. </BitField>
  31872. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31873. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31874. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31875. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31876. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31877. </BitField>
  31878. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31879. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31880. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31881. </BitField>
  31882. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31883. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31884. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31885. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31886. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31887. </BitField>
  31888. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31889. </Register>
  31890. <Register start="+0x0040+56" size="4" name="SGPIO_MUX_CFG[14]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31891. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31892. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31893. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31894. </BitField>
  31895. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31896. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31897. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31898. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31899. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31900. </BitField>
  31901. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31902. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31903. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31904. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31905. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31906. </BitField>
  31907. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31908. <Enum name="ENABLE" start="0x0" description="Enable" />
  31909. <Enum name="DISABLE" start="0x1" description="Disable" />
  31910. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31911. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31912. </BitField>
  31913. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31914. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31915. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31916. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31917. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31918. </BitField>
  31919. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31920. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31921. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31922. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31923. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31924. </BitField>
  31925. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31926. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31927. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31928. </BitField>
  31929. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31930. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31931. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31932. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31933. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31934. </BitField>
  31935. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31936. </Register>
  31937. <Register start="+0x0040+60" size="4" name="SGPIO_MUX_CFG[15]" access="Read/Write" description="SGPIO multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31938. <BitField start="0" size="1" name="EXT_CLK_ENABLE" description="Select clock signal.">
  31939. <Enum name="INTERNAL_CLOCK_SIGNA" start="0x0" description="Internal clock signal (slice)" />
  31940. <Enum name="EXTERNAL_CLOCK_SIGNA" start="0x1" description="External clock signal (pin)" />
  31941. </BitField>
  31942. <BitField start="1" size="2" name="CLK_SOURCE_PIN_MODE" description="Select source clock pin.">
  31943. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31944. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31945. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31946. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31947. </BitField>
  31948. <BitField start="3" size="2" name="CLK_SOURCE_SLICE_MODE" description="Select clock source slice. Note that slices D, H, O and P do not support this mode.">
  31949. <Enum name="SLICE_D" start="0x0" description="Slice D" />
  31950. <Enum name="SLICE_H" start="0x1" description="Slice H" />
  31951. <Enum name="SLICE_O" start="0x2" description="Slice O" />
  31952. <Enum name="SLICE_P" start="0x3" description="Slice P" />
  31953. </BitField>
  31954. <BitField start="5" size="2" name="QUALIFIER_MODE" description="Select qualifier mode.">
  31955. <Enum name="ENABLE" start="0x0" description="Enable" />
  31956. <Enum name="DISABLE" start="0x1" description="Disable" />
  31957. <Enum name="SLICE_SEE_BITS_QUAL" start="0x2" description="Slice (see bits QUALIFIER_SLICE_MODE in this register)" />
  31958. <Enum name="EXTERNAL_SGPIO_PIN" start="0x3" description="External SGPIO pin (SGPIO8, SGPIO9, SGPIO10, or SGPIO11)" />
  31959. </BitField>
  31960. <BitField start="7" size="2" name="QUALIFIER_PIN_MODE" description="Select qualifier pin.">
  31961. <Enum name="SGPIO8" start="0x0" description="SGPIO8" />
  31962. <Enum name="SGPIO9" start="0x1" description="SGPIO9" />
  31963. <Enum name="SGPIO10" start="0x2" description="SGPIO10" />
  31964. <Enum name="SGPIO11" start="0x3" description="SGPIO11" />
  31965. </BitField>
  31966. <BitField start="9" size="2" name="QUALIFIER_SLICE_MODE" description="Select qualifier slice.">
  31967. <Enum name="SLICE_A" start="0x0" description="Slice A, but for slice A slice D is used." />
  31968. <Enum name="SLICE_H" start="0x1" description="Slice H, but for slice H slice O is used." />
  31969. <Enum name="SLICE_I" start="0x2" description="Slice I, but for slice I slice D is used." />
  31970. <Enum name="SLICE_P" start="0x3" description="Slice P, but for slice P slice O is used." />
  31971. </BitField>
  31972. <BitField start="11" size="1" name="CONCAT_ENABLE" description="Enable concatenation.">
  31973. <Enum name="EXTERNAL_DATA_PIN" start="0x0" description="External data pin" />
  31974. <Enum name="CONCATENATE_DATA" start="0x1" description="Concatenate data" />
  31975. </BitField>
  31976. <BitField start="12" size="2" name="CONCAT_ORDER" description="Select concatenation order">
  31977. <Enum name="SELF_LOOP" start="0x0" description="Self-loop" />
  31978. <Enum name="2_SLICES" start="0x1" description="2 slices" />
  31979. <Enum name="4_SLICES" start="0x2" description="4 slices" />
  31980. <Enum name="8_SLICES" start="0x3" description="8 slices" />
  31981. </BitField>
  31982. <BitField start="14" size="18" name="RESERVED" description="Reserved" />
  31983. </Register>
  31984. <Register start="+0x0080+0" size="4" name="SLICE_MUX_CFG[0]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  31985. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  31986. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  31987. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  31988. </BitField>
  31989. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  31990. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  31991. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  31992. </BitField>
  31993. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  31994. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  31995. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  31996. </BitField>
  31997. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  31998. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  31999. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32000. </BitField>
  32001. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32002. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32003. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32004. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32005. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32006. </BitField>
  32007. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32008. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32009. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32010. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32011. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32012. </BitField>
  32013. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32014. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32015. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32016. </BitField>
  32017. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32018. </Register>
  32019. <Register start="+0x0080+4" size="4" name="SLICE_MUX_CFG[1]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32020. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32021. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32022. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32023. </BitField>
  32024. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32025. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32026. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32027. </BitField>
  32028. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32029. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32030. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32031. </BitField>
  32032. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32033. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32034. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32035. </BitField>
  32036. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32037. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32038. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32039. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32040. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32041. </BitField>
  32042. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32043. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32044. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32045. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32046. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32047. </BitField>
  32048. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32049. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32050. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32051. </BitField>
  32052. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32053. </Register>
  32054. <Register start="+0x0080+8" size="4" name="SLICE_MUX_CFG[2]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32055. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32056. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32057. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32058. </BitField>
  32059. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32060. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32061. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32062. </BitField>
  32063. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32064. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32065. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32066. </BitField>
  32067. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32068. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32069. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32070. </BitField>
  32071. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32072. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32073. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32074. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32075. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32076. </BitField>
  32077. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32078. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32079. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32080. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32081. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32082. </BitField>
  32083. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32084. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32085. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32086. </BitField>
  32087. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32088. </Register>
  32089. <Register start="+0x0080+12" size="4" name="SLICE_MUX_CFG[3]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32090. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32091. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32092. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32093. </BitField>
  32094. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32095. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32096. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32097. </BitField>
  32098. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32099. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32100. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32101. </BitField>
  32102. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32103. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32104. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32105. </BitField>
  32106. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32107. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32108. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32109. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32110. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32111. </BitField>
  32112. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32113. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32114. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32115. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32116. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32117. </BitField>
  32118. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32119. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32120. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32121. </BitField>
  32122. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32123. </Register>
  32124. <Register start="+0x0080+16" size="4" name="SLICE_MUX_CFG[4]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32125. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32126. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32127. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32128. </BitField>
  32129. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32130. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32131. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32132. </BitField>
  32133. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32134. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32135. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32136. </BitField>
  32137. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32138. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32139. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32140. </BitField>
  32141. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32142. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32143. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32144. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32145. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32146. </BitField>
  32147. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32148. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32149. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32150. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32151. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32152. </BitField>
  32153. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32154. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32155. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32156. </BitField>
  32157. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32158. </Register>
  32159. <Register start="+0x0080+20" size="4" name="SLICE_MUX_CFG[5]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32160. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32161. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32162. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32163. </BitField>
  32164. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32165. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32166. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32167. </BitField>
  32168. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32169. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32170. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32171. </BitField>
  32172. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32173. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32174. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32175. </BitField>
  32176. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32177. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32178. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32179. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32180. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32181. </BitField>
  32182. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32183. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32184. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32185. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32186. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32187. </BitField>
  32188. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32189. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32190. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32191. </BitField>
  32192. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32193. </Register>
  32194. <Register start="+0x0080+24" size="4" name="SLICE_MUX_CFG[6]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32195. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32196. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32197. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32198. </BitField>
  32199. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32200. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32201. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32202. </BitField>
  32203. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32204. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32205. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32206. </BitField>
  32207. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32208. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32209. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32210. </BitField>
  32211. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32212. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32213. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32214. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32215. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32216. </BitField>
  32217. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32218. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32219. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32220. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32221. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32222. </BitField>
  32223. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32224. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32225. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32226. </BitField>
  32227. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32228. </Register>
  32229. <Register start="+0x0080+28" size="4" name="SLICE_MUX_CFG[7]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32230. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32231. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32232. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32233. </BitField>
  32234. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32235. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32236. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32237. </BitField>
  32238. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32239. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32240. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32241. </BitField>
  32242. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32243. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32244. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32245. </BitField>
  32246. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32247. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32248. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32249. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32250. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32251. </BitField>
  32252. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32253. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32254. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32255. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32256. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32257. </BitField>
  32258. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32259. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32260. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32261. </BitField>
  32262. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32263. </Register>
  32264. <Register start="+0x0080+32" size="4" name="SLICE_MUX_CFG[8]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32265. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32266. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32267. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32268. </BitField>
  32269. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32270. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32271. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32272. </BitField>
  32273. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32274. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32275. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32276. </BitField>
  32277. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32278. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32279. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32280. </BitField>
  32281. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32282. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32283. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32284. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32285. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32286. </BitField>
  32287. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32288. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32289. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32290. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32291. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32292. </BitField>
  32293. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32294. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32295. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32296. </BitField>
  32297. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32298. </Register>
  32299. <Register start="+0x0080+36" size="4" name="SLICE_MUX_CFG[9]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32300. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32301. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32302. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32303. </BitField>
  32304. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32305. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32306. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32307. </BitField>
  32308. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32309. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32310. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32311. </BitField>
  32312. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32313. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32314. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32315. </BitField>
  32316. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32317. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32318. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32319. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32320. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32321. </BitField>
  32322. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32323. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32324. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32325. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32326. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32327. </BitField>
  32328. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32329. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32330. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32331. </BitField>
  32332. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32333. </Register>
  32334. <Register start="+0x0080+40" size="4" name="SLICE_MUX_CFG[10]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32335. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32336. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32337. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32338. </BitField>
  32339. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32340. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32341. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32342. </BitField>
  32343. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32344. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32345. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32346. </BitField>
  32347. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32348. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32349. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32350. </BitField>
  32351. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32352. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32353. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32354. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32355. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32356. </BitField>
  32357. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32358. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32359. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32360. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32361. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32362. </BitField>
  32363. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32364. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32365. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32366. </BitField>
  32367. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32368. </Register>
  32369. <Register start="+0x0080+44" size="4" name="SLICE_MUX_CFG[11]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32370. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32371. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32372. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32373. </BitField>
  32374. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32375. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32376. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32377. </BitField>
  32378. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32379. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32380. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32381. </BitField>
  32382. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32383. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32384. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32385. </BitField>
  32386. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32387. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32388. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32389. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32390. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32391. </BitField>
  32392. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32393. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32394. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32395. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32396. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32397. </BitField>
  32398. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32399. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32400. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32401. </BitField>
  32402. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32403. </Register>
  32404. <Register start="+0x0080+48" size="4" name="SLICE_MUX_CFG[12]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32405. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32406. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32407. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32408. </BitField>
  32409. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32410. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32411. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32412. </BitField>
  32413. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32414. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32415. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32416. </BitField>
  32417. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32418. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32419. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32420. </BitField>
  32421. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32422. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32423. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32424. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32425. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32426. </BitField>
  32427. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32428. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32429. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32430. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32431. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32432. </BitField>
  32433. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32434. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32435. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32436. </BitField>
  32437. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32438. </Register>
  32439. <Register start="+0x0080+52" size="4" name="SLICE_MUX_CFG[13]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32440. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32441. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32442. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32443. </BitField>
  32444. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32445. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32446. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32447. </BitField>
  32448. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32449. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32450. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32451. </BitField>
  32452. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32453. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32454. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32455. </BitField>
  32456. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32457. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32458. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32459. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32460. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32461. </BitField>
  32462. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32463. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32464. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32465. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32466. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32467. </BitField>
  32468. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32469. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32470. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32471. </BitField>
  32472. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32473. </Register>
  32474. <Register start="+0x0080+56" size="4" name="SLICE_MUX_CFG[14]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32475. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32476. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32477. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32478. </BitField>
  32479. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32480. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32481. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32482. </BitField>
  32483. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32484. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32485. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32486. </BitField>
  32487. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32488. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32489. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32490. </BitField>
  32491. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32492. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32493. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32494. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32495. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32496. </BitField>
  32497. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32498. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32499. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32500. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32501. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32502. </BitField>
  32503. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32504. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32505. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32506. </BitField>
  32507. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32508. </Register>
  32509. <Register start="+0x0080+60" size="4" name="SLICE_MUX_CFG[15]" access="Read/Write" description="Slice multiplexer configuration registers." reset_value="0" reset_mask="0xFFFFFFFF">
  32510. <BitField start="0" size="1" name="MATCH_MODE" description="Match mode. Selects whether the match filter is active or whether data is captured.">
  32511. <Enum name="DO_NOT_MATCH_DATA" start="0x0" description="Do not match data." />
  32512. <Enum name="MATCH_DATA" start="0x1" description="Match data." />
  32513. </BitField>
  32514. <BitField start="1" size="1" name="CLK_CAPTURE_MODE" description="Capture clock mode">
  32515. <Enum name="USE_RISING_CLOCK_EDG" start="0x0" description="Use rising clock edge." />
  32516. <Enum name="USE_FALLING_CLOCK_ED" start="0x1" description="Use falling clock edge." />
  32517. </BitField>
  32518. <BitField start="2" size="1" name="CLKGEN_MODE" description="Clock generation mode. Selects the clock generated by the slice counter or by an external pin or other slice as shift clock.">
  32519. <Enum name="USE_CLOCK_INTERNALLY" start="0x0" description="Use clock internally generated by COUNTER." />
  32520. <Enum name="USE_EXTERNAL_CLOCK_F" start="0x1" description="Use external clock from a pin or other slice." />
  32521. </BitField>
  32522. <BitField start="3" size="1" name="INV_OUT_CLK" description="Invert output clock">
  32523. <Enum name="NORMAL_CLOCK" start="0x0" description="Normal clock." />
  32524. <Enum name="INVERTED_CLOCK" start="0x1" description="Inverted clock." />
  32525. </BitField>
  32526. <BitField start="4" size="2" name="DATA_CAPTURE_MODE" description="Condition for input bit match interrupt">
  32527. <Enum name="DETECT_RISING_EDGE" start="0x0" description="Detect rising edge." />
  32528. <Enum name="DETECT_FALLING_EDGE" start="0x1" description="Detect falling edge." />
  32529. <Enum name="DETECT_LOW_LEVEL" start="0x2" description="Detect LOW level." />
  32530. <Enum name="DETECT_HIGH_LEVEL" start="0x3" description="Detect HIGH level." />
  32531. </BitField>
  32532. <BitField start="6" size="2" name="PARALLEL_MODE" description="Parallel mode">
  32533. <Enum name="SHIFT_1_BIT_PER_CLOC" start="0x0" description="Shift 1 bit per clock." />
  32534. <Enum name="SHIFT_2_BITS_PER_CLO" start="0x1" description="Shift 2 bits per clock." />
  32535. <Enum name="SHIFT_4_BITS_PER_CLO" start="0x2" description="Shift 4 bits per clock." />
  32536. <Enum name="SHIFT_1_BYTE_PER_CLO" start="0x3" description="Shift 1 byte per clock." />
  32537. </BitField>
  32538. <BitField start="8" size="1" name="INV_QUALIFIER" description="Inversion qualifier">
  32539. <Enum name="USE_NORMAL_QUALIFIER" start="0x0" description="Use normal qualifier." />
  32540. <Enum name="USE_INVERTED_QUALIFI" start="0x1" description="Use inverted qualifier." />
  32541. </BitField>
  32542. <BitField start="9" size="23" name="RESERVED" description="Reserved." />
  32543. </Register>
  32544. <Register start="+0x00C0+0" size="4" name="REG[0]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32545. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32546. </Register>
  32547. <Register start="+0x00C0+4" size="4" name="REG[1]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32548. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32549. </Register>
  32550. <Register start="+0x00C0+8" size="4" name="REG[2]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32551. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32552. </Register>
  32553. <Register start="+0x00C0+12" size="4" name="REG[3]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32554. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32555. </Register>
  32556. <Register start="+0x00C0+16" size="4" name="REG[4]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32557. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32558. </Register>
  32559. <Register start="+0x00C0+20" size="4" name="REG[5]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32560. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32561. </Register>
  32562. <Register start="+0x00C0+24" size="4" name="REG[6]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32563. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32564. </Register>
  32565. <Register start="+0x00C0+28" size="4" name="REG[7]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32566. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32567. </Register>
  32568. <Register start="+0x00C0+32" size="4" name="REG[8]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32569. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32570. </Register>
  32571. <Register start="+0x00C0+36" size="4" name="REG[9]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32572. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32573. </Register>
  32574. <Register start="+0x00C0+40" size="4" name="REG[10]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32575. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32576. </Register>
  32577. <Register start="+0x00C0+44" size="4" name="REG[11]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32578. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32579. </Register>
  32580. <Register start="+0x00C0+48" size="4" name="REG[12]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32581. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32582. </Register>
  32583. <Register start="+0x00C0+52" size="4" name="REG[13]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32584. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32585. </Register>
  32586. <Register start="+0x00C0+56" size="4" name="REG[14]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32587. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32588. </Register>
  32589. <Register start="+0x00C0+60" size="4" name="REG[15]" access="Read/Write" description="Slice data registers. Each time COUNT0 reaches 0x0 the register shifts loading bit 31 with data captured from DIN(n). DOUT(n) is set to REG(0)" reset_value="0" reset_mask="0xFFFFFFFF">
  32590. <BitField start="0" size="32" name="REG" description="At each active shift clock the register shifts right; loading REG(31) with data captured from DIN(n) and DOUT(n) is set to REG(0)." />
  32591. </Register>
  32592. <Register start="+0x0100+0" size="4" name="REG_SS[0]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32593. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32594. </Register>
  32595. <Register start="+0x0100+4" size="4" name="REG_SS[1]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32596. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32597. </Register>
  32598. <Register start="+0x0100+8" size="4" name="REG_SS[2]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32599. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32600. </Register>
  32601. <Register start="+0x0100+12" size="4" name="REG_SS[3]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32602. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32603. </Register>
  32604. <Register start="+0x0100+16" size="4" name="REG_SS[4]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32605. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32606. </Register>
  32607. <Register start="+0x0100+20" size="4" name="REG_SS[5]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32608. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32609. </Register>
  32610. <Register start="+0x0100+24" size="4" name="REG_SS[6]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32611. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32612. </Register>
  32613. <Register start="+0x0100+28" size="4" name="REG_SS[7]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32614. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32615. </Register>
  32616. <Register start="+0x0100+32" size="4" name="REG_SS[8]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32617. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32618. </Register>
  32619. <Register start="+0x0100+36" size="4" name="REG_SS[9]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32620. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32621. </Register>
  32622. <Register start="+0x0100+40" size="4" name="REG_SS[10]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32623. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32624. </Register>
  32625. <Register start="+0x0100+44" size="4" name="REG_SS[11]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32626. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32627. </Register>
  32628. <Register start="+0x0100+48" size="4" name="REG_SS[12]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32629. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32630. </Register>
  32631. <Register start="+0x0100+52" size="4" name="REG_SS[13]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32632. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32633. </Register>
  32634. <Register start="+0x0100+56" size="4" name="REG_SS[14]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32635. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32636. </Register>
  32637. <Register start="+0x0100+60" size="4" name="REG_SS[15]" access="Read/Write" description="Slice data shadow registers. Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG" reset_value="0" reset_mask="0xFFFFFFFF">
  32638. <BitField start="0" size="32" name="REG_SS" description="Each time POS reaches 0x0 the contents of REG_SS is exchanged with the content of REG." />
  32639. </Register>
  32640. <Register start="+0x0140+0" size="4" name="PRESET[0]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32641. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32642. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32643. </Register>
  32644. <Register start="+0x0140+4" size="4" name="PRESET[1]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32645. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32646. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32647. </Register>
  32648. <Register start="+0x0140+8" size="4" name="PRESET[2]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32649. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32650. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32651. </Register>
  32652. <Register start="+0x0140+12" size="4" name="PRESET[3]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32653. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32654. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32655. </Register>
  32656. <Register start="+0x0140+16" size="4" name="PRESET[4]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32657. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32658. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32659. </Register>
  32660. <Register start="+0x0140+20" size="4" name="PRESET[5]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32661. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32662. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32663. </Register>
  32664. <Register start="+0x0140+24" size="4" name="PRESET[6]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32665. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32666. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32667. </Register>
  32668. <Register start="+0x0140+28" size="4" name="PRESET[7]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32669. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32670. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32671. </Register>
  32672. <Register start="+0x0140+32" size="4" name="PRESET[8]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32673. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32674. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32675. </Register>
  32676. <Register start="+0x0140+36" size="4" name="PRESET[9]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32677. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32678. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32679. </Register>
  32680. <Register start="+0x0140+40" size="4" name="PRESET[10]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32681. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32682. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32683. </Register>
  32684. <Register start="+0x0140+44" size="4" name="PRESET[11]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32685. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32686. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32687. </Register>
  32688. <Register start="+0x0140+48" size="4" name="PRESET[12]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32689. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32690. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32691. </Register>
  32692. <Register start="+0x0140+52" size="4" name="PRESET[13]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32693. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32694. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32695. </Register>
  32696. <Register start="+0x0140+56" size="4" name="PRESET[14]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32697. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32698. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32699. </Register>
  32700. <Register start="+0x0140+60" size="4" name="PRESET[15]" access="Read/Write" description="Reload value of COUNT0, loaded when COUNT0 reaches 0x0" reset_value="0" reset_mask="0xFFFFFFFF">
  32701. <BitField start="0" size="12" name="PRESET" description="Counter reload value; loaded when COUNT reaches 0x0." />
  32702. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32703. </Register>
  32704. <Register start="+0x0180+0" size="4" name="COUNT[0]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32705. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32706. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32707. </Register>
  32708. <Register start="+0x0180+4" size="4" name="COUNT[1]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32709. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32710. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32711. </Register>
  32712. <Register start="+0x0180+8" size="4" name="COUNT[2]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32713. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32714. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32715. </Register>
  32716. <Register start="+0x0180+12" size="4" name="COUNT[3]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32717. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32718. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32719. </Register>
  32720. <Register start="+0x0180+16" size="4" name="COUNT[4]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32721. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32722. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32723. </Register>
  32724. <Register start="+0x0180+20" size="4" name="COUNT[5]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32725. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32726. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32727. </Register>
  32728. <Register start="+0x0180+24" size="4" name="COUNT[6]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32729. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32730. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32731. </Register>
  32732. <Register start="+0x0180+28" size="4" name="COUNT[7]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32733. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32734. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32735. </Register>
  32736. <Register start="+0x0180+32" size="4" name="COUNT[8]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32737. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32738. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32739. </Register>
  32740. <Register start="+0x0180+36" size="4" name="COUNT[9]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32741. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32742. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32743. </Register>
  32744. <Register start="+0x0180+40" size="4" name="COUNT[10]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32745. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32746. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32747. </Register>
  32748. <Register start="+0x0180+44" size="4" name="COUNT[11]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32749. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32750. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32751. </Register>
  32752. <Register start="+0x0180+48" size="4" name="COUNT[12]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32753. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32754. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32755. </Register>
  32756. <Register start="+0x0180+52" size="4" name="COUNT[13]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32757. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32758. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32759. </Register>
  32760. <Register start="+0x0180+56" size="4" name="COUNT[14]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32761. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32762. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32763. </Register>
  32764. <Register start="+0x0180+60" size="4" name="COUNT[15]" access="Read/Write" description="Down counter, counts down each clock cycle." reset_value="0" reset_mask="0xFFFFFFFF">
  32765. <BitField start="0" size="12" name="COUNT" description="Down counter, counts down each shift clock cycle. Next count after 0x0 is PRESET." />
  32766. <BitField start="12" size="20" name="RESERVED" description="Reserved." />
  32767. </Register>
  32768. <Register start="+0x01C0+0" size="4" name="POS[0]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32769. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32770. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32771. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32772. </Register>
  32773. <Register start="+0x01C0+4" size="4" name="POS[1]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32774. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32775. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32776. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32777. </Register>
  32778. <Register start="+0x01C0+8" size="4" name="POS[2]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32779. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32780. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32781. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32782. </Register>
  32783. <Register start="+0x01C0+12" size="4" name="POS[3]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32784. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32785. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32786. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32787. </Register>
  32788. <Register start="+0x01C0+16" size="4" name="POS[4]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32789. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32790. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32791. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32792. </Register>
  32793. <Register start="+0x01C0+20" size="4" name="POS[5]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32794. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32795. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32796. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32797. </Register>
  32798. <Register start="+0x01C0+24" size="4" name="POS[6]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32799. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32800. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32801. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32802. </Register>
  32803. <Register start="+0x01C0+28" size="4" name="POS[7]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32804. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32805. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32806. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32807. </Register>
  32808. <Register start="+0x01C0+32" size="4" name="POS[8]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32809. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32810. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32811. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32812. </Register>
  32813. <Register start="+0x01C0+36" size="4" name="POS[9]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32814. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32815. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32816. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32817. </Register>
  32818. <Register start="+0x01C0+40" size="4" name="POS[10]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32819. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32820. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32821. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32822. </Register>
  32823. <Register start="+0x01C0+44" size="4" name="POS[11]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32824. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32825. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32826. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32827. </Register>
  32828. <Register start="+0x01C0+48" size="4" name="POS[12]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32829. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32830. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32831. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32832. </Register>
  32833. <Register start="+0x01C0+52" size="4" name="POS[13]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32834. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32835. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32836. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32837. </Register>
  32838. <Register start="+0x01C0+56" size="4" name="POS[14]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32839. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32840. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32841. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32842. </Register>
  32843. <Register start="+0x01C0+60" size="4" name="POS[15]" access="Read/Write" description="Each time COUNT0 reaches 0x0 POS counts down." reset_value="0" reset_mask="0xFFFFFFFF">
  32844. <BitField start="0" size="8" name="POS" description="Each time COUNT reaches 0x0 POS counts down." />
  32845. <BitField start="8" size="8" name="POS_RESET" description="Reload value for POS after POS reaches 0x0." />
  32846. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32847. </Register>
  32848. <Register start="+0x0200" size="4" name="MASK_A" access="Read/Write" description="Mask for pattern match function of slice A" reset_value="0" reset_mask="0xFFFFFFFF">
  32849. <BitField start="0" size="32" name="MASK_A" description="Mask for pattern match function of slice A 0 = No effect. 1 = Mask this bit." />
  32850. </Register>
  32851. <Register start="+0x0204" size="4" name="MASK_H" access="Read/Write" description="Mask for pattern match function of slice H" reset_value="0" reset_mask="0xFFFFFFFF">
  32852. <BitField start="0" size="32" name="MASK_H" description="Mask for pattern match function of slice H 0 = No effect. 1 = Mask this bit." />
  32853. </Register>
  32854. <Register start="+0x0208" size="4" name="MASK_I" access="Read/Write" description="Mask for pattern match function of slice I" reset_value="0" reset_mask="0xFFFFFFFF">
  32855. <BitField start="0" size="32" name="MASK_I" description="Mask for pattern match function of slice I 0 = No effect . 1 = Mask this bit." />
  32856. </Register>
  32857. <Register start="+0x020C" size="4" name="MASK_P" access="Read/Write" description="Mask for pattern match function of slice P" reset_value="0" reset_mask="0xFFFFFFFF">
  32858. <BitField start="0" size="32" name="MASK_P" description="Mask for pattern match function of slice P 0 = No effect. 1 = Mask this bit." />
  32859. </Register>
  32860. <Register start="+0x0210" size="4" name="GPIO_INREG" access="ReadOnly" description="GPIO input status register" reset_value="0" reset_mask="0xFFFFFFFF">
  32861. <BitField start="0" size="16" name="GPIO_INi" description="Bit i reflects the input state of SGPIO pin i . 0 = LOW 1 = HIGH" />
  32862. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32863. </Register>
  32864. <Register start="+0x0214" size="4" name="GPIO_OUTREG" access="Read/Write" description="GPIO output control register" reset_value="0" reset_mask="0xFFFFFFFF">
  32865. <BitField start="0" size="16" name="GPIO_OUT" description="GPIO output register. Bit i sets the output of SGPIO pin i. 0 = LOW 1 = HIGH" />
  32866. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32867. </Register>
  32868. <Register start="+0x0218" size="4" name="GPIO_OENREG" access="Read/Write" description="GPIO OE control register" reset_value="0" reset_mask="0xFFFFFFFF">
  32869. <BitField start="0" size="16" name="GPIO_OE" description="Bit i selects the output enable state of SGPIO pin i. 0 = GPIO output i is tri-stated . 1 = GPIO output i is active." />
  32870. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32871. </Register>
  32872. <Register start="+0x021C" size="4" name="CTRL_ENABLE" access="Read/Write" description="Enables the slice COUNT counter" reset_value="0" reset_mask="0xFFFFFFFF">
  32873. <BitField start="0" size="16" name="CTRL_EN" description="Slice count enable. Bit n controls slice n (0 = slice A, ..., 15 = slice P). 0 = Disables slice shift clock. 1 = Starts COUNTn or external shift clock." />
  32874. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32875. </Register>
  32876. <Register start="+0x0220" size="4" name="CTRL_DISABLE" access="Read/Write" description="Disables the slice POS counter" reset_value="0" reset_mask="0xFFFFFFFF">
  32877. <BitField start="0" size="16" name="CTRL_DIS" description="Slice count disable. Bit n controls slice n, (0 = slice A, ..., 15 = slice P). 0 = Enables COUNT and POS counters. The counters start counting when the CTRL_EN bit or bits are set in the CTRL_ENABLED register. 1 = Disables POS counter of slice n." />
  32878. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32879. </Register>
  32880. <Register start="+0x0F00" size="4" name="CLR_EN_0" access="WriteOnly" description="Shift clock interrupt clear mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32881. <BitField start="0" size="16" name="CLR_SCI" description="1 = Shift clock interrupt clear mask of slice n." />
  32882. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32883. </Register>
  32884. <Register start="+0x0F04" size="4" name="SET_EN_0" access="WriteOnly" description="Shift clock interrupt set mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32885. <BitField start="0" size="16" name="SET_SCI" description="1 = Shift clock interrupt set mask of slice n." />
  32886. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32887. </Register>
  32888. <Register start="+0x0F08" size="4" name="ENABLE_0" access="ReadOnly" description="Shift clock interrupt enable" reset_value="0" reset_mask="0xFFFFFFFF">
  32889. <BitField start="0" size="16" name="ENABLE_SCI" description="1 = Shift clock interrupt enable of slice n." />
  32890. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32891. </Register>
  32892. <Register start="+0x0F0C" size="4" name="STATUS_0" access="ReadOnly" description="Shift clock interrupt status" reset_value="0" reset_mask="0xFFFFFFFF">
  32893. <BitField start="0" size="16" name="STATUS_SCI" description="Shift clock interrupt status of slice n." />
  32894. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32895. </Register>
  32896. <Register start="+0x0F10" size="4" name="CLR_STATUS_0" access="WriteOnly" description="Shift clock interrupt clear status" reset_value="0" reset_mask="0xFFFFFFFF">
  32897. <BitField start="0" size="16" name="CLR_STATUS_SCI" description="Shift clock interrupt clear status of slice n." />
  32898. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32899. </Register>
  32900. <Register start="+0x0F14" size="4" name="SET_STATUS_0" access="WriteOnly" description="Shift clock interrupt set status" reset_value="0" reset_mask="0xFFFFFFFF">
  32901. <BitField start="0" size="16" name="SET_STATUS_SCI" description="Shift clock interrupt set status of slice n." />
  32902. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32903. </Register>
  32904. <Register start="+0x0F20" size="4" name="CLR_EN_1" access="WriteOnly" description="Exchange clock interrupt clear mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32905. <BitField start="0" size="16" name="CLR_EN_CCI" description="1 = Exchange clock interrupt clear mask of slice n." />
  32906. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32907. </Register>
  32908. <Register start="+0x0F24" size="4" name="SET_EN_1" access="WriteOnly" description="Exchange clock interrupt set mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32909. <BitField start="0" size="16" name="SET_EN_CCI" description="1 = Exchange clock interrupt set mask of slice n." />
  32910. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32911. </Register>
  32912. <Register start="+0x0F28" size="4" name="ENABLE_1" access="ReadOnly" description="Exchange clock interrupt enable" reset_value="0" reset_mask="0xFFFFFFFF">
  32913. <BitField start="0" size="16" name="ENABLE_CCI" description="Exchange clock interrupt enable of slice n." />
  32914. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32915. </Register>
  32916. <Register start="+0x0F2C" size="4" name="STATUS_1" access="ReadOnly" description="Exchange clock interrupt status" reset_value="0" reset_mask="0xFFFFFFFF">
  32917. <BitField start="0" size="16" name="STATUS_CCI" description="Exchange clock interrupt status of slice n." />
  32918. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32919. </Register>
  32920. <Register start="+0x0F30" size="4" name="CLR_STATUS_1" access="WriteOnly" description="Exchange clock interrupt clear status" reset_value="0" reset_mask="0xFFFFFFFF">
  32921. <BitField start="0" size="16" name="CLR_STATUS_CCI" description="Exchange clock interrupt clear status of slice n." />
  32922. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32923. </Register>
  32924. <Register start="+0x0F34" size="4" name="SET_STATUS_1" access="WriteOnly" description="Exchange clock interrupt set status" reset_value="0" reset_mask="0xFFFFFFFF">
  32925. <BitField start="0" size="16" name="SET_STATUS_CCI" description="Exchange clock interrupt set status of slice n." />
  32926. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32927. </Register>
  32928. <Register start="+0x0F40" size="4" name="CLR_EN_2" access="WriteOnly" description="Pattern match interrupt clear mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32929. <BitField start="0" size="16" name="CLR_EN2_PMI" description="1 = Match interrupt clear mask of slice n." />
  32930. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32931. </Register>
  32932. <Register start="+0x0F44" size="4" name="SET_EN_2" access="WriteOnly" description="Pattern match interrupt set mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32933. <BitField start="0" size="16" name="SET_EN_PMI" description="1 = Match interrupt set mask of slice n." />
  32934. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32935. </Register>
  32936. <Register start="+0x0F48" size="4" name="ENABLE_2" access="ReadOnly" description="Pattern match interrupt enable" reset_value="0" reset_mask="0xFFFFFFFF">
  32937. <BitField start="0" size="16" name="ENABLE_PMI" description="Match interrupt enable of slice n." />
  32938. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32939. </Register>
  32940. <Register start="+0x0F4C" size="4" name="STATUS_2" access="ReadOnly" description="Pattern match interrupt status" reset_value="0" reset_mask="0xFFFFFFFF">
  32941. <BitField start="0" size="16" name="STATUS_PMI" description="Match interrupt status of slice n." />
  32942. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32943. </Register>
  32944. <Register start="+0x0F50" size="4" name="CLR_STATUS_2" access="WriteOnly" description="Pattern match interrupt clear status" reset_value="0" reset_mask="0xFFFFFFFF">
  32945. <BitField start="0" size="16" name="CLR_STATUS_PMI" description="Match interrupt clear status of slice n." />
  32946. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32947. </Register>
  32948. <Register start="+0x0F54" size="4" name="SET_STATUS_2" access="WriteOnly" description="Pattern match interrupt set status" reset_value="0" reset_mask="0xFFFFFFFF">
  32949. <BitField start="0" size="16" name="SET_STATUS_PMI" description="Match interrupt set status of slice n." />
  32950. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32951. </Register>
  32952. <Register start="+0x0F60" size="4" name="CLR_EN_3" access="WriteOnly" description="Input interrupt clear mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32953. <BitField start="0" size="16" name="CLR_EN_INPI" description="1 = Input interrupt clear mask of slice n." />
  32954. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32955. </Register>
  32956. <Register start="+0x0F64" size="4" name="SET_EN_3" access="WriteOnly" description="Input bit match interrupt set mask" reset_value="0" reset_mask="0xFFFFFFFF">
  32957. <BitField start="0" size="16" name="SET_EN_INPI" description="1 = Input interrupt set mask of slice n." />
  32958. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32959. </Register>
  32960. <Register start="+0x0F68" size="4" name="ENABLE_3" access="ReadOnly" description="Input bit match interrupt enable" reset_value="0" reset_mask="0xFFFFFFFF">
  32961. <BitField start="0" size="16" name="ENABLE3_INPI" description="Input interrupt enable of slice n." />
  32962. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32963. </Register>
  32964. <Register start="+0x0F6C" size="4" name="STATUS_3" access="ReadOnly" description="Input bit match interrupt status" reset_value="0" reset_mask="0xFFFFFFFF">
  32965. <BitField start="0" size="16" name="STATUS_INPI" description="Input interrupt status of slice n." />
  32966. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32967. </Register>
  32968. <Register start="+0x0F70" size="4" name="CLR_STATUS_3" access="WriteOnly" description="Input bit match interrupt clear status" reset_value="0" reset_mask="0xFFFFFFFF">
  32969. <BitField start="0" size="16" name="CLR_STATUS_INPI" description="Input interrupt clear status of slice n." />
  32970. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32971. </Register>
  32972. <Register start="+0x0F74" size="4" name="SET_STATUS_3" access="WriteOnly" description="Input bit match interrupt set status" reset_value="0" reset_mask="0xFFFFFFFF">
  32973. <BitField start="0" size="16" name="SET_STATUS_INPI" description="Shift interrupt set status of slice n." />
  32974. <BitField start="16" size="16" name="RESERVED" description="Reserved." />
  32975. </Register>
  32976. </RegisterGroup>
  32977. <RegisterGroup name="NVIC" start="0xE000E100" description="Nested Vectored Interrupt Controller">
  32978. <Register name="NVIC_ISER0" description="Interrupt Set-Enable Register 0" start="0xE000E100">
  32979. <BitField name="DAC" start="0" size="1" />
  32980. <BitField name="DMA" start="2" size="1" />
  32981. <BitField name="FLASH" start="4" size="1" />
  32982. <BitField name="ETHERNET" start="5" size="1" />
  32983. <BitField name="SDIO" start="6" size="1" />
  32984. <BitField name="LCD" start="7" size="1" />
  32985. <BitField name="USB0" start="8" size="1" />
  32986. <BitField name="USB1" start="9" size="1" />
  32987. <BitField name="SCT" start="10" size="1" />
  32988. <BitField name="RITIMER" start="11" size="1" />
  32989. <BitField name="TIMER0" start="12" size="1" />
  32990. <BitField name="TIMER1" start="13" size="1" />
  32991. <BitField name="TIMER2" start="14" size="1" />
  32992. <BitField name="TIMER3" start="15" size="1" />
  32993. <BitField name="MCPWM" start="16" size="1" />
  32994. <BitField name="ADC0" start="17" size="1" />
  32995. <BitField name="I2C0" start="18" size="1" />
  32996. <BitField name="I2C1" start="19" size="1" />
  32997. <BitField name="SPI_INT" start="20" size="1" />
  32998. <BitField name="ADC1" start="21" size="1" />
  32999. <BitField name="SSP0" start="22" size="1" />
  33000. <BitField name="SSP1" start="23" size="1" />
  33001. <BitField name="USART0" start="24" size="1" />
  33002. <BitField name="UART1" start="25" size="1" />
  33003. <BitField name="USART2" start="26" size="1" />
  33004. <BitField name="USART3" start="27" size="1" />
  33005. <BitField name="I2S0" start="28" size="1" />
  33006. <BitField name="I2S1" start="29" size="1" />
  33007. <BitField name="SPIFI" start="30" size="1" />
  33008. <BitField name="SGPIO_IINT" start="31" size="1" />
  33009. </Register>
  33010. <Register name="NVIC_ISER1" description="Interrupt Set-Enable Register 1" start="0xE000E104">
  33011. <BitField name="PIN_INT0" start="0" size="1" />
  33012. <BitField name="PIN_INT1" start="1" size="1" />
  33013. <BitField name="PIN_INT2" start="2" size="1" />
  33014. <BitField name="PIN_INT3" start="3" size="1" />
  33015. <BitField name="PIN_INT4" start="4" size="1" />
  33016. <BitField name="PIN_INT5" start="5" size="1" />
  33017. <BitField name="PIN_INT6" start="6" size="1" />
  33018. <BitField name="PIN_INT7" start="7" size="1" />
  33019. <BitField name="GINT0" start="8" size="1" />
  33020. <BitField name="GINT1" start="9" size="1" />
  33021. <BitField name="EVENTROUTER" start="10" size="1" />
  33022. <BitField name="C_CAN1" start="11" size="1" />
  33023. <BitField name="ADCHS" start="13" size="1" />
  33024. <BitField name="ATIMER" start="14" size="1" />
  33025. <BitField name="RTC" start="15" size="1" />
  33026. <BitField name="WWDT" start="17" size="1" />
  33027. <BitField name="C_CAN0" start="19" size="1" />
  33028. <BitField name="QEI" start="20" size="1" />
  33029. </Register>
  33030. <Register name="NVIC_ICER0" description="Interrupt Clear-Enable Register 0" start="0xE000E180">
  33031. <BitField name="DAC" start="0" size="1" />
  33032. <BitField name="DMA" start="2" size="1" />
  33033. <BitField name="FLASH" start="4" size="1" />
  33034. <BitField name="ETHERNET" start="5" size="1" />
  33035. <BitField name="SDIO" start="6" size="1" />
  33036. <BitField name="LCD" start="7" size="1" />
  33037. <BitField name="USB0" start="8" size="1" />
  33038. <BitField name="USB1" start="9" size="1" />
  33039. <BitField name="SCT" start="10" size="1" />
  33040. <BitField name="RITIMER" start="11" size="1" />
  33041. <BitField name="TIMER0" start="12" size="1" />
  33042. <BitField name="TIMER1" start="13" size="1" />
  33043. <BitField name="TIMER2" start="14" size="1" />
  33044. <BitField name="TIMER3" start="15" size="1" />
  33045. <BitField name="MCPWM" start="16" size="1" />
  33046. <BitField name="ADC0" start="17" size="1" />
  33047. <BitField name="I2C0" start="18" size="1" />
  33048. <BitField name="I2C1" start="19" size="1" />
  33049. <BitField name="SPI_INT" start="20" size="1" />
  33050. <BitField name="ADC1" start="21" size="1" />
  33051. <BitField name="SSP0" start="22" size="1" />
  33052. <BitField name="SSP1" start="23" size="1" />
  33053. <BitField name="USART0" start="24" size="1" />
  33054. <BitField name="UART1" start="25" size="1" />
  33055. <BitField name="USART2" start="26" size="1" />
  33056. <BitField name="USART3" start="27" size="1" />
  33057. <BitField name="I2S0" start="28" size="1" />
  33058. <BitField name="I2S1" start="29" size="1" />
  33059. <BitField name="SPIFI" start="30" size="1" />
  33060. <BitField name="SGPIO_IINT" start="31" size="1" />
  33061. </Register>
  33062. <Register name="NVIC_ICER1" description="Interrupt Clear-Enable Register 1" start="0xE000E184">
  33063. <BitField name="PIN_INT0" start="0" size="1" />
  33064. <BitField name="PIN_INT1" start="1" size="1" />
  33065. <BitField name="PIN_INT2" start="2" size="1" />
  33066. <BitField name="PIN_INT3" start="3" size="1" />
  33067. <BitField name="PIN_INT4" start="4" size="1" />
  33068. <BitField name="PIN_INT5" start="5" size="1" />
  33069. <BitField name="PIN_INT6" start="6" size="1" />
  33070. <BitField name="PIN_INT7" start="7" size="1" />
  33071. <BitField name="GINT0" start="8" size="1" />
  33072. <BitField name="GINT1" start="9" size="1" />
  33073. <BitField name="EVENTROUTER" start="10" size="1" />
  33074. <BitField name="C_CAN1" start="11" size="1" />
  33075. <BitField name="ADCHS" start="13" size="1" />
  33076. <BitField name="ATIMER" start="14" size="1" />
  33077. <BitField name="RTC" start="15" size="1" />
  33078. <BitField name="WWDT" start="17" size="1" />
  33079. <BitField name="C_CAN0" start="19" size="1" />
  33080. <BitField name="QEI" start="20" size="1" />
  33081. </Register>
  33082. <Register name="NVIC_ISPR0" description="Interrupt Set-Pending Register 0" start="0xE000E200">
  33083. <BitField name="DAC" start="0" size="1" />
  33084. <BitField name="DMA" start="2" size="1" />
  33085. <BitField name="FLASH" start="4" size="1" />
  33086. <BitField name="ETHERNET" start="5" size="1" />
  33087. <BitField name="SDIO" start="6" size="1" />
  33088. <BitField name="LCD" start="7" size="1" />
  33089. <BitField name="USB0" start="8" size="1" />
  33090. <BitField name="USB1" start="9" size="1" />
  33091. <BitField name="SCT" start="10" size="1" />
  33092. <BitField name="RITIMER" start="11" size="1" />
  33093. <BitField name="TIMER0" start="12" size="1" />
  33094. <BitField name="TIMER1" start="13" size="1" />
  33095. <BitField name="TIMER2" start="14" size="1" />
  33096. <BitField name="TIMER3" start="15" size="1" />
  33097. <BitField name="MCPWM" start="16" size="1" />
  33098. <BitField name="ADC0" start="17" size="1" />
  33099. <BitField name="I2C0" start="18" size="1" />
  33100. <BitField name="I2C1" start="19" size="1" />
  33101. <BitField name="SPI_INT" start="20" size="1" />
  33102. <BitField name="ADC1" start="21" size="1" />
  33103. <BitField name="SSP0" start="22" size="1" />
  33104. <BitField name="SSP1" start="23" size="1" />
  33105. <BitField name="USART0" start="24" size="1" />
  33106. <BitField name="UART1" start="25" size="1" />
  33107. <BitField name="USART2" start="26" size="1" />
  33108. <BitField name="USART3" start="27" size="1" />
  33109. <BitField name="I2S0" start="28" size="1" />
  33110. <BitField name="I2S1" start="29" size="1" />
  33111. <BitField name="SPIFI" start="30" size="1" />
  33112. <BitField name="SGPIO_IINT" start="31" size="1" />
  33113. </Register>
  33114. <Register name="NVIC_ISPR1" description="Interrupt Set-Pending Register 1" start="0xE000E204">
  33115. <BitField name="PIN_INT0" start="0" size="1" />
  33116. <BitField name="PIN_INT1" start="1" size="1" />
  33117. <BitField name="PIN_INT2" start="2" size="1" />
  33118. <BitField name="PIN_INT3" start="3" size="1" />
  33119. <BitField name="PIN_INT4" start="4" size="1" />
  33120. <BitField name="PIN_INT5" start="5" size="1" />
  33121. <BitField name="PIN_INT6" start="6" size="1" />
  33122. <BitField name="PIN_INT7" start="7" size="1" />
  33123. <BitField name="GINT0" start="8" size="1" />
  33124. <BitField name="GINT1" start="9" size="1" />
  33125. <BitField name="EVENTROUTER" start="10" size="1" />
  33126. <BitField name="C_CAN1" start="11" size="1" />
  33127. <BitField name="ADCHS" start="13" size="1" />
  33128. <BitField name="ATIMER" start="14" size="1" />
  33129. <BitField name="RTC" start="15" size="1" />
  33130. <BitField name="WWDT" start="17" size="1" />
  33131. <BitField name="C_CAN0" start="19" size="1" />
  33132. <BitField name="QEI" start="20" size="1" />
  33133. </Register>
  33134. <Register name="NVIC_ICPR0" description="Interrupt Clear-Pending Register 0" start="0xE000E280">
  33135. <BitField name="DAC" start="0" size="1" />
  33136. <BitField name="DMA" start="2" size="1" />
  33137. <BitField name="FLASH" start="4" size="1" />
  33138. <BitField name="ETHERNET" start="5" size="1" />
  33139. <BitField name="SDIO" start="6" size="1" />
  33140. <BitField name="LCD" start="7" size="1" />
  33141. <BitField name="USB0" start="8" size="1" />
  33142. <BitField name="USB1" start="9" size="1" />
  33143. <BitField name="SCT" start="10" size="1" />
  33144. <BitField name="RITIMER" start="11" size="1" />
  33145. <BitField name="TIMER0" start="12" size="1" />
  33146. <BitField name="TIMER1" start="13" size="1" />
  33147. <BitField name="TIMER2" start="14" size="1" />
  33148. <BitField name="TIMER3" start="15" size="1" />
  33149. <BitField name="MCPWM" start="16" size="1" />
  33150. <BitField name="ADC0" start="17" size="1" />
  33151. <BitField name="I2C0" start="18" size="1" />
  33152. <BitField name="I2C1" start="19" size="1" />
  33153. <BitField name="SPI_INT" start="20" size="1" />
  33154. <BitField name="ADC1" start="21" size="1" />
  33155. <BitField name="SSP0" start="22" size="1" />
  33156. <BitField name="SSP1" start="23" size="1" />
  33157. <BitField name="USART0" start="24" size="1" />
  33158. <BitField name="UART1" start="25" size="1" />
  33159. <BitField name="USART2" start="26" size="1" />
  33160. <BitField name="USART3" start="27" size="1" />
  33161. <BitField name="I2S0" start="28" size="1" />
  33162. <BitField name="I2S1" start="29" size="1" />
  33163. <BitField name="SPIFI" start="30" size="1" />
  33164. <BitField name="SGPIO_IINT" start="31" size="1" />
  33165. </Register>
  33166. <Register name="NVIC_ICPR1" description="Interrupt Clear-Pending Register 1" start="0xE000E284">
  33167. <BitField name="PIN_INT0" start="0" size="1" />
  33168. <BitField name="PIN_INT1" start="1" size="1" />
  33169. <BitField name="PIN_INT2" start="2" size="1" />
  33170. <BitField name="PIN_INT3" start="3" size="1" />
  33171. <BitField name="PIN_INT4" start="4" size="1" />
  33172. <BitField name="PIN_INT5" start="5" size="1" />
  33173. <BitField name="PIN_INT6" start="6" size="1" />
  33174. <BitField name="PIN_INT7" start="7" size="1" />
  33175. <BitField name="GINT0" start="8" size="1" />
  33176. <BitField name="GINT1" start="9" size="1" />
  33177. <BitField name="EVENTROUTER" start="10" size="1" />
  33178. <BitField name="C_CAN1" start="11" size="1" />
  33179. <BitField name="ADCHS" start="13" size="1" />
  33180. <BitField name="ATIMER" start="14" size="1" />
  33181. <BitField name="RTC" start="15" size="1" />
  33182. <BitField name="WWDT" start="17" size="1" />
  33183. <BitField name="C_CAN0" start="19" size="1" />
  33184. <BitField name="QEI" start="20" size="1" />
  33185. </Register>
  33186. <Register name="NVIC_IABR0" description="Interrupt Active Bit Register 0" start="0xE000E300" access="ReadOnly">
  33187. <BitField name="DAC" start="0" size="1" />
  33188. <BitField name="DMA" start="2" size="1" />
  33189. <BitField name="FLASH" start="4" size="1" />
  33190. <BitField name="ETHERNET" start="5" size="1" />
  33191. <BitField name="SDIO" start="6" size="1" />
  33192. <BitField name="LCD" start="7" size="1" />
  33193. <BitField name="USB0" start="8" size="1" />
  33194. <BitField name="USB1" start="9" size="1" />
  33195. <BitField name="SCT" start="10" size="1" />
  33196. <BitField name="RITIMER" start="11" size="1" />
  33197. <BitField name="TIMER0" start="12" size="1" />
  33198. <BitField name="TIMER1" start="13" size="1" />
  33199. <BitField name="TIMER2" start="14" size="1" />
  33200. <BitField name="TIMER3" start="15" size="1" />
  33201. <BitField name="MCPWM" start="16" size="1" />
  33202. <BitField name="ADC0" start="17" size="1" />
  33203. <BitField name="I2C0" start="18" size="1" />
  33204. <BitField name="I2C1" start="19" size="1" />
  33205. <BitField name="SPI_INT" start="20" size="1" />
  33206. <BitField name="ADC1" start="21" size="1" />
  33207. <BitField name="SSP0" start="22" size="1" />
  33208. <BitField name="SSP1" start="23" size="1" />
  33209. <BitField name="USART0" start="24" size="1" />
  33210. <BitField name="UART1" start="25" size="1" />
  33211. <BitField name="USART2" start="26" size="1" />
  33212. <BitField name="USART3" start="27" size="1" />
  33213. <BitField name="I2S0" start="28" size="1" />
  33214. <BitField name="I2S1" start="29" size="1" />
  33215. <BitField name="SPIFI" start="30" size="1" />
  33216. <BitField name="SGPIO_IINT" start="31" size="1" />
  33217. </Register>
  33218. <Register name="NVIC_IABR1" description="Interrupt Active Bit Register 1" start="0xE000E304" access="ReadOnly">
  33219. <BitField name="PIN_INT0" start="0" size="1" />
  33220. <BitField name="PIN_INT1" start="1" size="1" />
  33221. <BitField name="PIN_INT2" start="2" size="1" />
  33222. <BitField name="PIN_INT3" start="3" size="1" />
  33223. <BitField name="PIN_INT4" start="4" size="1" />
  33224. <BitField name="PIN_INT5" start="5" size="1" />
  33225. <BitField name="PIN_INT6" start="6" size="1" />
  33226. <BitField name="PIN_INT7" start="7" size="1" />
  33227. <BitField name="GINT0" start="8" size="1" />
  33228. <BitField name="GINT1" start="9" size="1" />
  33229. <BitField name="EVENTROUTER" start="10" size="1" />
  33230. <BitField name="C_CAN1" start="11" size="1" />
  33231. <BitField name="ADCHS" start="13" size="1" />
  33232. <BitField name="ATIMER" start="14" size="1" />
  33233. <BitField name="RTC" start="15" size="1" />
  33234. <BitField name="WWDT" start="17" size="1" />
  33235. <BitField name="C_CAN0" start="19" size="1" />
  33236. <BitField name="QEI" start="20" size="1" />
  33237. </Register>
  33238. <Register name="NVIC_IPR0" description="Interrupt Priority Register 0" start="0xE000E400">
  33239. <BitField name="DAC" start="5" size="3" />
  33240. <BitField name="DMA" start="21" size="3" />
  33241. </Register>
  33242. <Register name="NVIC_IPR1" description="Interrupt Priority Register 1" start="0xE000E404">
  33243. <BitField name="FLASH" start="5" size="3" />
  33244. <BitField name="ETHERNET" start="13" size="3" />
  33245. <BitField name="SDIO" start="21" size="3" />
  33246. <BitField name="LCD" start="29" size="3" />
  33247. </Register>
  33248. <Register name="NVIC_IPR2" description="Interrupt Priority Register 2" start="0xE000E408">
  33249. <BitField name="USB0" start="5" size="3" />
  33250. <BitField name="USB1" start="13" size="3" />
  33251. <BitField name="SCT" start="21" size="3" />
  33252. <BitField name="RITIMER" start="29" size="3" />
  33253. </Register>
  33254. <Register name="NVIC_IPR3" description="Interrupt Priority Register 3" start="0xE000E40C">
  33255. <BitField name="TIMER0" start="5" size="3" />
  33256. <BitField name="TIMER1" start="13" size="3" />
  33257. <BitField name="TIMER2" start="21" size="3" />
  33258. <BitField name="TIMER3" start="29" size="3" />
  33259. </Register>
  33260. <Register name="NVIC_IPR4" description="Interrupt Priority Register 4" start="0xE000E410">
  33261. <BitField name="MCPWM" start="5" size="3" />
  33262. <BitField name="ADC0" start="13" size="3" />
  33263. <BitField name="I2C0" start="21" size="3" />
  33264. <BitField name="I2C1" start="29" size="3" />
  33265. </Register>
  33266. <Register name="NVIC_IPR5" description="Interrupt Priority Register 5" start="0xE000E414">
  33267. <BitField name="SPI_INT" start="5" size="3" />
  33268. <BitField name="ADC1" start="13" size="3" />
  33269. <BitField name="SSP0" start="21" size="3" />
  33270. <BitField name="SSP1" start="29" size="3" />
  33271. </Register>
  33272. <Register name="NVIC_IPR6" description="Interrupt Priority Register 6" start="0xE000E418">
  33273. <BitField name="USART0" start="5" size="3" />
  33274. <BitField name="UART1" start="13" size="3" />
  33275. <BitField name="USART2" start="21" size="3" />
  33276. <BitField name="USART3" start="29" size="3" />
  33277. </Register>
  33278. <Register name="NVIC_IPR7" description="Interrupt Priority Register 7" start="0xE000E41C">
  33279. <BitField name="I2S0" start="5" size="3" />
  33280. <BitField name="I2S1" start="13" size="3" />
  33281. <BitField name="SPIFI" start="21" size="3" />
  33282. <BitField name="SGPIO_IINT" start="29" size="3" />
  33283. </Register>
  33284. <Register name="NVIC_IPR8" description="Interrupt Priority Register 8" start="0xE000E420">
  33285. <BitField name="PIN_INT0" start="5" size="3" />
  33286. <BitField name="PIN_INT1" start="13" size="3" />
  33287. <BitField name="PIN_INT2" start="21" size="3" />
  33288. <BitField name="PIN_INT3" start="29" size="3" />
  33289. </Register>
  33290. <Register name="NVIC_IPR9" description="Interrupt Priority Register 9" start="0xE000E424">
  33291. <BitField name="PIN_INT4" start="5" size="3" />
  33292. <BitField name="PIN_INT5" start="13" size="3" />
  33293. <BitField name="PIN_INT6" start="21" size="3" />
  33294. <BitField name="PIN_INT7" start="29" size="3" />
  33295. </Register>
  33296. <Register name="NVIC_IPR10" description="Interrupt Priority Register 10" start="0xE000E428">
  33297. <BitField name="GINT0" start="5" size="3" />
  33298. <BitField name="GINT1" start="13" size="3" />
  33299. <BitField name="EVENTROUTER" start="21" size="3" />
  33300. <BitField name="C_CAN1" start="29" size="3" />
  33301. </Register>
  33302. <Register name="NVIC_IPR11" description="Interrupt Priority Register 11" start="0xE000E42C">
  33303. <BitField name="ADCHS" start="13" size="3" />
  33304. <BitField name="ATIMER" start="21" size="3" />
  33305. <BitField name="RTC" start="29" size="3" />
  33306. </Register>
  33307. <Register name="NVIC_IPR12" description="Interrupt Priority Register 12" start="0xE000E430">
  33308. <BitField name="WWDT" start="13" size="3" />
  33309. <BitField name="C_CAN0" start="29" size="3" />
  33310. </Register>
  33311. <Register name="NVIC_IPR13" description="Interrupt Priority Register 13" start="0xE000E434">
  33312. <BitField name="QEI" start="5" size="3" />
  33313. </Register>
  33314. </RegisterGroup>
  33315. <RegisterGroup name="SysTick" start="0xE000E010" description="24-bit System Timer">
  33316. <Register name="SYST_CSR" start="0xE000E010" description="SysTick Control and Status Register">
  33317. <BitField name="COUNTFLAG" start="16" size="1" description="Counter Flag" />
  33318. <BitField name="CLKSOURCE" start="2" size="1" description="Timer Clock Source" />
  33319. <BitField name="TICKINT" start="1" size="1" description="Tick Interrupt Enable" />
  33320. <BitField name="ENABLE" start="0" size="1" description="Enable SysTick Timer" />
  33321. </Register>
  33322. <Register name="SYST_RVR" start="0xE000E014" description="SysTick Reload Value Register">
  33323. <BitField name="RELOAD" start="0" size="24" description="Value to load into the SYST_CVR when the counter is enabled and when it reaches 0" />
  33324. </Register>
  33325. <Register name="SYST_CVR" start="0xE000E018" description="SysTick Current Value Register Register">
  33326. <BitField name="CURRENT" start="0" size="24" description="The current value of the SysTick counter" />
  33327. </Register>
  33328. <Register name="SYST_CALIB" start="0xE000E01C" access="ReadOnly" description="SysTick Calibration Value Register">
  33329. <BitField name="NOREF" start="31" size="1" description="Indicates whether the device provides a reference clock to the processor" />
  33330. <BitField name="SKEW" start="30" size="1" description="Indicates whether the TENMS value is exact" />
  33331. <BitField name="TENMS" start="0" size="24" description="Reload value for 10ms (100Hz) timing, subject to system clock skew errors" />
  33332. </Register>
  33333. </RegisterGroup>
  33334. <RegisterGroup name="SCB" start="" description="System Control Block">
  33335. <Register name="ACTLR" start="0xE000E008" description="Auxiliary Control Register">
  33336. <BitField name="DISOOFP" start="9" size="1" description="Disables floating pointinstructions completing outof order with respect to integer instructions" />
  33337. <BitField name="DISFPCA" start="8" size="1" description="When set to 1, disables IT folding" />
  33338. <BitField name="DISFOLD" start="2" size="1" description="When set to 1, disables write buffer use during default memory map accesses" />
  33339. <BitField name="DISDEFWBUF" start="1" size="1" description="When set to 1, disables write buffer use during default memory map accesses" />
  33340. <BitField name="DISMCYCINT" start="0" size="1" description="When set to 1, disables interruption of load multiple and store multiple instructions" />
  33341. </Register>
  33342. <Register name="CPUID" start="0xE000ED00" access="ReadOnly" description="CPUID Register">
  33343. <BitField name="IMPLEMENTER" start="24" size="8" description="Implementer Code" />
  33344. <BitField name="VARIANT" start="20" size="4" description="Variant Number" />
  33345. <BitField name="PARTNO" start="4" size="12" description="Part Number" />
  33346. <BitField name="REVISION" start="0" size="4" description="Revision Number" />
  33347. </Register>
  33348. <Register name="ICSR" start="0xE000ED04" description="Interrupt Control and State Register">
  33349. <BitField name="NMIPENDSET" start="31" size="1" description="NMI set-pending bit" />
  33350. <BitField name="PENDSVSET" start="28" size="1" description="PendSV set-pending bit" />
  33351. <BitField name="PENDSVCLR" start="27" size="1" description="PendSV clear-pending bit" />
  33352. <BitField name="PENDSTSET" start="26" size="1" description="SysTick exception set-pending bit" />
  33353. <BitField name="PENDSTCLR" start="25" size="1" description="SysTick exception clear-pending bit" />
  33354. <BitField name="ISRPREEMPT" start="23" size="1" description="" />
  33355. <BitField name="ISRPENDING" start="22" size="1" description="Interrupt pending flag" />
  33356. <BitField name="VECTPENDING" start="12" size="9" description="Indicates the exception number of the highest priority pending enabled exception" />
  33357. <BitField name="RETTOBASE" start="11" size="1" description="Indicates whether there are preempted active exceptions" />
  33358. <BitField name="VECTACTIVE" start="0" size="9" description="Contains the active exception number" />
  33359. </Register>
  33360. <Register name="VTOR" start="0xE000ED08" description="Vector Table Offset Register">
  33361. <BitField name="TBLOFF" start="7" size="25" description="Vector table base offset field" />
  33362. </Register>
  33363. <Register name="AIRCR" start="0xE000ED0C" description="Application Interrupt and Reset Control Register">
  33364. <BitField name="VECTKEY" start="16" size="16" description="Register key" />
  33365. <BitField name="ENDIANESS" start="15" size="1" description="Data endianness bit" />
  33366. <BitField name="PRIGROUP" start="8" size="3" description="Interrupt priority grouping field" />
  33367. <BitField name="SYSRESETREQ" start="2" size="1" description="System reset request bit" />
  33368. <BitField name="VECTCLRACTIVE" start="1" size="1" description="" />
  33369. <BitField name="VECTRESET" start="0" size="1" description="" />
  33370. </Register>
  33371. <Register name="SCR" start="0xE000ED10" description="System Control Register">
  33372. <BitField name="SEVONPEND" start="4" size="1" description="Send event on pending bit" />
  33373. <BitField name="SLEEPDEEP" start="2" size="1" description="Controls whether the processor uses sleep or deep sleep as its low power mode" />
  33374. <BitField name="SLEEPONEXIT" start="1" size="1" description="Indicates sleep-on-exit when returning from Handler mode to Thread mode" />
  33375. </Register>
  33376. <Register name="CCR" start="0xE000ED14" access="ReadOnly" description="Configuration and Control Register">
  33377. <BitField name="STKALIGN" start="9" size="1" description="Indicates stack alignment on exception entry" />
  33378. <BitField name="BFHFNMIGN" start="8" size="1" description="Enables handlers with priority -1 or-2 to ignore data BusFaults caused by load and store instructions" />
  33379. <BitField name="DIV_0_TRP" start="4" size="1" description="Enables faulting or halting when the processor executes an SDIVor UDIV instruction with a divisor of 0" />
  33380. <BitField name="UNALIGN_TRP" start="3" size="1" description="Enables unaligned access traps" />
  33381. <BitField name="USERSETMPEND" start="1" size="1" description="Enables unprivileged software access to the STIR" />
  33382. <BitField name="NONBASETHRDENA" start="0" size="1" description="Indicates how the processor enters Thread mode" />
  33383. </Register>
  33384. <Register name="SHPR1" start="0xE000ED18" description="System Handler Priority Register 1">
  33385. <BitField name="PRI_6" start="21" size="3" description="Priority of system handler 6 (UsageFault)" />
  33386. <BitField name="PRI_5" start="13" size="3" description="Priority of system handler 5 (BusFault)" />
  33387. <BitField name="PRI_4" start="5" size="3" description="Priority of system handler 4 (MemManage)" />
  33388. </Register>
  33389. <Register name="SHPR2" start="0xE000ED1C" description="System Handler Priority Register 2">
  33390. <BitField name="PRI_11" start="29" size="3" description="Priority of system handler 11 (SVCall)" />
  33391. </Register>
  33392. <Register name="SHPR3" start="0xE000ED20" description="System Handler Priority Register 3">
  33393. <BitField name="PRI_15" start="29" size="3" description="Priority of system handler 15 (SysTick)" />
  33394. <BitField name="PRI_14" start="21" size="3" description="Priority of system handler 14 (PendSV)" />
  33395. </Register>
  33396. <Register name="SHCSR" start="0xE000ED24" description="System Handler Control and State Register">
  33397. <BitField name="USGFAULTENA" start="18" size="1" description="UsageFault enable Bit" />
  33398. <BitField name="BUSFAULTENA" start="17" size="1" description="BusFault Enable Bit" />
  33399. <BitField name="MEMFAULTENA" start="16" size="1" description="MemManage Enable Bit" />
  33400. <BitField name="SVCALLPENDED" start="15" size="1" description="SVCall Pending Bit" />
  33401. <BitField name="BUSFAULTPENDED" start="14" size="1" description="BusFault Exception Pending Bit" />
  33402. <BitField name="MEMFAULTPENDED" start="13" size="1" description="MemManage Exception Pending Bit" />
  33403. <BitField name="USGFAULTPENDED" start="12" size="1" description="UsageFault Exception Pending Bit" />
  33404. <BitField name="SYSTICKACT" start="11" size="1" description="SysTick Exception Active Bit" />
  33405. <BitField name="PENDSVACT" start="10" size="1" description="PendSV Exception Active Bit" />
  33406. <BitField name="MONITORACT" start="8" size="1" description="Debug Monitor Active Bit" />
  33407. <BitField name="SVCALLACT" start="7" size="1" description="SVCall Active Bit" />
  33408. <BitField name="USGFAULTACT" start="3" size="1" description="UsageFault Exception Active Bit" />
  33409. <BitField name="BUSFAULTACT" start="1" size="1" description="BusFault Exception Active Bit" />
  33410. <BitField name="MEMFAULTACT" start="0" size="1" description="MemManage Exception Active Bit" />
  33411. </Register>
  33412. <Register name="MMSR" start="0xE000ED28" size="1" description="MemManage Fault Status Register">
  33413. <BitField name="MMARVALID" start="7" size="1" description="MemManage Fault Address Register(MMFAR) valid flag" />
  33414. <BitField name="MLSPERR" start="5" size="1" description="Indicates a MemManage fault occurred during floating-point lazy state preservation" />
  33415. <BitField name="MSTKERR" start="4" size="1" description="MemManage fault on stacking for exception entry" />
  33416. <BitField name="MUNSTKERR" start="3" size="1" description="MemManage fault on unstacking for a return from exception" />
  33417. <BitField name="DACCVIOL" start="1" size="1" description="Data access violation flag" />
  33418. <BitField name="IACCVIOL" start="0" size="1" description="Instruction access violation flag" />
  33419. </Register>
  33420. <Register name="BFSR" start="0xE000ED29" size="1" description="BusFault Status Register">
  33421. <BitField name="BFARVALID" start="7" size="1" description="BusFault Address Register(BFAR) valid flag" />
  33422. <BitField name="LSPERR" start="5" size="1" description="Indicates a bus fault occurred during floating-point lazy state preservation" />
  33423. <BitField name="STKERR" start="4" size="1" description="BusFault on stacking for exception entry" />
  33424. <BitField name="UNSTKERR" start="3" size="1" description="BusFault on unstacking for a return from exception" />
  33425. <BitField name="IMPRECISERR" start="2" size="1" description="Imprecise data bus error" />
  33426. <BitField name="PRECISERR" start="1" size="1" description="Precise data bus error" />
  33427. <BitField name="IBUSERR" start="0" size="1" description="Instruction bus error" />
  33428. </Register>
  33429. <Register name="UFSR" start="0xE000ED2A" size="2" description="UsageFault Status Register">
  33430. <BitField name="DIVBYZERO" start="9" size="1" description="Divide by zero UsageFault" />
  33431. <BitField name="UNALIGNED" start="8" size="1" description="Unaligned access UsageFault" />
  33432. <BitField name="NOCP" start="3" size="1" description="No coprocessor UsageFault" />
  33433. <BitField name="INVPC" start="2" size="1" description="Invalid PC load UsageFault, causedby an invalid PC load by EXC_RETURN" />
  33434. <BitField name="INVSTATE" start="1" size="1" description="Invalid state UsageFault" />
  33435. <BitField name="UNDEFINSTR" start="0" size="1" description="Undefined instruction UsageFault" />
  33436. </Register>
  33437. <Register name="HFSR" start="0xE000ED2C" description="HardFault Status Register">
  33438. <BitField name="DEBUGEVT" start="31" size="1" description="" />
  33439. <BitField name="FORCED" start="30" size="1" description="Indicates a forced hard fault, generated by escalation of a fault with configurable priority that cannot be handled, either because of priority or because it is disabled" />
  33440. <BitField name="VECTTBL" start="1" size="1" description="Indicates a BusFault on a vectortable read during exception processing" />
  33441. </Register>
  33442. <Register name="DFSR" start="0xE000ED30" description="Debug Fault Status Register">
  33443. <BitField name="EXTERNAL" start="4" size="1" description="" />
  33444. <BitField name="VCATCH" start="3" size="1" description="" />
  33445. <BitField name="DWTTRAP" start="2" size="1" description="" />
  33446. <BitField name="BKPT" start="1" size="1" description="" />
  33447. <BitField name="HALTED" start="0" size="1" description="" />
  33448. </Register>
  33449. <Register name="MMAR" start="0xE000ED34" description="MemManage Fault Address Register">
  33450. <BitField name="ADDRESS" start="0" size="32" description="When the MMARVALID bit of the MMFSR is set to 1, this field holds the address of the location that generated the MemManage fault" />
  33451. </Register>
  33452. <Register name="BFAR" start="0xE000ED38" description="BusFault Address Register">
  33453. <BitField name="ADDRESS" start="0" size="32" description="When the BFARVALID bit of the BFSR is set to1, this field holds the address of the location that generated the BusFault" />
  33454. </Register>
  33455. <Register name="AFSR" start="0xE000ED3C" description="Auxiliary Fault Status Register">
  33456. <BitField name="IMPDEF" start="0" size="32" description="Implementation defined, the bits map to the AUXFAULT input signals" />
  33457. </Register>
  33458. </RegisterGroup>
  33459. <RegisterGroup name="FPU" description="Floating Point Unit">
  33460. <Register name="CPACR" start="0xE000ED88" description="Coprocessor Access Control Register">
  33461. <BitField name="CP11" start="22" size="2" description="Access privileges for coprocessor 11" />
  33462. <BitField name="CP10" start="20" size="2" description="Access privileges for coprocessor 10" />
  33463. </Register>
  33464. <Register name="FPCCR" start="0xE000EF34" description="Floating-point Context Control Register">
  33465. <BitField name="ASPEN" start="31" size="1" description="Automatic State Preservation" />
  33466. <BitField name="LSPEN" start="30" size="1" description="Lazy State Preservation Enabled" />
  33467. <BitField name="MONRDY" start="8" size="1" description="Monitor Ready" />
  33468. <BitField name="BFRDY" start="6" size="1" description="BusFault Ready" />
  33469. <BitField name="MMRDY" start="5" size="1" description="MemManage Ready" />
  33470. <BitField name="HFRDY" start="4" size="1" description="HardFault Ready" />
  33471. <BitField name="THREAD" start="3" size="1" description="Thread Mode Allocated Stack Frame" />
  33472. <BitField name="USER" start="1" size="1" description="User Allocated Stack Frame" />
  33473. <BitField name="LSPACT" start="0" size="1" description="Lazy State Preservation Active" />
  33474. </Register>
  33475. <Register name="FPCAR" start="0xE000EF38" description="Floating-point Context Address Register">
  33476. <BitField name="ADDRESSS" start="3" size="29" description="The location of the unpopulated floating-point register space allocated on an exception stack frame" />
  33477. </Register>
  33478. <Register name="FPDSCR" start="0xE000EF3C" description="Floating-point Status Control Register">
  33479. <BitField name="N" start="31" size="1" description="Negative condition code flag" />
  33480. <BitField name="Z" start="30" size="1" description="Zero condition code flag" />
  33481. <BitField name="C" start="29" size="1" description="Carry condition code flag" />
  33482. <BitField name="V" start="28" size="1" description="Overflow condition code flag" />
  33483. <BitField name="AHP" start="26" size="1" description="Alternative half-precision control bit" />
  33484. <BitField name="DN" start="25" size="1" description="Default NaN mode control bit" />
  33485. <BitField name="FZ" start="24" size="1" description="Flush-to-zero mode control bit" />
  33486. <BitField name="RMode" start="22" size="2" description="Rounding Mode control field" />
  33487. <BitField name="IDC" start="7" size="1" description="Input Denormal cumulative exception bit" />
  33488. <BitField name="IXC" start="4" size="1" description="Inexact cumulative exception bit" />
  33489. <BitField name="UFC" start="3" size="1" description="Underflow cumulative exception bit" />
  33490. <BitField name="OFC" start="2" size="1" description="Overflow cumulative exception bit" />
  33491. <BitField name="DZC" start="1" size="1" description="Division by Zero cumulative exception bit" />
  33492. <BitField name="IOC" start="0" size="1" description="Invalid Operation cumulative exception bit" />
  33493. </Register>
  33494. </RegisterGroup>
  33495. <RegisterGroup name="MPU" start="0xE000ED90" description="Memory Protection Unit">
  33496. <Register name="MPU_TYPE" start="0xE000ED90" access="ReadOnly" description="MPU Type Register">
  33497. <BitField name="IREGION" start="16" size="8" description="Number of supported MPU instruction regions" />
  33498. <BitField name="DREGION" start="8" size="8" description="Number of supported MPU data regions" />
  33499. <BitField name="SEPARATE" start="0" size="1" description="Support for unified or separate instruction and date memory maps" />
  33500. </Register>
  33501. <Register name="MPU_CTRL" start="0xE000ED94" description="MPU Control Register">
  33502. <BitField name="PRIVDEFENA" start="2" size="1" description="Enables privileged software access to the default memory map" />
  33503. <BitField name="HFNMIENA" start="1" size="1" description="Enable the operation of MPU during hard fault, NMI, and FAULTMASK handlers" />
  33504. <BitField name="ENABLE" start="0" size="1" description="Enable MPU" />
  33505. </Register>
  33506. <Register name="MPU_RNR" start="0xE000ED98" description="MPU Region Number Register">
  33507. <BitField name="REGION" start="0" size="8" description="Indicates the MPU region referenced by the MPU_RBAR and MPU_RASR registers" />
  33508. </Register>
  33509. <Register name="MPU_RBAR" start="0xE000ED9C" description="MPU Region Base Address Register">
  33510. <BitField name="ADDR" start="5" size="27" description="Region base address field" />
  33511. <BitField name="VALID" start="4" size="1" description="MPU Region Number valid bit" />
  33512. <BitField name="REGION" start="0" size="4" description="MPU region field" />
  33513. </Register>
  33514. <Register name="MPU_RASR" start="0xE000EDA0" description="MPU Region Attribute and Size Register">
  33515. <BitField name="XN" start="28" size="1" description="Instruction access disable bit" />
  33516. <BitField name="AP" start="24" size="3" description="Access permission field" />
  33517. <BitField name="TEX" start="19" size="3" description="Memory access attribute" />
  33518. <BitField name="S" start="18" size="1" description="Shareable bit" />
  33519. <BitField name="C" start="17" size="1" description="Memory access attribute" />
  33520. <BitField name="B" start="16" size="1" description="Memory access attribute" />
  33521. <BitField name="SRD" start="8" size="8" description="Subregion disable bits" />
  33522. <BitField name="SIZE" start="1" size="5" description="MPU protection region size" />
  33523. <BitField name="ENABLE" start="0" size="1" description="Region enable bit" />
  33524. </Register>
  33525. </RegisterGroup>
  33526. </Processor>