cpu.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright (c) 2006-2019, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2011-09-15 Bernard first version
  9. * 2019-07-28 zdzn add smp support
  10. */
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include <board.h>
  14. #include "cp15.h"
  15. #define DBG_TAG "libcpu.aarch64.cpu"
  16. #define DBG_LVL DBG_INFO
  17. #include <rtdbg.h>
  18. #include <string.h>
  19. #include "cpu.h"
  20. #include "psci_api.h"
  21. void (*system_off)(void);
  22. #ifdef RT_USING_SMP
  23. #ifdef RT_USING_FDT
  24. #include "dtb_node.h"
  25. struct dtb_node *_cpu_node[RT_CPUS_NR];
  26. #endif /* RT_USING_FDT */
  27. #define MPIDR_AFF_MASK 0x000000FF00FFFFFFul
  28. #define REPORT_ERR(retval) LOG_E("got error code %d in %s(), %s:%d", (retval), __func__, __FILE__, __LINE__)
  29. #define CHECK_RETVAL(retval) if (retval) {REPORT_ERR(retval);}
  30. /**
  31. * cpu_ops_tbl contains cpu_ops_t for each cpu kernel observed,
  32. * given cpu logical id 'i', its cpu_ops_t is 'cpu_ops_tbl[i]'
  33. */
  34. struct cpu_ops_t *cpu_ops_tbl[RT_CPUS_NR];
  35. #ifdef RT_USING_SMART
  36. // _id_to_mpidr is a table translate logical id to mpid, which is a 64-bit value
  37. rt_uint64_t rt_cpu_mpidr_early[RT_CPUS_NR] rt_weak = {[0 ... RT_CPUS_NR - 1] = ID_ERROR};
  38. #else
  39. /* The more common mpidr_el1 table, redefine it in BSP if it is in other cases */
  40. rt_weak rt_uint64_t rt_cpu_mpidr_early[] =
  41. {
  42. [0] = 0x80000000,
  43. [1] = 0x80000001,
  44. [2] = 0x80000002,
  45. [3] = 0x80000003,
  46. [4] = 0x80000004,
  47. [5] = 0x80000005,
  48. [6] = 0x80000006,
  49. [7] = 0x80000007,
  50. [RT_CPUS_NR] = 0
  51. };
  52. #endif /* RT_USING_SMART */
  53. void rt_hw_spin_lock_init(rt_hw_spinlock_t *lock)
  54. {
  55. lock->slock = 0;
  56. }
  57. #define TICKET_SHIFT 16
  58. void rt_hw_spin_lock(rt_hw_spinlock_t *lock)
  59. {
  60. unsigned int tmp;
  61. struct __arch_tickets lockval, newval;
  62. asm volatile(
  63. /* Atomically increment the next ticket. */
  64. " prfm pstl1strm, %3\n"
  65. "1: ldaxr %w0, %3\n"
  66. " add %w1, %w0, %w5\n"
  67. " stxr %w2, %w1, %3\n"
  68. " cbnz %w2, 1b\n"
  69. /* Did we get the lock? */
  70. " eor %w1, %w0, %w0, ror #16\n"
  71. " cbz %w1, 3f\n"
  72. /*
  73. * No: spin on the owner. Send a local event to avoid missing an
  74. * unlock before the exclusive load.
  75. */
  76. " sevl\n"
  77. "2: wfe\n"
  78. " ldaxrh %w2, %4\n"
  79. " eor %w1, %w2, %w0, lsr #16\n"
  80. " cbnz %w1, 2b\n"
  81. /* We got the lock. Critical section starts here. */
  82. "3:"
  83. : "=&r"(lockval), "=&r"(newval), "=&r"(tmp), "+Q"(*lock)
  84. : "Q"(lock->tickets.owner), "I"(1 << TICKET_SHIFT)
  85. : "memory");
  86. rt_hw_dmb();
  87. }
  88. void rt_hw_spin_unlock(rt_hw_spinlock_t *lock)
  89. {
  90. rt_hw_dmb();
  91. asm volatile(
  92. " stlrh %w1, %0\n"
  93. : "=Q"(lock->tickets.owner)
  94. : "r"(lock->tickets.owner + 1)
  95. : "memory");
  96. }
  97. static int _cpus_init_data_hardcoded(int num_cpus, rt_uint64_t *cpu_hw_ids, struct cpu_ops_t *cpu_ops[])
  98. {
  99. // load in cpu_hw_ids in cpuid_to_hwid,
  100. // cpu_ops to cpu_ops_tbl
  101. if (num_cpus > RT_CPUS_NR)
  102. {
  103. LOG_W("num_cpus (%d) greater than RT_CPUS_NR (%d)\n", num_cpus, RT_CPUS_NR);
  104. num_cpus = RT_CPUS_NR;
  105. }
  106. for (int i = 0; i < num_cpus; i++)
  107. {
  108. set_hwid(i, cpu_hw_ids[i]);
  109. cpu_ops_tbl[i] = cpu_ops[i];
  110. }
  111. return 0;
  112. }
  113. #ifdef RT_USING_FDT
  114. /** read ('size' * 4) bytes number from start, big-endian format */
  115. static rt_uint64_t _read_be_number(void *start, int size)
  116. {
  117. rt_uint64_t buf = 0;
  118. for (; size > 0; size--)
  119. buf = (buf << 32) | fdt32_to_cpu(*(uint32_t *)start++);
  120. return buf;
  121. }
  122. /** check device-type of the node, */
  123. static bool _node_is_cpu(struct dtb_node *node)
  124. {
  125. char *device_type = dtb_node_get_dtb_node_property_value(node, "device_type", NULL);
  126. if (device_type)
  127. {
  128. return !strcmp(device_type, "cpu");
  129. }
  130. return false;
  131. }
  132. static int _read_and_set_hwid(struct dtb_node *cpu, int *id_pool, int *pcpuid)
  133. {
  134. // size/address_cells is number of elements in reg array
  135. int size;
  136. static int address_cells, size_cells;
  137. if (!address_cells && !size_cells)
  138. dtb_node_get_dtb_node_cells(cpu, &address_cells, &size_cells);
  139. void *id_start = dtb_node_get_dtb_node_property_value(cpu, "reg", &size);
  140. rt_uint64_t mpid = _read_be_number(id_start, address_cells);
  141. *pcpuid = *id_pool;
  142. *id_pool = *id_pool + 1;
  143. set_hwid(*pcpuid, mpid);
  144. LOG_I("Using MPID 0x%lx as cpu %d", mpid, *pcpuid);
  145. // setting _cpu_node for cpu_init use
  146. _cpu_node[*pcpuid] = cpu;
  147. return 0;
  148. }
  149. static int _read_and_set_cpuops(struct dtb_node *cpu, int cpuid)
  150. {
  151. char *method = dtb_node_get_dtb_node_property_value(cpu, "enable-method", NULL);
  152. if (!method)
  153. {
  154. LOG_E("Cannot read method from cpu node");
  155. return -1;
  156. }
  157. struct cpu_ops_t *cpu_ops;
  158. if (!strcmp(method, cpu_ops_psci.method))
  159. {
  160. cpu_ops = &cpu_ops_psci;
  161. }
  162. else if (!strcmp(method, cpu_ops_spin_tbl.method))
  163. {
  164. cpu_ops = &cpu_ops_spin_tbl;
  165. }
  166. else
  167. {
  168. cpu_ops = RT_NULL;
  169. LOG_E("Not supported cpu_ops: %s", method);
  170. }
  171. cpu_ops_tbl[cpuid] = cpu_ops;
  172. LOG_D("Using boot method [%s] for cpu %d", cpu_ops->method, cpuid);
  173. return 0;
  174. }
  175. static int _cpus_init_data_fdt()
  176. {
  177. // cpuid_to_hwid and cpu_ops_tbl with fdt
  178. void *root = get_dtb_node_head();
  179. int id_pool = 0;
  180. int cpuid;
  181. struct dtb_node *cpus = dtb_node_get_dtb_node_by_path(root, "/cpus");
  182. // for each cpu node (device-type is cpu), read its mpid and set its cpuid_to_hwid
  183. for_each_node_child(cpus)
  184. {
  185. if (!_node_is_cpu(cpus))
  186. {
  187. continue;
  188. }
  189. if (id_pool > RT_CPUS_NR)
  190. {
  191. LOG_W("Reading more cpus from FDT than RT_CPUS_NR"
  192. "\n Parsing will not continue and only %d cpus will be used.", RT_CPUS_NR);
  193. break;
  194. }
  195. _read_and_set_hwid(cpus, &id_pool, &cpuid);
  196. _read_and_set_cpuops(cpus, cpuid);
  197. }
  198. return 0;
  199. }
  200. #endif /* RT_USING_FDT */
  201. /** init cpu with hardcoded infomation or parsing from FDT */
  202. static int _cpus_init(int num_cpus, rt_uint64_t *cpu_hw_ids, struct cpu_ops_t *cpu_ops[])
  203. {
  204. int retval;
  205. // first setup cpu_ops_tbl and cpuid_to_hwid
  206. if (num_cpus > 0)
  207. retval = _cpus_init_data_hardcoded(num_cpus, cpu_hw_ids, cpu_ops);
  208. else
  209. {
  210. retval = -1;
  211. #ifdef RT_USING_FDT
  212. retval = _cpus_init_data_fdt();
  213. #endif
  214. }
  215. if (retval)
  216. return retval;
  217. // using cpuid_to_hwid and cpu_ops_tbl to call method_init and cpu_init
  218. // assuming that cpuid 0 has already init
  219. for (int i = 1; i < RT_CPUS_NR; i++)
  220. {
  221. if (cpuid_to_hwid(i) == ID_ERROR)
  222. {
  223. LOG_E("Failed to find hardware id of CPU %d", i);
  224. continue;
  225. }
  226. if (cpu_ops_tbl[i] && cpu_ops_tbl[i]->cpu_init)
  227. {
  228. retval = cpu_ops_tbl[i]->cpu_init(i);
  229. CHECK_RETVAL(retval);
  230. }
  231. else
  232. {
  233. LOG_E("Failed to find cpu_init for cpu %d with cpu_ops[%p], cpu_ops->cpu_init[%p]"
  234. , cpuid_to_hwid(i), cpu_ops_tbl[i], cpu_ops_tbl[i] ? cpu_ops_tbl[i]->cpu_init : NULL);
  235. }
  236. }
  237. return 0;
  238. }
  239. static void _boot_secondary(void)
  240. {
  241. for (int i = 1; i < RT_CPUS_NR; i++)
  242. {
  243. int retval = -0xbad0; // mark no support operation
  244. if (cpu_ops_tbl[i] && cpu_ops_tbl[i]->cpu_boot)
  245. retval = cpu_ops_tbl[i]->cpu_boot(i);
  246. if (retval)
  247. {
  248. if (retval == -0xbad0)
  249. LOG_E("No cpu_ops was probed for CPU %d. Try to configure it or use fdt", i);
  250. else
  251. LOG_E("Failed to boot secondary CPU %d, error code %d", i, retval);
  252. } else {
  253. LOG_I("Secondary CPU %d booted", i);
  254. }
  255. }
  256. }
  257. rt_weak void rt_hw_secondary_cpu_up(void)
  258. {
  259. _boot_secondary();
  260. }
  261. /**
  262. * @brief boot cpu with hardcoded data
  263. *
  264. * @param num_cpus number of cpus
  265. * @param cpu_hw_ids each element represents a hwid of cpu[i]
  266. * @param cpu_ops each element represents a pointer to cpu_ops of cpu[i]
  267. * @return int 0 on success,
  268. */
  269. int rt_hw_cpu_boot_secondary(int num_cpus, rt_uint64_t *cpu_hw_ids, struct cpu_ops_t *cpu_ops[])
  270. {
  271. int retval = 0;
  272. if (num_cpus < 1 || !cpu_hw_ids || !cpu_ops)
  273. return -1;
  274. retval = _cpus_init(num_cpus, cpu_hw_ids, cpu_ops);
  275. CHECK_RETVAL(retval);
  276. return retval;
  277. }
  278. #define CPU_INIT_USING_FDT 0,0,0
  279. /**
  280. * @brief Initialize cpu infomation from fdt
  281. *
  282. * @return int
  283. */
  284. int rt_hw_cpu_init()
  285. {
  286. #ifdef RT_USING_FDT
  287. return _cpus_init(CPU_INIT_USING_FDT);
  288. #else
  289. LOG_E("CPU init failed since RT_USING_FDT was not defined");
  290. return -0xa; /* no fdt support */
  291. #endif /* RT_USING_FDT */
  292. }
  293. rt_weak void rt_hw_secondary_cpu_idle_exec(void)
  294. {
  295. asm volatile("wfe" ::
  296. : "memory", "cc");
  297. }
  298. #endif /*RT_USING_SMP*/
  299. /**
  300. * @addtogroup ARM CPU
  301. */
  302. /*@{*/
  303. /** shutdown CPU */
  304. rt_weak void rt_hw_cpu_shutdown()
  305. {
  306. rt_uint32_t level;
  307. rt_kprintf("shutdown...\n");
  308. if (system_off)
  309. system_off();
  310. LOG_E("system shutdown failed");
  311. level = rt_hw_interrupt_disable();
  312. while (level)
  313. {
  314. RT_ASSERT(0);
  315. }
  316. }
  317. MSH_CMD_EXPORT_ALIAS(rt_hw_cpu_shutdown, shutdown, shutdown machine);
  318. /*@}*/