clk-rk3308.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-3-08 GuEe-GUI the first version
  9. */
  10. #include "clk-rk-composite.h"
  11. #include "clk-rk-cpu.h"
  12. #include "clk-rk-divider.h"
  13. #include "clk-rk-factor.h"
  14. #include "clk-rk-fraction-divider.h"
  15. #include "clk-rk-gate.h"
  16. #include "clk-rk.h"
  17. #include "clk-rk-half-divider.h"
  18. #include "clk-rk-mmc-phase.h"
  19. #include "clk-rk-muxgrf.h"
  20. #include "clk-rk-mux.h"
  21. #include "clk-rk-pll.h"
  22. #define DBG_TAG "clk.rk3308"
  23. #define DBG_LVL DBG_INFO
  24. #include <rtdbg.h>
  25. #include <dt-bindings/clock/rk3308-cru.h>
  26. #define RK3308_PLL_CON(x) ((x) * 0x4)
  27. #define RK3308_CLKSEL_CON(x) ((x) * 0x4 + 0x100)
  28. #define RK3308_CLKGATE_CON(x) ((x) * 0x4 + 0x300)
  29. #define RK3308_GLB_SRST_FST 0xb8
  30. #define RK3308_SOFTRST_CON(x) ((x) * 0x4 + 0x400)
  31. #define RK3308_MODE_CON 0xa0
  32. #define RK3308_SDMMC_CON0 0x480
  33. #define RK3308_SDMMC_CON1 0x484
  34. #define RK3308_SDIO_CON0 0x488
  35. #define RK3308_SDIO_CON1 0x48c
  36. #define RK3308_EMMC_CON0 0x490
  37. #define RK3308_EMMC_CON1 0x494
  38. #define RK3308_GRF_SOC_STATUS0 0x380
  39. #define RK3308_DIV_ACLKM_MASK 0x7
  40. #define RK3308_DIV_ACLKM_SHIFT 12
  41. #define RK3308_DIV_PCLK_DBG_MASK 0xf
  42. #define RK3308_DIV_PCLK_DBG_SHIFT 8
  43. struct clk_rk3308_cru
  44. {
  45. struct rt_clk_node clk_parent;
  46. struct rt_reset_controller rstc_parent;
  47. struct rockchip_clk_provider provider;
  48. };
  49. static struct rockchip_pll_rate_table rk3308_pll_rates[] =
  50. {
  51. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  52. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  53. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  54. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  55. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  56. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  57. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  58. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  59. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  60. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  61. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  62. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  63. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  64. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  65. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  66. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  67. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  68. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  69. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  70. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  71. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  72. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  73. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  74. RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
  75. RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
  76. RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
  77. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  78. RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
  79. RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
  80. RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
  81. RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
  82. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  83. RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
  84. RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
  85. RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
  86. RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
  87. RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
  88. RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
  89. RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
  90. RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
  91. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  92. RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
  93. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  94. RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
  95. { /* sentinel */ },
  96. };
  97. #define RK3308_CLKSEL0(_aclk_core, _pclk_dbg) \
  98. { \
  99. .reg = RK3308_CLKSEL_CON(0), \
  100. .val = HIWORD_UPDATE(_aclk_core, RK3308_DIV_ACLKM_MASK, \
  101. RK3308_DIV_ACLKM_SHIFT) | \
  102. HIWORD_UPDATE(_pclk_dbg, RK3308_DIV_PCLK_DBG_MASK, \
  103. RK3308_DIV_PCLK_DBG_SHIFT), \
  104. }
  105. #define RK3308_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \
  106. { \
  107. .prate = _prate, \
  108. .divs = \
  109. { \
  110. RK3308_CLKSEL0(_aclk_core, _pclk_dbg), \
  111. }, \
  112. }
  113. static struct rockchip_cpu_clk_rate_table rk3308_cpu_clk_rates[] =
  114. {
  115. RK3308_CPUCLK_RATE(1608000000, 1, 7),
  116. RK3308_CPUCLK_RATE(1512000000, 1, 7),
  117. RK3308_CPUCLK_RATE(1488000000, 1, 5),
  118. RK3308_CPUCLK_RATE(1416000000, 1, 5),
  119. RK3308_CPUCLK_RATE(1392000000, 1, 5),
  120. RK3308_CPUCLK_RATE(1296000000, 1, 5),
  121. RK3308_CPUCLK_RATE(1200000000, 1, 5),
  122. RK3308_CPUCLK_RATE(1104000000, 1, 5),
  123. RK3308_CPUCLK_RATE(1008000000, 1, 5),
  124. RK3308_CPUCLK_RATE(912000000, 1, 5),
  125. RK3308_CPUCLK_RATE(816000000, 1, 3),
  126. RK3308_CPUCLK_RATE(696000000, 1, 3),
  127. RK3308_CPUCLK_RATE(600000000, 1, 3),
  128. RK3308_CPUCLK_RATE(408000000, 1, 1),
  129. RK3308_CPUCLK_RATE(312000000, 1, 1),
  130. RK3308_CPUCLK_RATE(216000000, 1, 1),
  131. RK3308_CPUCLK_RATE(96000000, 1, 1),
  132. };
  133. static const struct rockchip_cpu_clk_reg_data rk3308_cpu_clk_data =
  134. {
  135. .core_reg[0] = RK3308_CLKSEL_CON(0),
  136. .div_core_shift[0] = 0,
  137. .div_core_mask[0] = 0xf,
  138. .num_cores = 1,
  139. .mux_core_alt = 1,
  140. .mux_core_main = 0,
  141. .mux_core_shift = 6,
  142. .mux_core_mask = 0x3,
  143. };
  144. PNAME(mux_pll_p) = "xin24m";
  145. PNAMES(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc32k" };
  146. PNAMES(mux_dpll_vpll0_p) = { "dpll", "vpll0" };
  147. PNAMES(mux_dpll_vpll0_xin24m_p) = { "dpll", "vpll0", "xin24m" };
  148. PNAMES(mux_dpll_vpll0_vpll1_p) = { "dpll", "vpll0", "vpll1" };
  149. PNAMES(mux_dpll_vpll0_vpll1_xin24m_p) = { "dpll", "vpll0", "vpll1", "xin24m" };
  150. PNAMES(mux_vpll0_vpll1_p) = { "vpll0", "vpll1" };
  151. PNAMES(mux_vpll0_vpll1_xin24m_p) = { "vpll0", "vpll1", "xin24m" };
  152. PNAMES(mux_uart0_p) = { "clk_uart0_src", "dummy", "clk_uart0_frac" };
  153. PNAMES(mux_uart1_p) = { "clk_uart1_src", "dummy", "clk_uart1_frac" };
  154. PNAMES(mux_uart2_p) = { "clk_uart2_src", "dummy", "clk_uart2_frac" };
  155. PNAMES(mux_uart3_p) = { "clk_uart3_src", "dummy", "clk_uart3_frac" };
  156. PNAMES(mux_uart4_p) = { "clk_uart4_src", "dummy", "clk_uart4_frac" };
  157. PNAMES(mux_dclk_vop_p) = { "dclk_vop_src", "dclk_vop_frac", "xin24m" };
  158. PNAMES(mux_nandc_p) = { "clk_nandc_div", "clk_nandc_div50" };
  159. PNAMES(mux_sdmmc_p) = { "clk_sdmmc_div", "clk_sdmmc_div50" };
  160. PNAMES(mux_sdio_p) = { "clk_sdio_div", "clk_sdio_div50" };
  161. PNAMES(mux_emmc_p) = { "clk_emmc_div", "clk_emmc_div50" };
  162. PNAMES(mux_mac_p) = { "clk_mac_src", "mac_clkin" };
  163. PNAMES(mux_mac_rmii_sel_p) = { "clk_mac_rx_tx_div20", "clk_mac_rx_tx_div2" };
  164. PNAMES(mux_ddrstdby_p) = { "clk_ddrphy1x_out", "clk_ddr_stdby_div4" };
  165. PNAMES(mux_rtc32k_p) = { "xin32k", "clk_pvtm_32k", "clk_rtc32k_frac", "clk_rtc32k_div" };
  166. PNAMES(mux_usbphy_ref_p) = { "xin24m", "clk_usbphy_ref_src" };
  167. PNAMES(mux_wifi_src_p) = { "clk_wifi_dpll", "clk_wifi_vpll0" };
  168. PNAMES(mux_wifi_p) = { "clk_wifi_osc", "clk_wifi_src" };
  169. PNAMES(mux_pdm_p) = { "clk_pdm_src", "clk_pdm_frac" };
  170. PNAMES(mux_i2s0_8ch_tx_p) = { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "mclk_i2s0_8ch_in" };
  171. PNAMES(mux_i2s0_8ch_tx_rx_p) = { "clk_i2s0_8ch_tx_mux", "clk_i2s0_8ch_rx_mux"};
  172. PNAMES(mux_i2s0_8ch_tx_out_p) = { "clk_i2s0_8ch_tx", "xin12m" };
  173. PNAMES(mux_i2s0_8ch_rx_p) = { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "mclk_i2s0_8ch_in" };
  174. PNAMES(mux_i2s0_8ch_rx_tx_p) = { "clk_i2s0_8ch_rx_mux", "clk_i2s0_8ch_tx_mux"};
  175. PNAMES(mux_i2s1_8ch_tx_p) = { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "mclk_i2s1_8ch_in" };
  176. PNAMES(mux_i2s1_8ch_tx_rx_p) = { "clk_i2s1_8ch_tx_mux", "clk_i2s1_8ch_rx_mux"};
  177. PNAMES(mux_i2s1_8ch_tx_out_p) = { "clk_i2s1_8ch_tx", "xin12m" };
  178. PNAMES(mux_i2s1_8ch_rx_p) = { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "mclk_i2s1_8ch_in" };
  179. PNAMES(mux_i2s1_8ch_rx_tx_p) = { "clk_i2s1_8ch_rx_mux", "clk_i2s1_8ch_tx_mux"};
  180. PNAMES(mux_i2s2_8ch_tx_p) = { "clk_i2s2_8ch_tx_src", "clk_i2s2_8ch_tx_frac", "mclk_i2s2_8ch_in" };
  181. PNAMES(mux_i2s2_8ch_tx_rx_p) = { "clk_i2s2_8ch_tx_mux", "clk_i2s2_8ch_rx_mux"};
  182. PNAMES(mux_i2s2_8ch_tx_out_p) = { "clk_i2s2_8ch_tx", "xin12m" };
  183. PNAMES(mux_i2s2_8ch_rx_p) = { "clk_i2s2_8ch_rx_src", "clk_i2s2_8ch_rx_frac", "mclk_i2s2_8ch_in" };
  184. PNAMES(mux_i2s2_8ch_rx_tx_p) = { "clk_i2s2_8ch_rx_mux", "clk_i2s2_8ch_tx_mux"};
  185. PNAMES(mux_i2s3_8ch_tx_p) = { "clk_i2s3_8ch_tx_src", "clk_i2s3_8ch_tx_frac", "mclk_i2s3_8ch_in" };
  186. PNAMES(mux_i2s3_8ch_tx_rx_p) = { "clk_i2s3_8ch_tx_mux", "clk_i2s3_8ch_rx_mux"};
  187. PNAMES(mux_i2s3_8ch_tx_out_p) = { "clk_i2s3_8ch_tx", "xin12m" };
  188. PNAMES(mux_i2s3_8ch_rx_p) = { "clk_i2s3_8ch_rx_src", "clk_i2s3_8ch_rx_frac", "mclk_i2s3_8ch_in" };
  189. PNAMES(mux_i2s3_8ch_rx_tx_p) = { "clk_i2s3_8ch_rx_mux", "clk_i2s3_8ch_tx_mux"};
  190. PNAMES(mux_i2s0_2ch_p) = { "clk_i2s0_2ch_src", "clk_i2s0_2ch_frac", "mclk_i2s0_2ch_in" };
  191. PNAMES(mux_i2s0_2ch_out_p) = { "clk_i2s0_2ch", "xin12m" };
  192. PNAMES(mux_i2s1_2ch_p) = { "clk_i2s1_2ch_src", "clk_i2s1_2ch_frac", "mclk_i2s1_2ch_in"};
  193. PNAMES(mux_i2s1_2ch_out_p) = { "clk_i2s1_2ch", "xin12m" };
  194. PNAMES(mux_spdif_tx_src_p) = { "clk_spdif_tx_div", "clk_spdif_tx_div50" };
  195. PNAMES(mux_spdif_tx_p) = { "clk_spdif_tx_src", "clk_spdif_tx_frac", "mclk_i2s0_2ch_in" };
  196. PNAMES(mux_spdif_rx_src_p) = { "clk_spdif_rx_div", "clk_spdif_rx_div50" };
  197. PNAMES(mux_spdif_rx_p) = { "clk_spdif_rx_src", "clk_spdif_rx_frac" };
  198. PNAMES(mux_uart_src_p) = { "usb480m", "xin24m", "dpll", "vpll0", "vpll1" };
  199. static rt_uint32_t uart_src_mux_idx[] = { 3, 4, 0, 1, 2 };
  200. #define MFLAGS CLK_MUX_HIWORD_MASK
  201. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  202. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  203. static struct rockchip_pll_clk_cell rk3308_pll_apll =
  204. PLL_RAW(pll_type_rk3328, PLL_APLL, "apll", mux_pll_p, 1, 0, RK3308_PLL_CON(0), RK3308_MODE_CON,
  205. 0, 0, RK3308_GRF_SOC_STATUS0, 0, rk3308_pll_rates);
  206. static struct rockchip_pll_clk_cell rk3308_pll_dpll =
  207. PLL_RAW(pll_type_rk3328, PLL_DPLL, "dpll", mux_pll_p, 1, 0, RK3308_PLL_CON(8), RK3308_MODE_CON,
  208. 2, 1, RK3308_GRF_SOC_STATUS0, 0, rk3308_pll_rates);
  209. static struct rockchip_pll_clk_cell rk3308_pll_vpll0 =
  210. PLL_RAW(pll_type_rk3328, PLL_VPLL0, "vpll0", mux_pll_p, 1, 0, RK3308_PLL_CON(16), RK3308_MODE_CON,
  211. 4, 2, RK3308_GRF_SOC_STATUS0, 0, rk3308_pll_rates);
  212. static struct rockchip_pll_clk_cell rk3308_pll_vpll1 =
  213. PLL_RAW(pll_type_rk3328, PLL_VPLL1, "vpll1", mux_pll_p, 1, 0, RK3308_PLL_CON(24), RK3308_MODE_CON,
  214. 6, 3, RK3308_GRF_SOC_STATUS0, 0, rk3308_pll_rates);
  215. static struct rockchip_clk_cell rk3308_uart0_fracmux =
  216. MUX_RAW(0, "clk_uart0_mux", mux_uart0_p, RT_CLK_F_SET_RATE_PARENT,
  217. RK3308_CLKSEL_CON(11), 14, 2, MFLAGS);
  218. static struct rockchip_clk_cell rk3308_uart1_fracmux =
  219. MUX_RAW(0, "clk_uart1_mux", mux_uart1_p, RT_CLK_F_SET_RATE_PARENT,
  220. RK3308_CLKSEL_CON(14), 14, 2, MFLAGS);
  221. static struct rockchip_clk_cell rk3308_uart2_fracmux =
  222. MUX_RAW(0, "clk_uart2_mux", mux_uart2_p, RT_CLK_F_SET_RATE_PARENT,
  223. RK3308_CLKSEL_CON(17), 14, 2, MFLAGS);
  224. static struct rockchip_clk_cell rk3308_uart3_fracmux =
  225. MUX_RAW(0, "clk_uart3_mux", mux_uart3_p, RT_CLK_F_SET_RATE_PARENT,
  226. RK3308_CLKSEL_CON(20), 14, 2, MFLAGS);
  227. static struct rockchip_clk_cell rk3308_uart4_fracmux =
  228. MUX_RAW(0, "clk_uart4_mux", mux_uart4_p, RT_CLK_F_SET_RATE_PARENT,
  229. RK3308_CLKSEL_CON(23), 14, 2, MFLAGS);
  230. static struct rockchip_clk_cell rk3308_dclk_vop_fracmux =
  231. MUX_RAW(0, "dclk_vop_mux", mux_dclk_vop_p, RT_CLK_F_SET_RATE_PARENT,
  232. RK3308_CLKSEL_CON(8), 14, 2, MFLAGS);
  233. static struct rockchip_clk_cell rk3308_rtc32k_fracmux =
  234. MUX_RAW(SCLK_RTC32K, "clk_rtc32k", mux_rtc32k_p, RT_CLK_F_SET_RATE_PARENT,
  235. RK3308_CLKSEL_CON(2), 8, 2, MFLAGS);
  236. static struct rockchip_clk_cell rk3308_pdm_fracmux =
  237. MUX_RAW(0, "clk_pdm_mux", mux_pdm_p, RT_CLK_F_SET_RATE_PARENT,
  238. RK3308_CLKSEL_CON(46), 15, 1, MFLAGS);
  239. static struct rockchip_clk_cell rk3308_i2s0_8ch_tx_fracmux =
  240. MUX_RAW(SCLK_I2S0_8CH_TX_MUX, "clk_i2s0_8ch_tx_mux", mux_i2s0_8ch_tx_p, RT_CLK_F_SET_RATE_PARENT,
  241. RK3308_CLKSEL_CON(52), 10, 2, MFLAGS);
  242. static struct rockchip_clk_cell rk3308_i2s0_8ch_rx_fracmux =
  243. MUX_RAW(SCLK_I2S0_8CH_RX_MUX, "clk_i2s0_8ch_rx_mux", mux_i2s0_8ch_rx_p, RT_CLK_F_SET_RATE_PARENT,
  244. RK3308_CLKSEL_CON(54), 10, 2, MFLAGS);
  245. static struct rockchip_clk_cell rk3308_i2s1_8ch_tx_fracmux =
  246. MUX_RAW(SCLK_I2S1_8CH_TX_MUX, "clk_i2s1_8ch_tx_mux", mux_i2s1_8ch_tx_p, RT_CLK_F_SET_RATE_PARENT,
  247. RK3308_CLKSEL_CON(56), 10, 2, MFLAGS);
  248. static struct rockchip_clk_cell rk3308_i2s1_8ch_rx_fracmux =
  249. MUX_RAW(SCLK_I2S1_8CH_RX_MUX, "clk_i2s1_8ch_rx_mux", mux_i2s1_8ch_rx_p, RT_CLK_F_SET_RATE_PARENT,
  250. RK3308_CLKSEL_CON(58), 10, 2, MFLAGS);
  251. static struct rockchip_clk_cell rk3308_i2s2_8ch_tx_fracmux =
  252. MUX_RAW(SCLK_I2S2_8CH_TX_MUX, "clk_i2s2_8ch_tx_mux", mux_i2s2_8ch_tx_p, RT_CLK_F_SET_RATE_PARENT,
  253. RK3308_CLKSEL_CON(60), 10, 2, MFLAGS);
  254. static struct rockchip_clk_cell rk3308_i2s2_8ch_rx_fracmux =
  255. MUX_RAW(SCLK_I2S2_8CH_RX_MUX, "clk_i2s2_8ch_rx_mux", mux_i2s2_8ch_rx_p, RT_CLK_F_SET_RATE_PARENT,
  256. RK3308_CLKSEL_CON(62), 10, 2, MFLAGS);
  257. static struct rockchip_clk_cell rk3308_i2s3_8ch_tx_fracmux =
  258. MUX_RAW(SCLK_I2S3_8CH_TX_MUX, "clk_i2s3_8ch_tx_mux", mux_i2s3_8ch_tx_p, RT_CLK_F_SET_RATE_PARENT,
  259. RK3308_CLKSEL_CON(64), 10, 2, MFLAGS);
  260. static struct rockchip_clk_cell rk3308_i2s3_8ch_rx_fracmux =
  261. MUX_RAW(SCLK_I2S3_8CH_RX_MUX, "clk_i2s3_8ch_rx_mux", mux_i2s3_8ch_rx_p, RT_CLK_F_SET_RATE_PARENT,
  262. RK3308_CLKSEL_CON(66), 10, 2, MFLAGS);
  263. static struct rockchip_clk_cell rk3308_i2s0_2ch_fracmux =
  264. MUX_RAW(0, "clk_i2s0_2ch_mux", mux_i2s0_2ch_p, RT_CLK_F_SET_RATE_PARENT,
  265. RK3308_CLKSEL_CON(68), 10, 2, MFLAGS);
  266. static struct rockchip_clk_cell rk3308_i2s1_2ch_fracmux =
  267. MUX_RAW(0, "clk_i2s1_2ch_mux", mux_i2s1_2ch_p, RT_CLK_F_SET_RATE_PARENT,
  268. RK3308_CLKSEL_CON(70), 10, 2, MFLAGS);
  269. static struct rockchip_clk_cell rk3308_spdif_tx_fracmux =
  270. MUX_RAW(0, "clk_spdif_tx_mux", mux_spdif_tx_p, RT_CLK_F_SET_RATE_PARENT,
  271. RK3308_CLKSEL_CON(48), 14, 2, MFLAGS);
  272. static struct rockchip_clk_cell rk3308_spdif_rx_fracmux =
  273. MUX_RAW(0, "clk_spdif_rx_mux", mux_spdif_rx_p, RT_CLK_F_SET_RATE_PARENT,
  274. RK3308_CLKSEL_CON(50), 15, 1, MFLAGS);
  275. static struct rt_clk_cell *rk3308_clk_cells[] =
  276. {
  277. [PLL_APLL] = &rk3308_pll_apll.rk_cell.cell,
  278. [PLL_DPLL] = &rk3308_pll_dpll.rk_cell.cell,
  279. [PLL_VPLL0] = &rk3308_pll_vpll0.rk_cell.cell,
  280. [PLL_VPLL1] = &rk3308_pll_vpll1.rk_cell.cell,
  281. [ARMCLK] = CPU(ARMCLK, "armclk", &rk3308_pll_apll.rk_cell, &rk3308_pll_vpll0.rk_cell,
  282. rk3308_cpu_clk_rates, RT_ARRAY_SIZE(rk3308_cpu_clk_rates), &rk3308_cpu_clk_data),
  283. [USB480M] = MUX(USB480M, "usb480m", mux_usb480m_p, RT_CLK_F_SET_RATE_PARENT,
  284. RK3308_MODE_CON, 8, 2, MFLAGS),
  285. [SCLK_RTC32K] = &rk3308_rtc32k_fracmux.cell,
  286. [SCLK_PVTM_CORE] = GATE(SCLK_PVTM_CORE, "clk_pvtm_core", "xin24m", 0,
  287. RK3308_CLKGATE_CON(0), 4, GFLAGS),
  288. [SCLK_UART0] = GATE(SCLK_UART0, "clk_uart0", "clk_uart0_mux", 0,
  289. RK3308_CLKGATE_CON(1), 12, GFLAGS),
  290. [SCLK_UART1] = GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", 0,
  291. RK3308_CLKGATE_CON(2), 0, GFLAGS),
  292. [SCLK_UART2] = GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", RT_CLK_F_SET_RATE_PARENT,
  293. RK3308_CLKGATE_CON(2), 4, GFLAGS),
  294. [SCLK_UART3] = GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
  295. RK3308_CLKGATE_CON(2), 8, GFLAGS),
  296. [SCLK_UART4] = GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", 0,
  297. RK3308_CLKGATE_CON(2), 12, GFLAGS),
  298. [SCLK_I2C0] = COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_dpll_vpll0_xin24m_p, 0,
  299. RK3308_CLKSEL_CON(25), 14, 2, MFLAGS, 0, 7, DFLAGS,
  300. RK3308_CLKGATE_CON(2), 13, GFLAGS),
  301. [SCLK_I2C1] = COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_dpll_vpll0_xin24m_p, 0,
  302. RK3308_CLKSEL_CON(26), 14, 2, MFLAGS, 0, 7, DFLAGS,
  303. RK3308_CLKGATE_CON(2), 14, GFLAGS),
  304. [SCLK_I2C2] = COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_dpll_vpll0_xin24m_p, 0,
  305. RK3308_CLKSEL_CON(27), 14, 2, MFLAGS, 0, 7, DFLAGS,
  306. RK3308_CLKGATE_CON(2), 15, GFLAGS),
  307. [SCLK_I2C3] =COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_dpll_vpll0_xin24m_p, 0,
  308. RK3308_CLKSEL_CON(28), 14, 2, MFLAGS, 0, 7, DFLAGS,
  309. RK3308_CLKGATE_CON(3), 0, GFLAGS),
  310. [SCLK_PWM0] = COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_dpll_vpll0_xin24m_p, 0,
  311. RK3308_CLKSEL_CON(29), 14, 2, MFLAGS, 0, 7, DFLAGS,
  312. RK3308_CLKGATE_CON(3), 1, GFLAGS),
  313. [SCLK_SPI0] = COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
  314. RK3308_CLKSEL_CON(30), 14, 2, MFLAGS, 0, 7, DFLAGS,
  315. RK3308_CLKGATE_CON(3), 2, GFLAGS),
  316. [SCLK_SPI1] = COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
  317. RK3308_CLKSEL_CON(31), 14, 2, MFLAGS, 0, 7, DFLAGS,
  318. RK3308_CLKGATE_CON(3), 3, GFLAGS),
  319. [SCLK_SPI2] = COMPOSITE(SCLK_SPI2, "clk_spi2", mux_dpll_vpll0_xin24m_p, 0,
  320. RK3308_CLKSEL_CON(32), 14, 2, MFLAGS, 0, 7, DFLAGS,
  321. RK3308_CLKGATE_CON(3), 4, GFLAGS),
  322. [SCLK_TIMER0] = GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, RK3308_CLKGATE_CON(3), 10, GFLAGS),
  323. [SCLK_TIMER1] = GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, RK3308_CLKGATE_CON(3), 11, GFLAGS),
  324. [SCLK_TIMER2] = GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, RK3308_CLKGATE_CON(3), 12, GFLAGS),
  325. [SCLK_TIMER3] = GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, RK3308_CLKGATE_CON(3), 13, GFLAGS),
  326. [SCLK_TIMER4] = GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, RK3308_CLKGATE_CON(3), 14, GFLAGS),
  327. [SCLK_TIMER5] = GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, RK3308_CLKGATE_CON(3), 15, GFLAGS),
  328. [SCLK_TSADC] = COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
  329. RK3308_CLKSEL_CON(33), 0, 11, DFLAGS,
  330. RK3308_CLKGATE_CON(3), 5, GFLAGS),
  331. [SCLK_SARADC] = COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
  332. RK3308_CLKSEL_CON(34), 0, 11, DFLAGS,
  333. RK3308_CLKGATE_CON(3), 6, GFLAGS),
  334. [SCLK_OTP] = COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
  335. RK3308_CLKSEL_CON(35), 0, 4, DFLAGS,
  336. RK3308_CLKGATE_CON(3), 7, GFLAGS),
  337. [SCLK_OTP_USR] = COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
  338. RK3308_CLKSEL_CON(35), 4, 2, DFLAGS,
  339. RK3308_CLKGATE_CON(3), 8, GFLAGS),
  340. [SCLK_CPU_BOOST] = GATE(SCLK_CPU_BOOST, "clk_cpu_boost", "xin24m", RT_CLK_F_IGNORE_UNUSED,
  341. RK3308_CLKGATE_CON(3), 9, GFLAGS),
  342. [SCLK_CRYPTO] = COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_dpll_vpll0_vpll1_p, 0,
  343. RK3308_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
  344. RK3308_CLKGATE_CON(1), 4, GFLAGS),
  345. [SCLK_CRYPTO_APK] = COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_dpll_vpll0_vpll1_p, 0,
  346. RK3308_CLKSEL_CON(7), 14, 2, MFLAGS, 8, 5, DFLAGS,
  347. RK3308_CLKGATE_CON(1), 5, GFLAGS),
  348. [SCLK_NANDC_DIV] = COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_dpll_vpll0_vpll1_p, RT_CLK_F_IGNORE_UNUSED,
  349. RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
  350. RK3308_CLKGATE_CON(8), 4, GFLAGS),
  351. [SCLK_NANDC_DIV50] = COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_dpll_vpll0_vpll1_p, RT_CLK_F_IGNORE_UNUSED,
  352. RK3308_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
  353. RK3308_CLKGATE_CON(8), 4, GFLAGS),
  354. [SCLK_NANDC] = COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p, RT_CLK_F_SET_RATE_PARENT,
  355. RK3308_CLKSEL_CON(38), 15, 1, MFLAGS,
  356. RK3308_CLKGATE_CON(8), 5, GFLAGS),
  357. [SCLK_SDMMC_DIV] = COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_dpll_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  358. RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
  359. RK3308_CLKGATE_CON(8), 6, GFLAGS),
  360. [SCLK_SDMMC_DIV50] = COMPOSITE(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  361. RK3308_CLKSEL_CON(39), 8, 2, MFLAGS, 0, 8, DFLAGS,
  362. RK3308_CLKGATE_CON(8), 6, GFLAGS),
  363. [SCLK_SDMMC] =COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p, RT_CLK_F_SET_RATE_PARENT,
  364. RK3308_CLKSEL_CON(39), 15, 1, MFLAGS,
  365. RK3308_CLKGATE_CON(8), 7, GFLAGS),
  366. [SCLK_SDMMC_DRV] = MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", RK3308_SDMMC_CON0, 1),
  367. [SCLK_SDMMC_SAMPLE] = MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", RK3308_SDMMC_CON1, 1),
  368. [SCLK_SDIO_DIV] = COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_dpll_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  369. RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
  370. RK3308_CLKGATE_CON(8), 8, GFLAGS),
  371. [SCLK_SDIO_DIV50] = COMPOSITE(SCLK_SDIO_DIV50, "clk_sdio_div50", mux_dpll_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  372. RK3308_CLKSEL_CON(40), 8, 2, MFLAGS, 0, 8, DFLAGS,
  373. RK3308_CLKGATE_CON(8), 8, GFLAGS),
  374. [SCLK_SDIO] = COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p, RT_CLK_F_SET_RATE_PARENT,
  375. RK3308_CLKSEL_CON(40), 15, 1, MFLAGS,
  376. RK3308_CLKGATE_CON(8), 9, GFLAGS),
  377. [SCLK_SDIO_DRV] = MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RK3308_SDIO_CON0, 1),
  378. [SCLK_SDIO_SAMPLE] = MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RK3308_SDIO_CON1, 1),
  379. [SCLK_EMMC_DIV] = COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_dpll_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  380. RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
  381. RK3308_CLKGATE_CON(8), 10, GFLAGS),
  382. [SCLK_EMMC_DIV50] = COMPOSITE(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_dpll_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  383. RK3308_CLKSEL_CON(41), 8, 2, MFLAGS, 0, 8, DFLAGS,
  384. RK3308_CLKGATE_CON(8), 10, GFLAGS),
  385. [SCLK_EMMC] = COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p, RT_CLK_F_SET_RATE_PARENT,
  386. RK3308_CLKSEL_CON(41), 15, 1, MFLAGS,
  387. RK3308_CLKGATE_CON(8), 11, GFLAGS),
  388. [SCLK_EMMC_DRV] = MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc", RK3308_EMMC_CON0, 1),
  389. [SCLK_EMMC_SAMPLE] = MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc", RK3308_EMMC_CON1, 1),
  390. [SCLK_SFC] = COMPOSITE(SCLK_SFC, "clk_sfc", mux_dpll_vpll0_vpll1_p, 0,
  391. RK3308_CLKSEL_CON(42), 14, 2, MFLAGS, 0, 7, DFLAGS,
  392. RK3308_CLKGATE_CON(8), 12, GFLAGS),
  393. [SCLK_OTG_ADP] = GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k", 0,
  394. RK3308_CLKGATE_CON(8), 13, GFLAGS),
  395. [SCLK_MAC_SRC] = COMPOSITE(SCLK_MAC_SRC, "clk_mac_src", mux_dpll_vpll0_vpll1_p, 0,
  396. RK3308_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
  397. RK3308_CLKGATE_CON(8), 14, GFLAGS),
  398. [SCLK_MAC] = MUX(SCLK_MAC, "clk_mac", mux_mac_p, RT_CLK_F_SET_RATE_PARENT,
  399. RK3308_CLKSEL_CON(43), 14, 1, MFLAGS),
  400. [SCLK_MAC_REF] = GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_mac", 0,
  401. RK3308_CLKGATE_CON(9), 1, GFLAGS),
  402. [SCLK_MAC_RX_TX] = GATE(SCLK_MAC_RX_TX, "clk_mac_rx_tx", "clk_mac", 0,
  403. RK3308_CLKGATE_CON(9), 0, GFLAGS),
  404. [SCLK_MAC_RMII] = MUX(SCLK_MAC_RMII, "clk_mac_rmii_sel", mux_mac_rmii_sel_p, RT_CLK_F_SET_RATE_PARENT,
  405. RK3308_CLKSEL_CON(43), 15, 1, MFLAGS),
  406. [SCLK_DDRCLK] = COMPOSITE(SCLK_DDRCLK, "clk_ddrphy4x_src", mux_dpll_vpll0_vpll1_p, RT_CLK_F_IS_CRITICAL,
  407. RK3308_CLKSEL_CON(1), 6, 2, MFLAGS, 0, 3, DFLAGS,
  408. RK3308_CLKGATE_CON(0), 10, GFLAGS),
  409. [SCLK_PMU] = GATE(SCLK_PMU, "clk_pmu", "pclk_bus", RT_CLK_F_IGNORE_UNUSED,
  410. RK3308_CLKGATE_CON(4), 6, GFLAGS),
  411. [SCLK_USBPHY_REF] = COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, RT_CLK_F_SET_RATE_PARENT,
  412. RK3308_CLKSEL_CON(72), 7, 1, MFLAGS,
  413. RK3308_CLKGATE_CON(4), 8, GFLAGS),
  414. [SCLK_WIFI] = COMPOSITE_NODIV(SCLK_WIFI, "clk_wifi", mux_wifi_p, RT_CLK_F_SET_RATE_PARENT,
  415. RK3308_CLKSEL_CON(44), 7, 1, MFLAGS,
  416. RK3308_CLKGATE_CON(4), 1, GFLAGS),
  417. [SCLK_PVTM_PMU] = GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
  418. RK3308_CLKGATE_CON(4), 4, GFLAGS),
  419. [SCLK_PDM] = GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", 0,
  420. RK3308_CLKGATE_CON(10), 5, GFLAGS),
  421. [SCLK_I2S0_8CH_TX] = COMPOSITE_NODIV(SCLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", mux_i2s0_8ch_tx_rx_p, RT_CLK_F_SET_RATE_PARENT,
  422. RK3308_CLKSEL_CON(52), 12, 1, MFLAGS,
  423. RK3308_CLKGATE_CON(10), 14, GFLAGS),
  424. [SCLK_I2S0_8CH_TX_OUT] = COMPOSITE_NODIV(SCLK_I2S0_8CH_TX_OUT, "clk_i2s0_8ch_tx_out", mux_i2s0_8ch_tx_out_p, RT_CLK_F_SET_RATE_PARENT,
  425. RK3308_CLKSEL_CON(52), 15, 1, MFLAGS,
  426. RK3308_CLKGATE_CON(10), 15, GFLAGS),
  427. [SCLK_I2S0_8CH_RX] = COMPOSITE_NODIV(SCLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", mux_i2s0_8ch_rx_tx_p, RT_CLK_F_SET_RATE_PARENT,
  428. RK3308_CLKSEL_CON(54), 12, 1, MFLAGS,
  429. RK3308_CLKGATE_CON(11), 2, GFLAGS),
  430. [SCLK_I2S0_8CH_RX_OUT] = GATE(SCLK_I2S0_8CH_RX_OUT, "clk_i2s0_8ch_rx_out", "clk_i2s0_8ch_rx", 0,
  431. RK3308_CLKGATE_CON(11), 3, GFLAGS),
  432. [SCLK_I2S1_8CH_TX] = COMPOSITE_NODIV(SCLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", mux_i2s1_8ch_tx_rx_p, RT_CLK_F_SET_RATE_PARENT,
  433. RK3308_CLKSEL_CON(56), 12, 1, MFLAGS,
  434. RK3308_CLKGATE_CON(11), 6, GFLAGS),
  435. [SCLK_I2S1_8CH_TX_OUT] = COMPOSITE_NODIV(SCLK_I2S1_8CH_TX_OUT, "clk_i2s1_8ch_tx_out", mux_i2s1_8ch_tx_out_p, RT_CLK_F_SET_RATE_PARENT,
  436. RK3308_CLKSEL_CON(56), 15, 1, MFLAGS,
  437. RK3308_CLKGATE_CON(11), 7, GFLAGS),
  438. [SCLK_I2S1_8CH_RX] = COMPOSITE_NODIV(SCLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", mux_i2s1_8ch_rx_tx_p, RT_CLK_F_SET_RATE_PARENT,
  439. RK3308_CLKSEL_CON(58), 12, 1, MFLAGS,
  440. RK3308_CLKGATE_CON(11), 10, GFLAGS),
  441. [SCLK_I2S1_8CH_RX_OUT] = GATE(SCLK_I2S1_8CH_RX_OUT, "clk_i2s1_8ch_rx_out", "clk_i2s1_8ch_rx", 0,
  442. RK3308_CLKGATE_CON(11), 11, GFLAGS),
  443. [SCLK_I2S2_8CH_TX] = COMPOSITE_NODIV(SCLK_I2S2_8CH_TX, "clk_i2s2_8ch_tx", mux_i2s2_8ch_tx_rx_p, RT_CLK_F_SET_RATE_PARENT,
  444. RK3308_CLKSEL_CON(60), 12, 1, MFLAGS,
  445. RK3308_CLKGATE_CON(11), 14, GFLAGS),
  446. [SCLK_I2S2_8CH_TX_OUT] = COMPOSITE_NODIV(SCLK_I2S2_8CH_TX_OUT, "clk_i2s2_8ch_tx_out", mux_i2s2_8ch_tx_out_p, RT_CLK_F_SET_RATE_PARENT,
  447. RK3308_CLKSEL_CON(60), 15, 1, MFLAGS,
  448. RK3308_CLKGATE_CON(11), 15, GFLAGS),
  449. [SCLK_I2S2_8CH_RX] = COMPOSITE_NODIV(SCLK_I2S2_8CH_RX, "clk_i2s2_8ch_rx", mux_i2s2_8ch_rx_tx_p, RT_CLK_F_SET_RATE_PARENT,
  450. RK3308_CLKSEL_CON(62), 12, 1, MFLAGS,
  451. RK3308_CLKGATE_CON(12), 2, GFLAGS),
  452. [SCLK_I2S2_8CH_RX_OUT] = GATE(SCLK_I2S2_8CH_RX_OUT, "clk_i2s2_8ch_rx_out", "clk_i2s2_8ch_rx", 0,
  453. RK3308_CLKGATE_CON(12), 3, GFLAGS),
  454. [SCLK_I2S3_8CH_TX] = COMPOSITE_NODIV(SCLK_I2S3_8CH_TX, "clk_i2s3_8ch_tx", mux_i2s3_8ch_tx_rx_p, RT_CLK_F_SET_RATE_PARENT,
  455. RK3308_CLKSEL_CON(64), 12, 1, MFLAGS,
  456. RK3308_CLKGATE_CON(12), 6, GFLAGS),
  457. [SCLK_I2S3_8CH_TX_OUT] = COMPOSITE_NODIV(SCLK_I2S3_8CH_TX_OUT, "clk_i2s3_8ch_tx_out", mux_i2s3_8ch_tx_out_p, RT_CLK_F_SET_RATE_PARENT,
  458. RK3308_CLKSEL_CON(64), 15, 1, MFLAGS,
  459. RK3308_CLKGATE_CON(12), 7, GFLAGS),
  460. [SCLK_I2S3_8CH_RX] = COMPOSITE_NODIV(SCLK_I2S3_8CH_RX, "clk_i2s3_8ch_rx", mux_i2s3_8ch_rx_tx_p, RT_CLK_F_SET_RATE_PARENT,
  461. RK3308_CLKSEL_CON(66), 12, 1, MFLAGS,
  462. RK3308_CLKGATE_CON(12), 10, GFLAGS),
  463. [SCLK_I2S3_8CH_RX_OUT] = GATE(SCLK_I2S3_8CH_RX_OUT, "clk_i2s3_8ch_rx_out", "clk_i2s3_8ch_rx", 0,
  464. RK3308_CLKGATE_CON(12), 11, GFLAGS),
  465. [SCLK_I2S0_2CH] = GATE(SCLK_I2S0_2CH, "clk_i2s0_2ch", "clk_i2s0_2ch_mux", 0,
  466. RK3308_CLKGATE_CON(12), 14, GFLAGS),
  467. [SCLK_I2S0_2CH_OUT] = COMPOSITE_NODIV(SCLK_I2S0_2CH_OUT, "clk_i2s0_2ch_out", mux_i2s0_2ch_out_p, RT_CLK_F_SET_RATE_PARENT,
  468. RK3308_CLKSEL_CON(68), 15, 1, MFLAGS,
  469. RK3308_CLKGATE_CON(12), 15, GFLAGS),
  470. [SCLK_I2S1_2CH] = GATE(SCLK_I2S1_2CH, "clk_i2s1_2ch", "clk_i2s1_2ch_mux", 0,
  471. RK3308_CLKGATE_CON(13), 2, GFLAGS),
  472. [SCLK_I2S1_2CH_OUT] = COMPOSITE_NODIV(SCLK_I2S1_2CH_OUT, "clk_i2s1_2ch_out", mux_i2s1_2ch_out_p, RT_CLK_F_SET_RATE_PARENT,
  473. RK3308_CLKSEL_CON(70), 15, 1, MFLAGS,
  474. RK3308_CLKGATE_CON(13), 3, GFLAGS),
  475. [SCLK_SPDIF_TX_DIV] = COMPOSITE(SCLK_SPDIF_TX_DIV, "clk_spdif_tx_div", mux_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  476. RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
  477. RK3308_CLKGATE_CON(10), 6, GFLAGS),
  478. [SCLK_SPDIF_TX_DIV50] = COMPOSITE(SCLK_SPDIF_TX_DIV50, "clk_spdif_tx_div50", mux_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  479. RK3308_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
  480. RK3308_CLKGATE_CON(10), 6, GFLAGS),
  481. [SCLK_SPDIF_TX] = GATE(SCLK_SPDIF_TX, "clk_spdif_tx", "clk_spdif_tx_mux", 0,
  482. RK3308_CLKGATE_CON(10), 8, GFLAGS),
  483. [SCLK_SPDIF_RX_DIV] = COMPOSITE(SCLK_SPDIF_RX_DIV, "clk_spdif_rx_div", mux_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  484. RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
  485. RK3308_CLKGATE_CON(10), 9, GFLAGS),
  486. [SCLK_SPDIF_RX_DIV50] = COMPOSITE(SCLK_SPDIF_RX_DIV50, "clk_spdif_rx_div50", mux_vpll0_vpll1_xin24m_p, RT_CLK_F_IGNORE_UNUSED,
  487. RK3308_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
  488. RK3308_CLKGATE_CON(10), 9, GFLAGS),
  489. [SCLK_SPDIF_RX] = GATE(SCLK_SPDIF_RX, "clk_spdif_rx", "clk_spdif_rx_mux", 0,
  490. RK3308_CLKGATE_CON(10), 11, GFLAGS),
  491. [SCLK_I2S0_8CH_TX_MUX] = &rk3308_i2s0_8ch_tx_fracmux.cell,
  492. [SCLK_I2S0_8CH_RX_MUX] = &rk3308_i2s0_8ch_rx_fracmux.cell,
  493. [SCLK_I2S1_8CH_TX_MUX] = &rk3308_i2s1_8ch_tx_fracmux.cell,
  494. [SCLK_I2S1_8CH_RX_MUX] = &rk3308_i2s1_8ch_rx_fracmux.cell,
  495. [SCLK_I2S2_8CH_TX_MUX] = &rk3308_i2s2_8ch_tx_fracmux.cell,
  496. [SCLK_I2S2_8CH_RX_MUX] = &rk3308_i2s2_8ch_rx_fracmux.cell,
  497. [SCLK_I2S3_8CH_TX_MUX] = &rk3308_i2s3_8ch_tx_fracmux.cell,
  498. [SCLK_I2S3_8CH_RX_MUX] = &rk3308_i2s3_8ch_rx_fracmux.cell,
  499. [SCLK_I2S0_8CH_TX_SRC] = COMPOSITE(SCLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  500. RK3308_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
  501. RK3308_CLKGATE_CON(10), 12, GFLAGS),
  502. [SCLK_I2S0_8CH_RX_SRC] = COMPOSITE(SCLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  503. RK3308_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
  504. RK3308_CLKGATE_CON(11), 0, GFLAGS),
  505. [SCLK_I2S1_8CH_TX_SRC] = COMPOSITE(SCLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  506. RK3308_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
  507. RK3308_CLKGATE_CON(11), 4, GFLAGS),
  508. [SCLK_I2S1_8CH_RX_SRC] = COMPOSITE(SCLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  509. RK3308_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
  510. RK3308_CLKGATE_CON(11), 8, GFLAGS),
  511. [SCLK_I2S2_8CH_TX_SRC] = COMPOSITE(SCLK_I2S2_8CH_TX_SRC, "clk_i2s2_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  512. RK3308_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
  513. RK3308_CLKGATE_CON(11), 12, GFLAGS),
  514. [SCLK_I2S2_8CH_RX_SRC] = COMPOSITE(SCLK_I2S2_8CH_RX_SRC, "clk_i2s2_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  515. RK3308_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
  516. RK3308_CLKGATE_CON(12), 0, GFLAGS),
  517. [SCLK_I2S3_8CH_TX_SRC] = COMPOSITE(SCLK_I2S3_8CH_TX_SRC, "clk_i2s3_8ch_tx_src", mux_vpll0_vpll1_xin24m_p, 0,
  518. RK3308_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
  519. RK3308_CLKGATE_CON(12), 4, GFLAGS),
  520. [SCLK_I2S3_8CH_RX_SRC] = COMPOSITE(SCLK_I2S3_8CH_RX_SRC, "clk_i2s3_8ch_rx_src", mux_vpll0_vpll1_xin24m_p, 0,
  521. RK3308_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
  522. RK3308_CLKGATE_CON(12), 8, GFLAGS),
  523. [SCLK_I2S0_2CH_SRC] = COMPOSITE(SCLK_I2S0_2CH_SRC, "clk_i2s0_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
  524. RK3308_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
  525. RK3308_CLKGATE_CON(12), 12, GFLAGS),
  526. [SCLK_I2S1_2CH_SRC] = COMPOSITE(SCLK_I2S1_2CH_SRC, "clk_i2s1_2ch_src", mux_vpll0_vpll1_xin24m_p, 0,
  527. RK3308_CLKSEL_CON(70), 8, 2, MFLAGS, 0, 7, DFLAGS,
  528. RK3308_CLKGATE_CON(13), 0, GFLAGS),
  529. [SCLK_PWM1] = COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_dpll_vpll0_xin24m_p, 0,
  530. RK3308_CLKSEL_CON(74), 14, 2, MFLAGS, 0, 7, DFLAGS,
  531. RK3308_CLKGATE_CON(15), 0, GFLAGS),
  532. [SCLK_PWM2] = COMPOSITE(SCLK_PWM2, "clk_pwm2", mux_dpll_vpll0_xin24m_p, 0,
  533. RK3308_CLKSEL_CON(75), 14, 2, MFLAGS, 0, 7, DFLAGS,
  534. RK3308_CLKGATE_CON(15), 1, GFLAGS),
  535. [SCLK_OWIRE] = COMPOSITE(SCLK_OWIRE, "clk_owire", mux_dpll_vpll0_xin24m_p, 0,
  536. RK3308_CLKSEL_CON(44), 14, 2, MFLAGS, 8, 6, DFLAGS,
  537. RK3308_CLKGATE_CON(8), 15, GFLAGS),
  538. [DCLK_VOP] = GATE(DCLK_VOP, "dclk_vop", "dclk_vop_mux", 0,
  539. RK3308_CLKGATE_CON(1), 8, GFLAGS),
  540. [ACLK_BUS_SRC] = COMPOSITE_NODIV(ACLK_BUS_SRC, "clk_bus_src", mux_dpll_vpll0_vpll1_p, RT_CLK_F_IS_CRITICAL,
  541. RK3308_CLKSEL_CON(5), 6, 2, MFLAGS,
  542. RK3308_CLKGATE_CON(1), 0, GFLAGS),
  543. [ACLK_BUS] = COMPOSITE_NOMUX(ACLK_BUS, "aclk_bus", "clk_bus_src", RT_CLK_F_IS_CRITICAL,
  544. RK3308_CLKSEL_CON(5), 0, 5, DFLAGS,
  545. RK3308_CLKGATE_CON(1), 1, GFLAGS),
  546. [ACLK_PERI_SRC] = COMPOSITE_NODIV(ACLK_PERI_SRC, "clk_peri_src", mux_dpll_vpll0_vpll1_p, RT_CLK_F_IS_CRITICAL,
  547. RK3308_CLKSEL_CON(36), 6, 2, MFLAGS,
  548. RK3308_CLKGATE_CON(8), 0, GFLAGS),
  549. [ACLK_PERI] = COMPOSITE_NOMUX(ACLK_PERI, "aclk_peri", "clk_peri_src", RT_CLK_F_IS_CRITICAL,
  550. RK3308_CLKSEL_CON(36), 0, 5, DFLAGS,
  551. RK3308_CLKGATE_CON(8), 1, GFLAGS),
  552. [ACLK_MAC] = GATE(ACLK_MAC, "aclk_mac", "aclk_peri", 0, RK3308_CLKGATE_CON(9), 4, GFLAGS),
  553. [ACLK_CRYPTO] = GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 2, GFLAGS),
  554. [ACLK_VOP] = GATE(ACLK_VOP, "aclk_vop", "aclk_bus", 0, RK3308_CLKGATE_CON(5), 3, GFLAGS),
  555. [ACLK_GIC] = GATE(ACLK_GIC, "aclk_gic", "aclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 4, GFLAGS),
  556. [ACLK_DMAC0] = SGRF_GATE(ACLK_DMAC0, "aclk_dmac0", "aclk_bus"),
  557. [ACLK_DMAC1] = SGRF_GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_bus"),
  558. [HCLK_BUS] = COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "clk_bus_src", RT_CLK_F_IS_CRITICAL,
  559. RK3308_CLKSEL_CON(6), 0, 5, DFLAGS,
  560. RK3308_CLKGATE_CON(1), 2, GFLAGS),
  561. [HCLK_PERI] = COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "clk_peri_src", RT_CLK_F_IS_CRITICAL,
  562. RK3308_CLKSEL_CON(37), 0, 5, DFLAGS,
  563. RK3308_CLKGATE_CON(8), 2, GFLAGS),
  564. [HCLK_AUDIO] = COMPOSITE_NOMUX(HCLK_AUDIO, "hclk_audio", "clk_audio_src", RT_CLK_F_IS_CRITICAL,
  565. RK3308_CLKSEL_CON(45), 0, 5, DFLAGS,
  566. RK3308_CLKGATE_CON(10), 1, GFLAGS),
  567. [HCLK_NANDC] = GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 6, GFLAGS),
  568. [HCLK_SDMMC] = GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 7, GFLAGS),
  569. [HCLK_SDIO] = GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 8, GFLAGS),
  570. [HCLK_EMMC] = GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 9, GFLAGS),
  571. [HCLK_SFC] = GATE(HCLK_SFC, "hclk_sfc", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 10, GFLAGS),
  572. [HCLK_OTG] = GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 11, GFLAGS),
  573. [HCLK_HOST] = GATE(HCLK_HOST, "hclk_host", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 12, GFLAGS),
  574. [HCLK_HOST_ARB] = GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_peri", 0, RK3308_CLKGATE_CON(9), 13, GFLAGS),
  575. [HCLK_PDM] = GATE(HCLK_PDM, "hclk_pdm", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 1, GFLAGS),
  576. [HCLK_SPDIFTX] = GATE(HCLK_SPDIFTX, "hclk_spdiftx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 2, GFLAGS),
  577. [HCLK_SPDIFRX] = GATE(HCLK_SPDIFRX, "hclk_spdifrx", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 3, GFLAGS),
  578. [HCLK_I2S0_8CH] = GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 4, GFLAGS),
  579. [HCLK_I2S1_8CH] = GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 5, GFLAGS),
  580. [HCLK_I2S2_8CH] = GATE(HCLK_I2S2_8CH, "hclk_i2s2_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 6, GFLAGS),
  581. [HCLK_I2S3_8CH] = GATE(HCLK_I2S3_8CH, "hclk_i2s3_8ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 7, GFLAGS),
  582. [HCLK_I2S0_2CH] = GATE(HCLK_I2S0_2CH, "hclk_i2s0_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 8, GFLAGS),
  583. [HCLK_I2S1_2CH] = GATE(HCLK_I2S1_2CH, "hclk_i2s1_2ch", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 9, GFLAGS),
  584. [HCLK_VAD] = GATE(HCLK_VAD, "hclk_vad", "hclk_audio", 0, RK3308_CLKGATE_CON(14), 10, GFLAGS),
  585. [HCLK_CRYPTO] = GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 7, GFLAGS),
  586. [HCLK_VOP] = GATE(HCLK_VOP, "hclk_vop", "hclk_bus", 0, RK3308_CLKGATE_CON(5), 8, GFLAGS),
  587. [PCLK_BUS] = COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "clk_bus_src", RT_CLK_F_IS_CRITICAL,
  588. RK3308_CLKSEL_CON(6), 8, 5, DFLAGS,
  589. RK3308_CLKGATE_CON(1), 3, GFLAGS),
  590. [PCLK_DDR] = GATE(PCLK_DDR, "pclk_ddr", "pclk_bus", RT_CLK_F_IGNORE_UNUSED,
  591. RK3308_CLKGATE_CON(4), 15, GFLAGS),
  592. [PCLK_PERI] = COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "clk_peri_src", RT_CLK_F_IS_CRITICAL,
  593. RK3308_CLKSEL_CON(37), 8, 5, DFLAGS,
  594. RK3308_CLKGATE_CON(8), 3, GFLAGS),
  595. [PCLK_PMU] = GATE(PCLK_PMU, "pclk_pmu", "pclk_bus", RT_CLK_F_IGNORE_UNUSED,
  596. RK3308_CLKGATE_CON(4), 5, GFLAGS),
  597. [PCLK_AUDIO] = COMPOSITE_NOMUX(PCLK_AUDIO, "pclk_audio", "clk_audio_src", RT_CLK_F_IS_CRITICAL,
  598. RK3308_CLKSEL_CON(45), 8, 5, DFLAGS,
  599. RK3308_CLKGATE_CON(10), 2, GFLAGS),
  600. [PCLK_MAC] = GATE(PCLK_MAC, "pclk_mac", "pclk_peri", 0, RK3308_CLKGATE_CON(9), 15, GFLAGS),
  601. [PCLK_ACODEC] = GATE(PCLK_ACODEC, "pclk_acodec", "pclk_audio", 0, RK3308_CLKGATE_CON(14), 12, GFLAGS),
  602. [PCLK_UART0] = GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 10, GFLAGS),
  603. [PCLK_UART1] = GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 11, GFLAGS),
  604. [PCLK_UART2] = GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 12, GFLAGS),
  605. [PCLK_UART3] = GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 13, GFLAGS),
  606. [PCLK_UART4] = GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
  607. [PCLK_I2C0] = GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 15, GFLAGS),
  608. [PCLK_I2C1] = GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 0, GFLAGS),
  609. [PCLK_I2C2] = GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 1, GFLAGS),
  610. [PCLK_I2C3] = GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 2, GFLAGS),
  611. [PCLK_PWM0] = GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 3, GFLAGS),
  612. [PCLK_SPI0] = GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 4, GFLAGS),
  613. [PCLK_SPI1] = GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 5, GFLAGS),
  614. [PCLK_SPI2] = GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 6, GFLAGS),
  615. [PCLK_SARADC] = GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 7, GFLAGS),
  616. [PCLK_TSADC] = GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 8, GFLAGS),
  617. [PCLK_TIMER] = GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 9, GFLAGS),
  618. [PCLK_OTP_NS] = GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 10, GFLAGS),
  619. [PCLK_WDT] = SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_bus"),
  620. [PCLK_GPIO0] = GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 12, GFLAGS),
  621. [PCLK_GPIO1] = GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 13, GFLAGS),
  622. [PCLK_GPIO2] = GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 14, GFLAGS),
  623. [PCLK_GPIO3] = GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3308_CLKGATE_CON(6), 15, GFLAGS),
  624. [PCLK_GPIO4] = GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 0, GFLAGS),
  625. [PCLK_SGRF] = GATE(PCLK_SGRF, "pclk_sgrf", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 1, GFLAGS),
  626. [PCLK_GRF] = GATE(PCLK_GRF, "pclk_grf", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 2, GFLAGS),
  627. [PCLK_USBSD_DET] = GATE(PCLK_USBSD_DET, "pclk_usbsd_det", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 3, GFLAGS),
  628. [PCLK_DDR_UPCTL] = GATE(PCLK_DDR_UPCTL, "pclk_ddr_upctl", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 4, GFLAGS),
  629. [PCLK_DDR_MON] = GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 5, GFLAGS),
  630. [PCLK_DDRPHY] = GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 6, GFLAGS),
  631. [PCLK_DDR_STDBY] = GATE(PCLK_DDR_STDBY, "pclk_ddr_stdby", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 7, GFLAGS),
  632. [PCLK_USB_GRF] = GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 8, GFLAGS),
  633. [PCLK_CRU] = GATE(PCLK_CRU, "pclk_cru", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 9, GFLAGS),
  634. [PCLK_OTP_PHY] = GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_bus", 0, RK3308_CLKGATE_CON(7), 10, GFLAGS),
  635. [PCLK_CPU_BOOST] = GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 11, GFLAGS),
  636. [PCLK_PWM1] = GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 12, GFLAGS),
  637. [PCLK_PWM2] = GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 13, GFLAGS),
  638. [PCLK_CAN] = GATE(PCLK_CAN, "pclk_can", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 14, GFLAGS),
  639. [PCLK_OWIRE] = GATE(PCLK_OWIRE, "pclk_owire", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(7), 15, GFLAGS),
  640. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  641. GATE(0, "apll_core", "apll", RT_CLK_F_IGNORE_UNUSED,
  642. RK3308_CLKGATE_CON(0), 0, GFLAGS),
  643. GATE(0, "vpll0_core", "vpll0", RT_CLK_F_IGNORE_UNUSED,
  644. RK3308_CLKGATE_CON(0), 0, GFLAGS),
  645. GATE(0, "vpll1_core", "vpll1", RT_CLK_F_IGNORE_UNUSED,
  646. RK3308_CLKGATE_CON(0), 0, GFLAGS),
  647. COMPOSITE_NOMUX(0, "pclk_core_dbg", "armclk", RT_CLK_F_IGNORE_UNUSED,
  648. RK3308_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  649. RK3308_CLKGATE_CON(0), 2, GFLAGS),
  650. COMPOSITE_NOMUX(0, "aclk_core", "armclk", RT_CLK_F_IGNORE_UNUSED,
  651. RK3308_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  652. RK3308_CLKGATE_CON(0), 1, GFLAGS),
  653. GATE(0, "clk_jtag", "jtag_clkin", RT_CLK_F_IGNORE_UNUSED,
  654. RK3308_CLKGATE_CON(0), 3, GFLAGS),
  655. COMPOSITE_MUXTBL(0, "clk_uart0_src", mux_uart_src_p, 0,
  656. RK3308_CLKSEL_CON(10), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
  657. RK3308_CLKGATE_CON(1), 9, GFLAGS),
  658. COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_src", RT_CLK_F_SET_RATE_PARENT,
  659. RK3308_CLKSEL_CON(12), CLK_FRAC_DIVIDER_NO_LIMIT,
  660. RK3308_CLKGATE_CON(1), 11, GFLAGS,
  661. &rk3308_uart0_fracmux),
  662. COMPOSITE_MUXTBL(0, "clk_uart1_src", mux_uart_src_p, 0,
  663. RK3308_CLKSEL_CON(13), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
  664. RK3308_CLKGATE_CON(1), 13, GFLAGS),
  665. COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", RT_CLK_F_SET_RATE_PARENT,
  666. RK3308_CLKSEL_CON(15), CLK_FRAC_DIVIDER_NO_LIMIT,
  667. RK3308_CLKGATE_CON(1), 15, GFLAGS,
  668. &rk3308_uart1_fracmux),
  669. COMPOSITE_MUXTBL(0, "clk_uart2_src", mux_uart_src_p, 0,
  670. RK3308_CLKSEL_CON(16), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
  671. RK3308_CLKGATE_CON(2), 1, GFLAGS),
  672. COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", RT_CLK_F_SET_RATE_PARENT,
  673. RK3308_CLKSEL_CON(18), CLK_FRAC_DIVIDER_NO_LIMIT,
  674. RK3308_CLKGATE_CON(2), 3, GFLAGS,
  675. &rk3308_uart2_fracmux),
  676. COMPOSITE_MUXTBL(0, "clk_uart3_src", mux_uart_src_p, 0,
  677. RK3308_CLKSEL_CON(19), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
  678. RK3308_CLKGATE_CON(2), 5, GFLAGS),
  679. COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", RT_CLK_F_SET_RATE_PARENT,
  680. RK3308_CLKSEL_CON(21), CLK_FRAC_DIVIDER_NO_LIMIT,
  681. RK3308_CLKGATE_CON(2), 7, GFLAGS,
  682. &rk3308_uart3_fracmux),
  683. COMPOSITE_MUXTBL(0, "clk_uart4_src", mux_uart_src_p, 0,
  684. RK3308_CLKSEL_CON(22), 13, 3, MFLAGS, uart_src_mux_idx, 0, 5, DFLAGS,
  685. RK3308_CLKGATE_CON(2), 9, GFLAGS),
  686. COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", RT_CLK_F_SET_RATE_PARENT,
  687. RK3308_CLKSEL_CON(24), CLK_FRAC_DIVIDER_NO_LIMIT,
  688. RK3308_CLKGATE_CON(2), 11, GFLAGS,
  689. &rk3308_uart4_fracmux),
  690. COMPOSITE(0, "dclk_vop_src", mux_dpll_vpll0_vpll1_p, 0,
  691. RK3308_CLKSEL_CON(8), 10, 2, MFLAGS, 0, 8, DFLAGS,
  692. RK3308_CLKGATE_CON(1), 6, GFLAGS),
  693. COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", RT_CLK_F_SET_RATE_PARENT,
  694. RK3308_CLKSEL_CON(9), 0,
  695. RK3308_CLKGATE_CON(1), 7, GFLAGS,
  696. &rk3308_dclk_vop_fracmux),
  697. &rk3308_uart0_fracmux.cell,
  698. &rk3308_uart1_fracmux.cell,
  699. &rk3308_uart2_fracmux.cell,
  700. &rk3308_uart3_fracmux.cell,
  701. &rk3308_uart4_fracmux.cell,
  702. &rk3308_dclk_vop_fracmux.cell,
  703. &rk3308_pdm_fracmux.cell,
  704. &rk3308_i2s0_2ch_fracmux.cell,
  705. &rk3308_i2s1_2ch_fracmux.cell,
  706. &rk3308_spdif_tx_fracmux.cell,
  707. &rk3308_spdif_rx_fracmux.cell,
  708. FACTOR(0, "clk_mac_rx_tx_div2", "clk_mac_rx_tx", 0, 1, 2),
  709. FACTOR(0, "clk_mac_rx_tx_div20", "clk_mac_rx_tx", 0, 1, 20),
  710. GATE(0, "clk_ddr_mon_timer", "xin24m", RT_CLK_F_IGNORE_UNUSED,
  711. RK3308_CLKGATE_CON(0), 12, GFLAGS),
  712. GATE(0, "clk_ddr_mon", "clk_ddrphy1x_out", RT_CLK_F_IGNORE_UNUSED,
  713. RK3308_CLKGATE_CON(4), 10, GFLAGS),
  714. GATE(0, "clk_ddr_upctrl", "clk_ddrphy1x_out", RT_CLK_F_IGNORE_UNUSED,
  715. RK3308_CLKGATE_CON(4), 11, GFLAGS),
  716. GATE(0, "clk_ddr_msch", "clk_ddrphy1x_out", RT_CLK_F_IGNORE_UNUSED,
  717. RK3308_CLKGATE_CON(4), 12, GFLAGS),
  718. GATE(0, "clk_ddr_msch_peribus", "clk_ddrphy1x_out", RT_CLK_F_IGNORE_UNUSED,
  719. RK3308_CLKGATE_CON(4), 13, GFLAGS),
  720. GATE(0, "clk_ddrphy4x", "clk_ddrphy4x_src", RT_CLK_F_IS_CRITICAL,
  721. RK3308_CLKGATE_CON(0), 11, GFLAGS),
  722. FACTOR_GATE(0, "clk_ddr_stdby_div4", "clk_ddrphy4x", RT_CLK_F_IGNORE_UNUSED, 1, 4,
  723. RK3308_CLKGATE_CON(0), 13, GFLAGS),
  724. COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, RT_CLK_F_IGNORE_UNUSED,
  725. RK3308_CLKSEL_CON(1), 8, 1, MFLAGS,
  726. RK3308_CLKGATE_CON(4), 14, GFLAGS),
  727. COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", RT_CLK_F_IGNORE_UNUSED,
  728. RK3308_CLKSEL_CON(3), 0,
  729. RK3308_CLKGATE_CON(4), 3, GFLAGS,
  730. &rk3308_rtc32k_fracmux),
  731. MUX(0, "clk_rtc32k_div_src", mux_vpll0_vpll1_p, 0,
  732. RK3308_CLKSEL_CON(2), 10, 1, MFLAGS),
  733. COMPOSITE_NOMUX(0, "clk_rtc32k_div", "clk_rtc32k_div_src", RT_CLK_F_IGNORE_UNUSED | RT_CLK_F_SET_RATE_PARENT,
  734. RK3308_CLKSEL_CON(4), 0, 16, DFLAGS,
  735. RK3308_CLKGATE_CON(4), 2, GFLAGS),
  736. COMPOSITE(0, "clk_usbphy_ref_src", mux_dpll_vpll0_p, 0,
  737. RK3308_CLKSEL_CON(72), 6, 1, MFLAGS, 0, 6, DFLAGS,
  738. RK3308_CLKGATE_CON(4), 7, GFLAGS),
  739. GATE(0, "clk_wifi_dpll", "dpll", 0,
  740. RK3308_CLKGATE_CON(15), 2, GFLAGS),
  741. GATE(0, "clk_wifi_vpll0", "vpll0", 0,
  742. RK3308_CLKGATE_CON(15), 3, GFLAGS),
  743. GATE(0, "clk_wifi_osc", "xin24m", 0,
  744. RK3308_CLKGATE_CON(15), 4, GFLAGS),
  745. COMPOSITE(0, "clk_wifi_src", mux_wifi_src_p, 0,
  746. RK3308_CLKSEL_CON(44), 6, 1, MFLAGS, 0, 6, DFLAGS,
  747. RK3308_CLKGATE_CON(4), 0, GFLAGS),
  748. COMPOSITE_NODIV(0, "clk_audio_src", mux_vpll0_vpll1_xin24m_p, RT_CLK_F_IS_CRITICAL,
  749. RK3308_CLKSEL_CON(45), 6, 2, MFLAGS,
  750. RK3308_CLKGATE_CON(10), 0, GFLAGS),
  751. COMPOSITE(0, "clk_pdm_src", mux_vpll0_vpll1_xin24m_p, 0,
  752. RK3308_CLKSEL_CON(46), 8, 2, MFLAGS, 0, 7, DFLAGS,
  753. RK3308_CLKGATE_CON(10), 3, GFLAGS),
  754. COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", RT_CLK_F_SET_RATE_PARENT,
  755. RK3308_CLKSEL_CON(47), 0,
  756. RK3308_CLKGATE_CON(10), 4, GFLAGS,
  757. &rk3308_pdm_fracmux),
  758. COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", RT_CLK_F_SET_RATE_PARENT,
  759. RK3308_CLKSEL_CON(53), 0,
  760. RK3308_CLKGATE_CON(10), 13, GFLAGS,
  761. &rk3308_i2s0_8ch_tx_fracmux),
  762. COMPOSITE_FRACMUX(0, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", RT_CLK_F_SET_RATE_PARENT,
  763. RK3308_CLKSEL_CON(55), 0,
  764. RK3308_CLKGATE_CON(11), 1, GFLAGS,
  765. &rk3308_i2s0_8ch_rx_fracmux),
  766. COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", RT_CLK_F_SET_RATE_PARENT,
  767. RK3308_CLKSEL_CON(57), 0,
  768. RK3308_CLKGATE_CON(11), 5, GFLAGS,
  769. &rk3308_i2s1_8ch_tx_fracmux),
  770. COMPOSITE_FRACMUX(0, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", RT_CLK_F_SET_RATE_PARENT,
  771. RK3308_CLKSEL_CON(59), 0,
  772. RK3308_CLKGATE_CON(11), 9, GFLAGS,
  773. &rk3308_i2s1_8ch_rx_fracmux),
  774. COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_tx_frac", "clk_i2s2_8ch_tx_src", RT_CLK_F_SET_RATE_PARENT,
  775. RK3308_CLKSEL_CON(61), 0,
  776. RK3308_CLKGATE_CON(11), 13, GFLAGS,
  777. &rk3308_i2s2_8ch_tx_fracmux),
  778. COMPOSITE_FRACMUX(0, "clk_i2s2_8ch_rx_frac", "clk_i2s2_8ch_rx_src", RT_CLK_F_SET_RATE_PARENT,
  779. RK3308_CLKSEL_CON(63), 0,
  780. RK3308_CLKGATE_CON(12), 1, GFLAGS,
  781. &rk3308_i2s2_8ch_rx_fracmux),
  782. COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_tx_frac", "clk_i2s3_8ch_tx_src", RT_CLK_F_SET_RATE_PARENT,
  783. RK3308_CLKSEL_CON(65), 0,
  784. RK3308_CLKGATE_CON(12), 5, GFLAGS,
  785. &rk3308_i2s3_8ch_tx_fracmux),
  786. COMPOSITE_FRACMUX(0, "clk_i2s3_8ch_rx_frac", "clk_i2s3_8ch_rx_src", RT_CLK_F_SET_RATE_PARENT,
  787. RK3308_CLKSEL_CON(67), 0,
  788. RK3308_CLKGATE_CON(12), 9, GFLAGS,
  789. &rk3308_i2s3_8ch_rx_fracmux),
  790. COMPOSITE_FRACMUX(0, "clk_i2s0_2ch_frac", "clk_i2s0_2ch_src", RT_CLK_F_SET_RATE_PARENT,
  791. RK3308_CLKSEL_CON(69), 0,
  792. RK3308_CLKGATE_CON(12), 13, GFLAGS,
  793. &rk3308_i2s0_2ch_fracmux),
  794. COMPOSITE_FRACMUX(0, "clk_i2s1_2ch_frac", "clk_i2s1_2ch_src", RT_CLK_F_SET_RATE_PARENT,
  795. RK3308_CLKSEL_CON(71), 0,
  796. RK3308_CLKGATE_CON(13), 1, GFLAGS,
  797. &rk3308_i2s1_2ch_fracmux),
  798. MUX(0, "clk_spdif_tx_src", mux_spdif_tx_src_p, RT_CLK_F_SET_RATE_PARENT,
  799. RK3308_CLKSEL_CON(48), 12, 1, MFLAGS),
  800. COMPOSITE_FRACMUX(0, "clk_spdif_tx_frac", "clk_spdif_tx_src", RT_CLK_F_SET_RATE_PARENT,
  801. RK3308_CLKSEL_CON(49), 0,
  802. RK3308_CLKGATE_CON(10), 7, GFLAGS,
  803. &rk3308_spdif_tx_fracmux),
  804. MUX(0, "clk_spdif_rx_src", mux_spdif_rx_src_p, RT_CLK_F_SET_RATE_PARENT,
  805. RK3308_CLKSEL_CON(50), 14, 1, MFLAGS),
  806. COMPOSITE_FRACMUX(0, "clk_spdif_rx_frac", "clk_spdif_rx_src", RT_CLK_F_SET_RATE_PARENT,
  807. RK3308_CLKSEL_CON(51), 0,
  808. RK3308_CLKGATE_CON(10), 10, GFLAGS,
  809. &rk3308_spdif_rx_fracmux),
  810. GATE(0, "aclk_core_niu", "aclk_core", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 5, GFLAGS),
  811. GATE(0, "pclk_core_dbg_niu", "aclk_core", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 6, GFLAGS),
  812. GATE(0, "pclk_core_dbg_daplite", "pclk_core_dbg", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 7, GFLAGS),
  813. GATE(0, "aclk_core_perf", "pclk_core_dbg", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 8, GFLAGS),
  814. GATE(0, "pclk_core_grf", "pclk_core_dbg", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(0), 9, GFLAGS),
  815. GATE(0, "aclk_peri_niu", "aclk_peri", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 2, GFLAGS),
  816. GATE(0, "aclk_peribus_niu", "aclk_peri", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 3, GFLAGS),
  817. GATE(0, "hclk_peri_niu", "hclk_peri", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 5, GFLAGS),
  818. GATE(0, "pclk_peri_niu", "pclk_peri", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(9), 14, GFLAGS),
  819. GATE(0, "hclk_audio_niu", "hclk_audio", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 0, GFLAGS),
  820. GATE(0, "pclk_audio_niu", "pclk_audio", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(14), 11, GFLAGS),
  821. GATE(0, "aclk_bus_niu", "aclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 0, GFLAGS),
  822. GATE(0, "aclk_intmem", "aclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 1, GFLAGS),
  823. GATE(0, "hclk_bus_niu", "hclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 5, GFLAGS),
  824. GATE(0, "hclk_rom", "hclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 6, GFLAGS),
  825. GATE(0, "pclk_bus_niu", "pclk_bus", RT_CLK_F_IGNORE_UNUSED, RK3308_CLKGATE_CON(5), 9, GFLAGS),
  826. COMPOSITE_FRACMUX(0, "dclk_vop_frac", "dclk_vop_src", RT_CLK_F_SET_RATE_PARENT,
  827. RK3308_CLKSEL_CON(9), 0,
  828. RK3308_CLKGATE_CON(1), 7, GFLAGS,
  829. &rk3308_dclk_vop_fracmux),
  830. };
  831. static rt_err_t clk_rk3308_probe(struct rt_platform_device *pdev)
  832. {
  833. rt_err_t err;
  834. struct rt_device *dev = &pdev->parent;
  835. struct clk_rk3308_cru *cru = rt_calloc(1, sizeof(*cru));
  836. if (!cru)
  837. {
  838. return -RT_ENOMEM;
  839. }
  840. cru->provider.reg_base = rt_dm_dev_iomap(dev, 0);
  841. if (!cru->provider.reg_base)
  842. {
  843. err = -RT_EIO;
  844. goto _fail;
  845. }
  846. cru->provider.grf = rt_syscon_find_by_ofw_phandle(dev->ofw_node, "rockchip,grf");
  847. cru->provider.pmugrf = rt_syscon_find_by_ofw_phandle(dev->ofw_node, "rockchip,pmugrf");
  848. cru->clk_parent.dev = dev;
  849. cru->clk_parent.cells = rk3308_clk_cells;
  850. cru->clk_parent.cells_nr = RT_ARRAY_SIZE(rk3308_clk_cells);
  851. rockchip_clk_init(&cru->provider, cru->clk_parent.cells, cru->clk_parent.cells_nr);
  852. if ((err = rt_clk_register(&cru->clk_parent)))
  853. {
  854. goto _fail;
  855. }
  856. rockchip_clk_setup(&cru->provider, cru->clk_parent.cells, cru->clk_parent.cells_nr);
  857. if ((err = rockchip_register_softrst(&cru->rstc_parent, dev->ofw_node, RT_NULL,
  858. cru->provider.reg_base + RK3308_SOFTRST_CON(0), ROCKCHIP_SOFTRST_HIWORD_MASK)))
  859. {
  860. goto _clk_unregister;
  861. }
  862. rockchip_register_restart_notifier(&cru->provider, RK3308_GLB_SRST_FST, RT_NULL);
  863. return RT_EOK;
  864. _clk_unregister:
  865. rt_clk_unregister(&cru->clk_parent);
  866. _fail:
  867. if (cru->provider.reg_base)
  868. {
  869. rt_iounmap(cru->provider.reg_base);
  870. }
  871. rt_free(cru);
  872. return err;
  873. }
  874. static const struct rt_ofw_node_id clk_rk3308_ofw_ids[] =
  875. {
  876. { .compatible = "rockchip,rk3308-cru", },
  877. { /* sentinel */ }
  878. };
  879. static struct rt_platform_driver clk_rk3308_driver =
  880. {
  881. .name = "clk-rk3308",
  882. .ids = clk_rk3308_ofw_ids,
  883. .probe = clk_rk3308_probe,
  884. };
  885. static int clk_rk3308_register(void)
  886. {
  887. rt_platform_driver_register(&clk_rk3308_driver);
  888. return 0;
  889. }
  890. INIT_SUBSYS_EXPORT(clk_rk3308_register);