interrupt.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-06 Bernard first version
  9. * 2018-11-22 Jesven add smp support
  10. */
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include "interrupt.h"
  14. #include "gic.h"
  15. #include "armv8.h"
  16. #include "mmu.h"
  17. #include "cpuport.h"
  18. /* exception and interrupt handler table */
  19. struct rt_irq_desc isr_table[MAX_HANDLERS];
  20. /* Those variables will be accessed in ISR, so we need to share them. */
  21. rt_ubase_t rt_interrupt_from_thread = 0;
  22. rt_ubase_t rt_interrupt_to_thread = 0;
  23. rt_ubase_t rt_thread_switch_interrupt_flag = 0;
  24. extern int system_vectors;
  25. void rt_hw_vector_init(void)
  26. {
  27. rt_hw_set_current_vbar((rt_ubase_t)&system_vectors);
  28. }
  29. /**
  30. * This function will initialize hardware interrupt
  31. */
  32. void rt_hw_interrupt_init(void)
  33. {
  34. /* initialize vector table */
  35. rt_hw_vector_init();
  36. /* initialize exceptions table */
  37. rt_memset(isr_table, 0x00, sizeof(isr_table));
  38. #ifndef BSP_USING_GIC
  39. /* mask all of interrupts */
  40. IRQ_DISABLE_BASIC = 0x000000ff;
  41. IRQ_DISABLE1 = 0xffffffff;
  42. IRQ_DISABLE2 = 0xffffffff;
  43. #else
  44. /* initialize ARM GIC */
  45. arm_gic_dist_init(0, platform_get_gic_dist_base(), GIC_IRQ_START);
  46. arm_gic_cpu_init(0, platform_get_gic_cpu_base());
  47. #endif
  48. }
  49. /**
  50. * This function will mask a interrupt.
  51. * @param vector the interrupt number
  52. */
  53. void rt_hw_interrupt_mask(int vector)
  54. {
  55. #ifndef BSP_USING_GIC
  56. if (vector < 32)
  57. {
  58. IRQ_DISABLE1 = (1 << vector);
  59. }
  60. else if (vector < 64)
  61. {
  62. vector = vector % 32;
  63. IRQ_DISABLE2 = (1 << vector);
  64. }
  65. else
  66. {
  67. vector = vector - 64;
  68. IRQ_DISABLE_BASIC = (1 << vector);
  69. }
  70. #else
  71. arm_gic_mask(0, vector);
  72. #endif
  73. }
  74. /**
  75. * This function will un-mask a interrupt.
  76. * @param vector the interrupt number
  77. */
  78. void rt_hw_interrupt_umask(int vector)
  79. {
  80. #ifndef BSP_USING_GIC
  81. if (vector < 32)
  82. {
  83. IRQ_ENABLE1 = (1 << vector);
  84. }
  85. else if (vector < 64)
  86. {
  87. vector = vector % 32;
  88. IRQ_ENABLE2 = (1 << vector);
  89. }
  90. else
  91. {
  92. vector = vector - 64;
  93. IRQ_ENABLE_BASIC = (1 << vector);
  94. }
  95. #else
  96. arm_gic_umask(0, vector);
  97. #endif
  98. }
  99. /**
  100. * This function returns the active interrupt number.
  101. * @param none
  102. */
  103. int rt_hw_interrupt_get_irq(void)
  104. {
  105. #ifdef BSP_USING_GIC
  106. return arm_gic_get_active_irq(0);
  107. #else
  108. return 0;
  109. #endif
  110. }
  111. /**
  112. * This function acknowledges the interrupt.
  113. * @param vector the interrupt number
  114. */
  115. void rt_hw_interrupt_ack(int vector)
  116. {
  117. #ifdef BSP_USING_GIC
  118. arm_gic_ack(0, vector);
  119. #endif
  120. }
  121. /**
  122. * This function set interrupt CPU targets.
  123. * @param vector: the interrupt number
  124. * cpu_mask: target cpus mask, one bit for one core
  125. */
  126. void rt_hw_interrupt_set_target_cpus(int vector, unsigned int cpu_mask)
  127. {
  128. #ifdef BSP_USING_GIC
  129. arm_gic_set_cpu(0, vector, cpu_mask);
  130. #endif
  131. }
  132. /**
  133. * This function get interrupt CPU targets.
  134. * @param vector: the interrupt number
  135. * @return target cpus mask, one bit for one core
  136. */
  137. unsigned int rt_hw_interrupt_get_target_cpus(int vector)
  138. {
  139. #ifdef BSP_USING_GIC
  140. return arm_gic_get_target_cpu(0, vector);
  141. #else
  142. return -RT_ERROR;
  143. #endif
  144. }
  145. /**
  146. * This function set interrupt triger mode.
  147. * @param vector: the interrupt number
  148. * mode: interrupt triger mode; 0: level triger, 1: edge triger
  149. */
  150. void rt_hw_interrupt_set_triger_mode(int vector, unsigned int mode)
  151. {
  152. #ifdef BSP_USING_GIC
  153. arm_gic_set_configuration(0, vector, mode);
  154. #endif
  155. }
  156. /**
  157. * This function get interrupt triger mode.
  158. * @param vector: the interrupt number
  159. * @return interrupt triger mode; 0: level triger, 1: edge triger
  160. */
  161. unsigned int rt_hw_interrupt_get_triger_mode(int vector)
  162. {
  163. #ifdef BSP_USING_GIC
  164. return arm_gic_get_configuration(0, vector);
  165. #else
  166. return -RT_ERROR;
  167. #endif
  168. }
  169. /**
  170. * This function set interrupt pending flag.
  171. * @param vector: the interrupt number
  172. */
  173. void rt_hw_interrupt_set_pending(int vector)
  174. {
  175. #ifdef BSP_USING_GIC
  176. arm_gic_set_pending_irq(0, vector);
  177. #endif
  178. }
  179. /**
  180. * This function get interrupt pending flag.
  181. * @param vector: the interrupt number
  182. * @return interrupt pending flag, 0: not pending; 1: pending
  183. */
  184. unsigned int rt_hw_interrupt_get_pending(int vector)
  185. {
  186. #ifdef BSP_USING_GIC
  187. return arm_gic_get_pending_irq(0, vector);
  188. #else
  189. return -RT_ERROR;
  190. #endif
  191. }
  192. /**
  193. * This function clear interrupt pending flag.
  194. * @param vector: the interrupt number
  195. */
  196. void rt_hw_interrupt_clear_pending(int vector)
  197. {
  198. #ifdef BSP_USING_GIC
  199. arm_gic_clear_pending_irq(0, vector);
  200. #endif
  201. }
  202. /**
  203. * This function set interrupt priority value.
  204. * @param vector: the interrupt number
  205. * priority: the priority of interrupt to set
  206. */
  207. void rt_hw_interrupt_set_priority(int vector, unsigned int priority)
  208. {
  209. #ifdef BSP_USING_GIC
  210. arm_gic_set_priority(0, vector, priority);
  211. #endif
  212. }
  213. /**
  214. * This function get interrupt priority.
  215. * @param vector: the interrupt number
  216. * @return interrupt priority value
  217. */
  218. unsigned int rt_hw_interrupt_get_priority(int vector)
  219. {
  220. #ifdef BSP_USING_GIC
  221. return arm_gic_get_priority(0, vector);
  222. #else
  223. return -RT_ERROR;
  224. #endif
  225. }
  226. /**
  227. * This function set priority masking threshold.
  228. * @param priority: priority masking threshold
  229. */
  230. void rt_hw_interrupt_set_priority_mask(unsigned int priority)
  231. {
  232. #ifdef BSP_USING_GIC
  233. arm_gic_set_interface_prior_mask(0, priority);
  234. #endif
  235. }
  236. /**
  237. * This function get priority masking threshold.
  238. * @param none
  239. * @return priority masking threshold
  240. */
  241. unsigned int rt_hw_interrupt_get_priority_mask(void)
  242. {
  243. #ifdef BSP_USING_GIC
  244. return arm_gic_get_interface_prior_mask(0);
  245. #else
  246. return -RT_ERROR;
  247. #endif
  248. }
  249. /**
  250. * This function set priority grouping field split point.
  251. * @param bits: priority grouping field split point
  252. * @return 0: success; -1: failed
  253. */
  254. int rt_hw_interrupt_set_prior_group_bits(unsigned int bits)
  255. {
  256. #ifdef BSP_USING_GIC
  257. int status;
  258. if (bits < 8)
  259. {
  260. arm_gic_set_binary_point(0, (7 - bits));
  261. status = 0;
  262. }
  263. else
  264. {
  265. status = -1;
  266. }
  267. return (status);
  268. #else
  269. return -RT_ERROR;
  270. #endif
  271. }
  272. /**
  273. * This function get priority grouping field split point.
  274. * @param none
  275. * @return priority grouping field split point
  276. */
  277. unsigned int rt_hw_interrupt_get_prior_group_bits(void)
  278. {
  279. #ifdef BSP_USING_GIC
  280. unsigned int bp;
  281. bp = arm_gic_get_binary_point(0) & 0x07;
  282. return (7 - bp);
  283. #else
  284. return -RT_ERROR;
  285. #endif
  286. }
  287. /**
  288. * This function will install a interrupt service routine to a interrupt.
  289. * @param vector the interrupt number
  290. * @param new_handler the interrupt service routine to be installed
  291. * @param old_handler the old interrupt service routine
  292. */
  293. rt_isr_handler_t rt_hw_interrupt_install(int vector, rt_isr_handler_t handler,
  294. void *param, const char *name)
  295. {
  296. rt_isr_handler_t old_handler = RT_NULL;
  297. if (vector < MAX_HANDLERS)
  298. {
  299. old_handler = isr_table[vector].handler;
  300. if (handler != RT_NULL)
  301. {
  302. #ifdef RT_USING_INTERRUPT_INFO
  303. rt_strncpy(isr_table[vector].name, name, RT_NAME_MAX);
  304. #endif /* RT_USING_INTERRUPT_INFO */
  305. isr_table[vector].handler = handler;
  306. isr_table[vector].param = param;
  307. }
  308. }
  309. return old_handler;
  310. }
  311. #ifdef RT_USING_SMP
  312. void rt_hw_ipi_send(int ipi_vector, unsigned int cpu_mask)
  313. {
  314. #ifdef BSP_USING_GIC
  315. arm_gic_send_sgi(0, ipi_vector, cpu_mask, 0);
  316. #else
  317. int i;
  318. __DSB();
  319. for (i = 0; i < RT_CPUS_NR; ++i)
  320. {
  321. if (cpu_mask & (1 << i))
  322. {
  323. IPI_MAILBOX_SET(i) = 1 << ipi_vector;
  324. }
  325. }
  326. #endif
  327. __DSB();
  328. }
  329. void rt_hw_ipi_handler_install(int ipi_vector, rt_isr_handler_t ipi_isr_handler)
  330. {
  331. /* note: ipi_vector maybe different with irq_vector */
  332. rt_hw_interrupt_install(ipi_vector, ipi_isr_handler, 0, "IPI_HANDLER");
  333. }
  334. #endif